blob: d49c768cf3dce16a5e1c648ee08c5fb6d1413922 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
Tom St Denis38290b22017-09-18 07:28:14 -040045#include <linux/iommu.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040046#include "amdgpu.h"
Andres Rodriguezb82485f2017-09-15 21:05:19 -040047#include "amdgpu_object.h"
Tom St Denisaca81712017-07-31 09:35:24 -040048#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049#include "bif/bif_4_1_d.h"
50
51#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
52
Christian Königabca90f2017-06-30 11:05:54 +020053static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
54 struct ttm_mem_reg *mem, unsigned num_pages,
55 uint64_t offset, unsigned window,
56 struct amdgpu_ring *ring,
57 uint64_t *addr);
58
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
60static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
61
Alex Deucherd38ceaf2015-04-20 16:55:21 -040062/*
63 * Global memory.
64 */
65static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
66{
67 return ttm_mem_global_init(ref->object);
68}
69
70static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
71{
72 ttm_mem_global_release(ref->object);
73}
74
Alex Deucher70b5c5a2016-11-15 16:55:53 -050075static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076{
77 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010078 struct amdgpu_ring *ring;
79 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080 int r;
81
82 adev->mman.mem_global_referenced = false;
83 global_ref = &adev->mman.mem_global_ref;
84 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
85 global_ref->size = sizeof(struct ttm_mem_global);
86 global_ref->init = &amdgpu_ttm_mem_global_init;
87 global_ref->release = &amdgpu_ttm_mem_global_release;
88 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080089 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090 DRM_ERROR("Failed setting up TTM memory accounting "
91 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080092 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 }
94
95 adev->mman.bo_global_ref.mem_glob =
96 adev->mman.mem_global_ref.object;
97 global_ref = &adev->mman.bo_global_ref.ref;
98 global_ref->global_type = DRM_GLOBAL_TTM_BO;
99 global_ref->size = sizeof(struct ttm_bo_global);
100 global_ref->init = &ttm_bo_global_init;
101 global_ref->release = &ttm_bo_global_release;
102 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800103 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800105 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 }
107
Christian Königabca90f2017-06-30 11:05:54 +0200108 mutex_init(&adev->mman.gtt_window_lock);
109
Christian König703297c2016-02-10 14:20:50 +0100110 ring = adev->mman.buffer_funcs_ring;
111 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
112 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
Monk Liub3eebe32017-10-23 12:23:29 +0800113 rq, amdgpu_sched_jobs, NULL);
Huang Ruie9d035e2016-09-07 20:55:42 +0800114 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100115 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800116 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100117 }
118
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100120
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800122
123error_entity:
124 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
125error_bo:
126 drm_global_item_unref(&adev->mman.mem_global_ref);
127error_mem:
128 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129}
130
131static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
132{
133 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100134 amd_sched_entity_fini(adev->mman.entity.sched,
135 &adev->mman.entity);
Christian Königabca90f2017-06-30 11:05:54 +0200136 mutex_destroy(&adev->mman.gtt_window_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
138 drm_global_item_unref(&adev->mman.mem_global_ref);
139 adev->mman.mem_global_referenced = false;
140 }
141}
142
143static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
144{
145 return 0;
146}
147
148static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
149 struct ttm_mem_type_manager *man)
150{
151 struct amdgpu_device *adev;
152
Christian Königa7d64de2016-09-15 14:58:48 +0200153 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154
155 switch (type) {
156 case TTM_PL_SYSTEM:
157 /* System memory */
158 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
159 man->available_caching = TTM_PL_MASK_CACHING;
160 man->default_caching = TTM_PL_FLAG_CACHED;
161 break;
162 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200163 man->func = &amdgpu_gtt_mgr_func;
Christian König6f02a692017-07-07 11:56:59 +0200164 man->gpu_offset = adev->mc.gart_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 man->available_caching = TTM_PL_MASK_CACHING;
166 man->default_caching = TTM_PL_FLAG_CACHED;
167 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
168 break;
169 case TTM_PL_VRAM:
170 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200171 man->func = &amdgpu_vram_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 man->gpu_offset = adev->mc.vram_start;
173 man->flags = TTM_MEMTYPE_FLAG_FIXED |
174 TTM_MEMTYPE_FLAG_MAPPABLE;
175 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
176 man->default_caching = TTM_PL_FLAG_WC;
177 break;
178 case AMDGPU_PL_GDS:
179 case AMDGPU_PL_GWS:
180 case AMDGPU_PL_OA:
181 /* On-chip GDS memory*/
182 man->func = &ttm_bo_manager_func;
183 man->gpu_offset = 0;
184 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
185 man->available_caching = TTM_PL_FLAG_UNCACHED;
186 man->default_caching = TTM_PL_FLAG_UNCACHED;
187 break;
188 default:
189 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
190 return -EINVAL;
191 }
192 return 0;
193}
194
195static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
196 struct ttm_placement *placement)
197{
Christian Königa7d64de2016-09-15 14:58:48 +0200198 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200199 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530200 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 .fpfn = 0,
202 .lpfn = 0,
203 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
204 };
205
206 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
207 placement->placement = &placements;
208 placement->busy_placement = &placements;
209 placement->num_placement = 1;
210 placement->num_busy_placement = 1;
211 return;
212 }
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400213 abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 switch (bo->mem.mem_type) {
215 case TTM_PL_VRAM:
Huang Ruicbcbea92017-04-11 09:24:56 +0800216 if (adev->mman.buffer_funcs &&
217 adev->mman.buffer_funcs_ring &&
218 adev->mman.buffer_funcs_ring->ready == false) {
Christian König765e7fb2016-09-15 15:06:50 +0200219 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900220 } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
221 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
222 unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
223 struct drm_mm_node *node = bo->mem.mm_node;
224 unsigned long pages_left;
225
226 for (pages_left = bo->mem.num_pages;
227 pages_left;
228 pages_left -= node->size, node++) {
229 if (node->start < fpfn)
230 break;
231 }
232
233 if (!pages_left)
234 goto gtt;
235
236 /* Try evicting to the CPU inaccessible part of VRAM
237 * first, but only set GTT as busy placement, so this
238 * BO will be evicted to GTT rather than causing other
239 * BOs to be evicted from VRAM
240 */
241 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
242 AMDGPU_GEM_DOMAIN_GTT);
243 abo->placements[0].fpfn = fpfn;
244 abo->placements[0].lpfn = 0;
245 abo->placement.busy_placement = &abo->placements[1];
246 abo->placement.num_busy_placement = 1;
Christian König08291c52016-09-12 16:06:18 +0200247 } else {
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900248gtt:
Christian König765e7fb2016-09-15 15:06:50 +0200249 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
Christian König08291c52016-09-12 16:06:18 +0200250 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251 break;
252 case TTM_PL_TT:
253 default:
Christian König765e7fb2016-09-15 15:06:50 +0200254 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400255 }
Christian König765e7fb2016-09-15 15:06:50 +0200256 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400257}
258
259static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
260{
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400261 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400262
Jérôme Glisse054892e2016-04-19 09:07:51 -0400263 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
264 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000265 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200266 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400267}
268
269static void amdgpu_move_null(struct ttm_buffer_object *bo,
270 struct ttm_mem_reg *new_mem)
271{
272 struct ttm_mem_reg *old_mem = &bo->mem;
273
274 BUG_ON(old_mem->mm_node != NULL);
275 *old_mem = *new_mem;
276 new_mem->mm_node = NULL;
277}
278
Christian König92c60d92017-06-29 10:44:39 +0200279static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
280 struct drm_mm_node *mm_node,
281 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282{
Christian Königabca90f2017-06-30 11:05:54 +0200283 uint64_t addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400284
Christian König3da917b2017-10-27 14:17:09 +0200285 if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
Christian Königabca90f2017-06-30 11:05:54 +0200286 addr = mm_node->start << PAGE_SHIFT;
287 addr += bo->bdev->man[mem->mem_type].gpu_offset;
288 }
Christian König92c60d92017-06-29 10:44:39 +0200289 return addr;
Christian König8892f152016-08-17 10:46:52 +0200290}
291
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400292/**
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400293 * amdgpu_find_mm_node - Helper function finds the drm_mm_node
294 * corresponding to @offset. It also modifies the offset to be
295 * within the drm_mm_node returned
296 */
297static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
298 unsigned long *offset)
Christian König8892f152016-08-17 10:46:52 +0200299{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400300 struct drm_mm_node *mm_node = mem->mm_node;
301
302 while (*offset >= (mm_node->size << PAGE_SHIFT)) {
303 *offset -= (mm_node->size << PAGE_SHIFT);
304 ++mm_node;
305 }
306 return mm_node;
307}
308
309/**
310 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400311 *
312 * The function copies @size bytes from {src->mem + src->offset} to
313 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
314 * move and different for a BO to BO copy.
315 *
316 * @f: Returns the last fence if multiple jobs are submitted.
317 */
318int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
319 struct amdgpu_copy_mem *src,
320 struct amdgpu_copy_mem *dst,
321 uint64_t size,
322 struct reservation_object *resv,
323 struct dma_fence **f)
Christian König8892f152016-08-17 10:46:52 +0200324{
Christian König8892f152016-08-17 10:46:52 +0200325 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400326 struct drm_mm_node *src_mm, *dst_mm;
327 uint64_t src_node_start, dst_node_start, src_node_size,
328 dst_node_size, src_page_offset, dst_page_offset;
Dave Airlie220196b2016-10-28 11:33:52 +1000329 struct dma_fence *fence = NULL;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400330 int r = 0;
331 const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
332 AMDGPU_GPU_PAGE_SIZE);
Christian König8892f152016-08-17 10:46:52 +0200333
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400334 if (!ring->ready) {
335 DRM_ERROR("Trying to move memory with ring turned off.\n");
336 return -EINVAL;
337 }
338
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400339 src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400340 src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
341 src->offset;
342 src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
343 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König92c60d92017-06-29 10:44:39 +0200344
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400345 dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400346 dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
347 dst->offset;
348 dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
349 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200350
Christian Königabca90f2017-06-30 11:05:54 +0200351 mutex_lock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400352
353 while (size) {
354 unsigned long cur_size;
355 uint64_t from = src_node_start, to = dst_node_start;
Dave Airlie220196b2016-10-28 11:33:52 +1000356 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200357
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400358 /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
359 * begins at an offset, then adjust the size accordingly
360 */
361 cur_size = min3(min(src_node_size, dst_node_size), size,
362 GTT_MAX_BYTES);
363 if (cur_size + src_page_offset > GTT_MAX_BYTES ||
364 cur_size + dst_page_offset > GTT_MAX_BYTES)
365 cur_size -= max(src_page_offset, dst_page_offset);
366
367 /* Map only what needs to be accessed. Map src to window 0 and
368 * dst to window 1
369 */
370 if (src->mem->mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +0200371 !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400372 r = amdgpu_map_buffer(src->bo, src->mem,
373 PFN_UP(cur_size + src_page_offset),
374 src_node_start, 0, ring,
375 &from);
Christian Königabca90f2017-06-30 11:05:54 +0200376 if (r)
377 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400378 /* Adjust the offset because amdgpu_map_buffer returns
379 * start of mapped page
380 */
381 from += src_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200382 }
383
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400384 if (dst->mem->mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +0200385 !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400386 r = amdgpu_map_buffer(dst->bo, dst->mem,
387 PFN_UP(cur_size + dst_page_offset),
388 dst_node_start, 1, ring,
389 &to);
Christian Königabca90f2017-06-30 11:05:54 +0200390 if (r)
391 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400392 to += dst_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200393 }
394
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400395 r = amdgpu_copy_buffer(ring, from, to, cur_size,
396 resv, &next, false, true);
Christian König8892f152016-08-17 10:46:52 +0200397 if (r)
398 goto error;
399
Dave Airlie220196b2016-10-28 11:33:52 +1000400 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200401 fence = next;
402
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400403 size -= cur_size;
404 if (!size)
Christian König8892f152016-08-17 10:46:52 +0200405 break;
406
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400407 src_node_size -= cur_size;
408 if (!src_node_size) {
409 src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
410 src->mem);
411 src_node_size = (src_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200412 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400413 src_node_start += cur_size;
414 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200415 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400416 dst_node_size -= cur_size;
417 if (!dst_node_size) {
418 dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
419 dst->mem);
420 dst_node_size = (dst_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200421 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400422 dst_node_start += cur_size;
423 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200424 }
425 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400426error:
Christian Königabca90f2017-06-30 11:05:54 +0200427 mutex_unlock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400428 if (f)
429 *f = dma_fence_get(fence);
430 dma_fence_put(fence);
431 return r;
432}
433
434
435static int amdgpu_move_blit(struct ttm_buffer_object *bo,
436 bool evict, bool no_wait_gpu,
437 struct ttm_mem_reg *new_mem,
438 struct ttm_mem_reg *old_mem)
439{
440 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
441 struct amdgpu_copy_mem src, dst;
442 struct dma_fence *fence = NULL;
443 int r;
444
445 src.bo = bo;
446 dst.bo = bo;
447 src.mem = old_mem;
448 dst.mem = new_mem;
449 src.offset = 0;
450 dst.offset = 0;
451
452 r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
453 new_mem->num_pages << PAGE_SHIFT,
454 bo->resv, &fence);
455 if (r)
456 goto error;
Christian Königce64bc22016-06-15 13:44:05 +0200457
458 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100459 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460 return r;
Christian König8892f152016-08-17 10:46:52 +0200461
462error:
463 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000464 dma_fence_wait(fence, false);
465 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200466 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400467}
468
469static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
470 bool evict, bool interruptible,
471 bool no_wait_gpu,
472 struct ttm_mem_reg *new_mem)
473{
474 struct amdgpu_device *adev;
475 struct ttm_mem_reg *old_mem = &bo->mem;
476 struct ttm_mem_reg tmp_mem;
477 struct ttm_place placements;
478 struct ttm_placement placement;
479 int r;
480
Christian Königa7d64de2016-09-15 14:58:48 +0200481 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400482 tmp_mem = *new_mem;
483 tmp_mem.mm_node = NULL;
484 placement.num_placement = 1;
485 placement.placement = &placements;
486 placement.num_busy_placement = 1;
487 placement.busy_placement = &placements;
488 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200489 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400490 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
491 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
492 interruptible, no_wait_gpu);
493 if (unlikely(r)) {
494 return r;
495 }
496
497 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
498 if (unlikely(r)) {
499 goto out_cleanup;
500 }
501
502 r = ttm_tt_bind(bo->ttm, &tmp_mem);
503 if (unlikely(r)) {
504 goto out_cleanup;
505 }
506 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
507 if (unlikely(r)) {
508 goto out_cleanup;
509 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900510 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400511out_cleanup:
512 ttm_bo_mem_put(bo, &tmp_mem);
513 return r;
514}
515
516static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
517 bool evict, bool interruptible,
518 bool no_wait_gpu,
519 struct ttm_mem_reg *new_mem)
520{
521 struct amdgpu_device *adev;
522 struct ttm_mem_reg *old_mem = &bo->mem;
523 struct ttm_mem_reg tmp_mem;
524 struct ttm_placement placement;
525 struct ttm_place placements;
526 int r;
527
Christian Königa7d64de2016-09-15 14:58:48 +0200528 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400529 tmp_mem = *new_mem;
530 tmp_mem.mm_node = NULL;
531 placement.num_placement = 1;
532 placement.placement = &placements;
533 placement.num_busy_placement = 1;
534 placement.busy_placement = &placements;
535 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200536 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400537 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
538 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
539 interruptible, no_wait_gpu);
540 if (unlikely(r)) {
541 return r;
542 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900543 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400544 if (unlikely(r)) {
545 goto out_cleanup;
546 }
547 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
548 if (unlikely(r)) {
549 goto out_cleanup;
550 }
551out_cleanup:
552 ttm_bo_mem_put(bo, &tmp_mem);
553 return r;
554}
555
556static int amdgpu_bo_move(struct ttm_buffer_object *bo,
557 bool evict, bool interruptible,
558 bool no_wait_gpu,
559 struct ttm_mem_reg *new_mem)
560{
561 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900562 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400563 struct ttm_mem_reg *old_mem = &bo->mem;
564 int r;
565
Michel Dänzer104ece92016-03-28 12:53:02 +0900566 /* Can't move a pinned BO */
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400567 abo = ttm_to_amdgpu_bo(bo);
Michel Dänzer104ece92016-03-28 12:53:02 +0900568 if (WARN_ON_ONCE(abo->pin_count > 0))
569 return -EINVAL;
570
Christian Königa7d64de2016-09-15 14:58:48 +0200571 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200572
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400573 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
574 amdgpu_move_null(bo, new_mem);
575 return 0;
576 }
577 if ((old_mem->mem_type == TTM_PL_TT &&
578 new_mem->mem_type == TTM_PL_SYSTEM) ||
579 (old_mem->mem_type == TTM_PL_SYSTEM &&
580 new_mem->mem_type == TTM_PL_TT)) {
581 /* bind is enough */
582 amdgpu_move_null(bo, new_mem);
583 return 0;
584 }
585 if (adev->mman.buffer_funcs == NULL ||
586 adev->mman.buffer_funcs_ring == NULL ||
587 !adev->mman.buffer_funcs_ring->ready) {
588 /* use memcpy */
589 goto memcpy;
590 }
591
592 if (old_mem->mem_type == TTM_PL_VRAM &&
593 new_mem->mem_type == TTM_PL_SYSTEM) {
594 r = amdgpu_move_vram_ram(bo, evict, interruptible,
595 no_wait_gpu, new_mem);
596 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
597 new_mem->mem_type == TTM_PL_VRAM) {
598 r = amdgpu_move_ram_vram(bo, evict, interruptible,
599 no_wait_gpu, new_mem);
600 } else {
601 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
602 }
603
604 if (r) {
605memcpy:
Michel Dänzer4499f2a2016-08-08 12:28:26 +0900606 r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400607 if (r) {
608 return r;
609 }
610 }
611
John Brooks96cf8272017-06-30 11:31:08 -0400612 if (bo->type == ttm_bo_type_device &&
613 new_mem->mem_type == TTM_PL_VRAM &&
614 old_mem->mem_type != TTM_PL_VRAM) {
615 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
616 * accesses the BO after it's moved.
617 */
618 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
619 }
620
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400621 /* update statistics */
622 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
623 return 0;
624}
625
626static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
627{
628 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200629 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400630
631 mem->bus.addr = NULL;
632 mem->bus.offset = 0;
633 mem->bus.size = mem->num_pages << PAGE_SHIFT;
634 mem->bus.base = 0;
635 mem->bus.is_iomem = false;
636 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
637 return -EINVAL;
638 switch (mem->mem_type) {
639 case TTM_PL_SYSTEM:
640 /* system memory */
641 return 0;
642 case TTM_PL_TT:
643 break;
644 case TTM_PL_VRAM:
645 mem->bus.offset = mem->start << PAGE_SHIFT;
646 /* check if it's visible */
647 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
648 return -EINVAL;
649 mem->bus.base = adev->mc.aper_base;
650 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400651 break;
652 default:
653 return -EINVAL;
654 }
655 return 0;
656}
657
658static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
659{
660}
661
Christian König9bbdcc02017-03-29 11:16:05 +0200662static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
663 unsigned long page_offset)
664{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400665 struct drm_mm_node *mm;
666 unsigned long offset = (page_offset << PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200667
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400668 mm = amdgpu_find_mm_node(&bo->mem, &offset);
669 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
670 (offset >> PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200671}
672
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400673/*
674 * TTM backend functions.
675 */
Christian König637dd3b2016-03-03 14:24:57 +0100676struct amdgpu_ttm_gup_task_list {
677 struct list_head list;
678 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400679};
680
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400681struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100682 struct ttm_dma_tt ttm;
683 struct amdgpu_device *adev;
684 u64 offset;
685 uint64_t userptr;
686 struct mm_struct *usermm;
687 uint32_t userflags;
688 spinlock_t guptasklock;
689 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100690 atomic_t mmu_invalidations;
Christian Königca666a32017-09-05 14:30:05 +0200691 uint32_t last_set_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400692};
693
Christian König2f568db2016-02-23 12:36:59 +0100694int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400695{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400696 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100697 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100698 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400699 int r;
700
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100701 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
702 flags |= FOLL_WRITE;
703
Christian Königb72cf4f2017-09-03 15:22:06 +0200704 down_read(&current->mm->mmap_sem);
705
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400706 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100707 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400708 to prevent problems with writeback */
709 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
710 struct vm_area_struct *vma;
711
712 vma = find_vma(gtt->usermm, gtt->userptr);
Christian Königb72cf4f2017-09-03 15:22:06 +0200713 if (!vma || vma->vm_file || vma->vm_end < end) {
714 up_read(&current->mm->mmap_sem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400715 return -EPERM;
Christian Königb72cf4f2017-09-03 15:22:06 +0200716 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400717 }
718
719 do {
720 unsigned num_pages = ttm->num_pages - pinned;
721 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100722 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100723 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400724
Christian König637dd3b2016-03-03 14:24:57 +0100725 guptask.task = current;
726 spin_lock(&gtt->guptasklock);
727 list_add(&guptask.list, &gtt->guptasks);
728 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400729
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100730 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100731
732 spin_lock(&gtt->guptasklock);
733 list_del(&guptask.list);
734 spin_unlock(&gtt->guptasklock);
735
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400736 if (r < 0)
737 goto release_pages;
738
739 pinned += r;
740
741 } while (pinned < ttm->num_pages);
742
Christian Königb72cf4f2017-09-03 15:22:06 +0200743 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100744 return 0;
745
746release_pages:
Mel Gormanc6f92f92017-11-15 17:37:55 -0800747 release_pages(pages, pinned);
Christian Königb72cf4f2017-09-03 15:22:06 +0200748 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100749 return r;
750}
751
Christian Königa216ab02017-09-02 13:21:31 +0200752void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
Tom St Denisaca81712017-07-31 09:35:24 -0400753{
Tom St Denisaca81712017-07-31 09:35:24 -0400754 struct amdgpu_ttm_tt *gtt = (void *)ttm;
755 unsigned i;
756
Christian Königca666a32017-09-05 14:30:05 +0200757 gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
Christian Königa216ab02017-09-02 13:21:31 +0200758 for (i = 0; i < ttm->num_pages; ++i) {
759 if (ttm->pages[i])
760 put_page(ttm->pages[i]);
761
762 ttm->pages[i] = pages ? pages[i] : NULL;
Tom St Denisaca81712017-07-31 09:35:24 -0400763 }
764}
765
Christian König1b0c0f92017-09-05 14:36:44 +0200766void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
Tom St Denisaca81712017-07-31 09:35:24 -0400767{
Tom St Denisaca81712017-07-31 09:35:24 -0400768 struct amdgpu_ttm_tt *gtt = (void *)ttm;
769 unsigned i;
770
Christian König1b0c0f92017-09-05 14:36:44 +0200771 for (i = 0; i < ttm->num_pages; ++i) {
772 struct page *page = ttm->pages[i];
773
774 if (!page)
775 continue;
776
777 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
778 set_page_dirty(page);
779
780 mark_page_accessed(page);
Tom St Denisaca81712017-07-31 09:35:24 -0400781 }
782}
783
Christian König2f568db2016-02-23 12:36:59 +0100784/* prepare the sg table with the user pages */
785static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
786{
Christian Königa7d64de2016-09-15 14:58:48 +0200787 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100788 struct amdgpu_ttm_tt *gtt = (void *)ttm;
789 unsigned nents;
790 int r;
791
792 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
793 enum dma_data_direction direction = write ?
794 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
795
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400796 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
797 ttm->num_pages << PAGE_SHIFT,
798 GFP_KERNEL);
799 if (r)
800 goto release_sg;
801
802 r = -ENOMEM;
803 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
804 if (nents != ttm->sg->nents)
805 goto release_sg;
806
807 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
808 gtt->ttm.dma_address, ttm->num_pages);
809
810 return 0;
811
812release_sg:
813 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400814 return r;
815}
816
817static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
818{
Christian Königa7d64de2016-09-15 14:58:48 +0200819 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821
822 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
823 enum dma_data_direction direction = write ?
824 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
825
826 /* double check that we don't free the table twice */
827 if (!ttm->sg->sgl)
828 return;
829
830 /* free the sg table and pages again */
831 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
832
Christian König1b0c0f92017-09-05 14:36:44 +0200833 amdgpu_ttm_tt_mark_user_pages(ttm);
Tom St Denisaca81712017-07-31 09:35:24 -0400834
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400835 sg_free_table(ttm->sg);
836}
837
838static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
839 struct ttm_mem_reg *bo_mem)
840{
841 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Christian Königac7afe62017-08-22 21:04:47 +0200842 uint64_t flags;
Dan Carpenter2ce3f5dc2017-08-09 13:30:46 +0300843 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400844
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800845 if (gtt->userptr) {
846 r = amdgpu_ttm_tt_pin_userptr(ttm);
847 if (r) {
848 DRM_ERROR("failed to pin userptr\n");
849 return r;
850 }
851 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852 if (!ttm->num_pages) {
853 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
854 ttm->num_pages, bo_mem, ttm);
855 }
856
857 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
858 bo_mem->mem_type == AMDGPU_PL_GWS ||
859 bo_mem->mem_type == AMDGPU_PL_OA)
860 return -EINVAL;
861
Christian König3da917b2017-10-27 14:17:09 +0200862 if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
863 gtt->offset = AMDGPU_BO_INVALID_OFFSET;
Christian Königac7afe62017-08-22 21:04:47 +0200864 return 0;
Christian König3da917b2017-10-27 14:17:09 +0200865 }
Christian König98a7f882017-06-30 10:41:07 +0200866
Christian Königac7afe62017-08-22 21:04:47 +0200867 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
868 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
869 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
870 ttm->pages, gtt->ttm.dma_address, flags);
871
Christian Königc1c7ce82017-10-16 16:50:32 +0200872 if (r)
Christian Königac7afe62017-08-22 21:04:47 +0200873 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
874 ttm->num_pages, gtt->offset);
Christian König98a7f882017-06-30 10:41:07 +0200875 return r;
Christian Königc855e252016-09-05 17:00:57 +0200876}
877
Christian Königc5835bb2017-10-27 15:43:14 +0200878int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
Christian Königc855e252016-09-05 17:00:57 +0200879{
Christian König1d004022017-08-22 16:58:07 +0200880 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König40575732017-10-26 17:54:12 +0200881 struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
Christian König1d004022017-08-22 16:58:07 +0200882 struct ttm_mem_reg tmp;
Christian König1d004022017-08-22 16:58:07 +0200883 struct ttm_placement placement;
884 struct ttm_place placements;
Christian König40575732017-10-26 17:54:12 +0200885 uint64_t flags;
Christian Königc855e252016-09-05 17:00:57 +0200886 int r;
887
Christian König3da917b2017-10-27 14:17:09 +0200888 if (bo->mem.mem_type != TTM_PL_TT ||
889 amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
Christian Königc855e252016-09-05 17:00:57 +0200890 return 0;
891
Christian König1d004022017-08-22 16:58:07 +0200892 tmp = bo->mem;
893 tmp.mm_node = NULL;
894 placement.num_placement = 1;
895 placement.placement = &placements;
896 placement.num_busy_placement = 1;
897 placement.busy_placement = &placements;
898 placements.fpfn = 0;
899 placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
Christian Königec8c9f82017-10-16 13:47:15 +0200900 placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
901 TTM_PL_FLAG_TT;
Christian Königbb990bb2016-09-09 16:32:33 +0200902
Christian König2a018f22017-10-25 21:37:35 +0200903 r = ttm_bo_mem_space(bo, &placement, &tmp, false, false);
Christian König1d004022017-08-22 16:58:07 +0200904 if (unlikely(r))
905 return r;
906
Christian König40575732017-10-26 17:54:12 +0200907 flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
908 gtt->offset = (u64)tmp.start << PAGE_SHIFT;
909 r = amdgpu_gart_bind(adev, gtt->offset, bo->ttm->num_pages,
910 bo->ttm->pages, gtt->ttm.dma_address, flags);
911 if (unlikely(r)) {
Christian König1d004022017-08-22 16:58:07 +0200912 ttm_bo_mem_put(bo, &tmp);
Christian König40575732017-10-26 17:54:12 +0200913 return r;
914 }
Christian König1d004022017-08-22 16:58:07 +0200915
Christian König40575732017-10-26 17:54:12 +0200916 ttm_bo_mem_put(bo, &bo->mem);
917 bo->mem = tmp;
918 bo->offset = (bo->mem.start << PAGE_SHIFT) +
919 bo->bdev->man[bo->mem.mem_type].gpu_offset;
920
921 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400922}
923
Christian Königc1c7ce82017-10-16 16:50:32 +0200924int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800925{
Christian Königc1c7ce82017-10-16 16:50:32 +0200926 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
927 struct amdgpu_ttm_tt *gtt = (void *)tbo->ttm;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800928 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800929 int r;
930
Christian Königc1c7ce82017-10-16 16:50:32 +0200931 if (!gtt)
932 return 0;
933
934 flags = amdgpu_ttm_tt_pte_flags(adev, &gtt->ttm.ttm, &tbo->mem);
935 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
936 gtt->ttm.ttm.pages, gtt->ttm.dma_address, flags);
937 if (r)
938 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
939 gtt->ttm.ttm.num_pages, gtt->offset);
940 return r;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800941}
942
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400943static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
944{
945 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800946 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400947
Christian König85a4b572016-09-22 14:19:50 +0200948 if (gtt->userptr)
949 amdgpu_ttm_tt_unpin_userptr(ttm);
950
Christian König3da917b2017-10-27 14:17:09 +0200951 if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
Christian König78ab0a32016-09-09 15:39:08 +0200952 return 0;
953
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400954 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Roger.He738f64c2017-05-05 13:27:10 +0800955 r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
Christian Königc1c7ce82017-10-16 16:50:32 +0200956 if (r)
Roger.He738f64c2017-05-05 13:27:10 +0800957 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
958 gtt->ttm.ttm.num_pages, gtt->offset);
Roger.He738f64c2017-05-05 13:27:10 +0800959 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960}
961
962static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
963{
964 struct amdgpu_ttm_tt *gtt = (void *)ttm;
965
966 ttm_dma_tt_fini(&gtt->ttm);
967 kfree(gtt);
968}
969
970static struct ttm_backend_func amdgpu_backend_func = {
971 .bind = &amdgpu_ttm_backend_bind,
972 .unbind = &amdgpu_ttm_backend_unbind,
973 .destroy = &amdgpu_ttm_backend_destroy,
974};
975
976static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
977 unsigned long size, uint32_t page_flags,
978 struct page *dummy_read_page)
979{
980 struct amdgpu_device *adev;
981 struct amdgpu_ttm_tt *gtt;
982
Christian Königa7d64de2016-09-15 14:58:48 +0200983 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400984
985 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
986 if (gtt == NULL) {
987 return NULL;
988 }
989 gtt->ttm.ttm.func = &amdgpu_backend_func;
990 gtt->adev = adev;
991 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
992 kfree(gtt);
993 return NULL;
994 }
995 return &gtt->ttm.ttm;
996}
997
998static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
999{
Tom St Denisaca81712017-07-31 09:35:24 -04001000 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001001 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001002 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1003
1004 if (ttm->state != tt_unpopulated)
1005 return 0;
1006
1007 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +05301008 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009 if (!ttm->sg)
1010 return -ENOMEM;
1011
1012 ttm->page_flags |= TTM_PAGE_FLAG_SG;
1013 ttm->state = tt_unbound;
1014 return 0;
1015 }
1016
1017 if (slave && ttm->sg) {
1018 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1019 gtt->ttm.dma_address, ttm->num_pages);
1020 ttm->state = tt_unbound;
Tom St Denis79ba2802017-09-18 08:10:00 -04001021 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001022 }
1023
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001024#ifdef CONFIG_SWIOTLB
1025 if (swiotlb_nr_tbl()) {
Tom St Denis79ba2802017-09-18 08:10:00 -04001026 return ttm_dma_populate(&gtt->ttm, adev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001027 }
1028#endif
1029
Tom St Denis79ba2802017-09-18 08:10:00 -04001030 return ttm_populate_and_map_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001031}
1032
1033static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
1034{
1035 struct amdgpu_device *adev;
1036 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001037 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1038
1039 if (gtt && gtt->userptr) {
Christian Königa216ab02017-09-02 13:21:31 +02001040 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001041 kfree(ttm->sg);
1042 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1043 return;
1044 }
1045
1046 if (slave)
1047 return;
1048
Christian Königa7d64de2016-09-15 14:58:48 +02001049 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001050
1051#ifdef CONFIG_SWIOTLB
1052 if (swiotlb_nr_tbl()) {
1053 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
1054 return;
1055 }
1056#endif
1057
Tom St Denis7405e0d2017-08-18 10:05:48 -04001058 ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001059}
1060
1061int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1062 uint32_t flags)
1063{
1064 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1065
1066 if (gtt == NULL)
1067 return -EINVAL;
1068
1069 gtt->userptr = addr;
1070 gtt->usermm = current->mm;
1071 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +01001072 spin_lock_init(&gtt->guptasklock);
1073 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +01001074 atomic_set(&gtt->mmu_invalidations, 0);
Christian Königca666a32017-09-05 14:30:05 +02001075 gtt->last_set_pages = 0;
Christian König637dd3b2016-03-03 14:24:57 +01001076
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001077 return 0;
1078}
1079
Christian Königcc325d12016-02-08 11:08:35 +01001080struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001081{
1082 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1083
1084 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +01001085 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001086
Christian Königcc325d12016-02-08 11:08:35 +01001087 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001088}
1089
Christian Königcc1de6e2016-02-08 10:57:22 +01001090bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1091 unsigned long end)
1092{
1093 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +01001094 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +01001095 unsigned long size;
1096
Christian König637dd3b2016-03-03 14:24:57 +01001097 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +01001098 return false;
1099
1100 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1101 if (gtt->userptr > end || gtt->userptr + size <= start)
1102 return false;
1103
Christian König637dd3b2016-03-03 14:24:57 +01001104 spin_lock(&gtt->guptasklock);
1105 list_for_each_entry(entry, &gtt->guptasks, list) {
1106 if (entry->task == current) {
1107 spin_unlock(&gtt->guptasklock);
1108 return false;
1109 }
1110 }
1111 spin_unlock(&gtt->guptasklock);
1112
Christian König2f568db2016-02-23 12:36:59 +01001113 atomic_inc(&gtt->mmu_invalidations);
1114
Christian Königcc1de6e2016-02-08 10:57:22 +01001115 return true;
1116}
1117
Christian König2f568db2016-02-23 12:36:59 +01001118bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1119 int *last_invalidated)
1120{
1121 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1122 int prev_invalidated = *last_invalidated;
1123
1124 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1125 return prev_invalidated != *last_invalidated;
1126}
1127
Christian Königca666a32017-09-05 14:30:05 +02001128bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
1129{
1130 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1131
1132 if (gtt == NULL || !gtt->userptr)
1133 return false;
1134
1135 return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
1136}
1137
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001138bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1139{
1140 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1141
1142 if (gtt == NULL)
1143 return false;
1144
1145 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1146}
1147
Chunming Zhou6b777602016-09-21 16:19:19 +08001148uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001149 struct ttm_mem_reg *mem)
1150{
Chunming Zhou6b777602016-09-21 16:19:19 +08001151 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001152
1153 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1154 flags |= AMDGPU_PTE_VALID;
1155
Christian König6d999052015-12-04 13:32:55 +01001156 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001157 flags |= AMDGPU_PTE_SYSTEM;
1158
Christian König6d999052015-12-04 13:32:55 +01001159 if (ttm->caching_state == tt_cached)
1160 flags |= AMDGPU_PTE_SNOOPED;
1161 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001162
Alex Xie4b98e0c2017-02-14 12:31:36 -05001163 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001164 flags |= AMDGPU_PTE_READABLE;
1165
1166 if (!amdgpu_ttm_tt_is_readonly(ttm))
1167 flags |= AMDGPU_PTE_WRITEABLE;
1168
1169 return flags;
1170}
1171
Christian König9982ca62016-10-19 14:44:22 +02001172static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1173 const struct ttm_place *place)
1174{
Christian König4fcae782017-04-20 12:11:47 +02001175 unsigned long num_pages = bo->mem.num_pages;
1176 struct drm_mm_node *node = bo->mem.mm_node;
Christian König9982ca62016-10-19 14:44:22 +02001177
Christian König4fcae782017-04-20 12:11:47 +02001178 switch (bo->mem.mem_type) {
1179 case TTM_PL_TT:
1180 return true;
1181
1182 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001183 /* Check each drm MM node individually */
1184 while (num_pages) {
1185 if (place->fpfn < (node->start + node->size) &&
1186 !(place->lpfn && place->lpfn <= node->start))
1187 return true;
1188
1189 num_pages -= node->size;
1190 ++node;
1191 }
Roger He7da2e3e2017-11-02 13:14:27 +08001192 return false;
Christian König9982ca62016-10-19 14:44:22 +02001193
Christian König4fcae782017-04-20 12:11:47 +02001194 default:
1195 break;
Christian König9982ca62016-10-19 14:44:22 +02001196 }
1197
1198 return ttm_bo_eviction_valuable(bo, place);
1199}
1200
Felix Kuehlinge3426102017-07-03 14:18:27 -04001201static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1202 unsigned long offset,
1203 void *buf, int len, int write)
1204{
Andres Rodriguezb82485f2017-09-15 21:05:19 -04001205 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001206 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001207 struct drm_mm_node *nodes;
Felix Kuehlinge3426102017-07-03 14:18:27 -04001208 uint32_t value = 0;
1209 int ret = 0;
1210 uint64_t pos;
1211 unsigned long flags;
1212
1213 if (bo->mem.mem_type != TTM_PL_VRAM)
1214 return -EIO;
1215
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001216 nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001217 pos = (nodes->start << PAGE_SHIFT) + offset;
1218
1219 while (len && pos < adev->mc.mc_vram_size) {
1220 uint64_t aligned_pos = pos & ~(uint64_t)3;
1221 uint32_t bytes = 4 - (pos & 3);
1222 uint32_t shift = (pos & 3) * 8;
1223 uint32_t mask = 0xffffffff << shift;
1224
1225 if (len < bytes) {
1226 mask &= 0xffffffff >> (bytes - len) * 8;
1227 bytes = len;
1228 }
1229
1230 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denis97bae492017-09-14 08:57:26 -04001231 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1232 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001233 if (!write || mask != 0xffffffff)
Tom St Denis97bae492017-09-14 08:57:26 -04001234 value = RREG32_NO_KIQ(mmMM_DATA);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001235 if (write) {
1236 value &= ~mask;
1237 value |= (*(uint32_t *)buf << shift) & mask;
Tom St Denis97bae492017-09-14 08:57:26 -04001238 WREG32_NO_KIQ(mmMM_DATA, value);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001239 }
1240 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1241 if (!write) {
1242 value = (value & mask) >> shift;
1243 memcpy(buf, &value, bytes);
1244 }
1245
1246 ret += bytes;
1247 buf = (uint8_t *)buf + bytes;
1248 pos += bytes;
1249 len -= bytes;
1250 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1251 ++nodes;
1252 pos = (nodes->start << PAGE_SHIFT);
1253 }
1254 }
1255
1256 return ret;
1257}
1258
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001259static struct ttm_bo_driver amdgpu_bo_driver = {
1260 .ttm_tt_create = &amdgpu_ttm_tt_create,
1261 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1262 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1263 .invalidate_caches = &amdgpu_invalidate_caches,
1264 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001265 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001266 .evict_flags = &amdgpu_evict_flags,
1267 .move = &amdgpu_bo_move,
1268 .verify_access = &amdgpu_verify_access,
1269 .move_notify = &amdgpu_bo_move_notify,
1270 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1271 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1272 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001273 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Felix Kuehlinge3426102017-07-03 14:18:27 -04001274 .access_memory = &amdgpu_ttm_access_memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001275};
1276
1277int amdgpu_ttm_init(struct amdgpu_device *adev)
1278{
Christian König36d38372017-07-07 13:17:45 +02001279 uint64_t gtt_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001280 int r;
John Brooks218b5dc2017-06-27 22:33:17 -04001281 u64 vis_vram_limit;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001282
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001283 r = amdgpu_ttm_global_init(adev);
1284 if (r) {
1285 return r;
1286 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001287 /* No others user of address space so set it to 0 */
1288 r = ttm_bo_device_init(&adev->mman.bdev,
1289 adev->mman.bo_global_ref.ref.object,
1290 &amdgpu_bo_driver,
1291 adev->ddev->anon_inode->i_mapping,
1292 DRM_FILE_PAGE_OFFSET,
1293 adev->need_dma32);
1294 if (r) {
1295 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1296 return r;
1297 }
1298 adev->mman.initialized = true;
1299 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1300 adev->mc.real_vram_size >> PAGE_SHIFT);
1301 if (r) {
1302 DRM_ERROR("Failed initializing VRAM heap.\n");
1303 return r;
1304 }
John Brooks218b5dc2017-06-27 22:33:17 -04001305
1306 /* Reduce size of CPU-visible VRAM if requested */
1307 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1308 if (amdgpu_vis_vram_limit > 0 &&
1309 vis_vram_limit <= adev->mc.visible_vram_size)
1310 adev->mc.visible_vram_size = vis_vram_limit;
1311
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001312 /* Change the size here instead of the init above so only lpfn is affected */
1313 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1314
Horace Chena05502e2017-09-29 14:41:57 +08001315 /*
1316 *The reserved vram for firmware must be pinned to the specified
1317 *place on the VRAM, so reserve it early.
1318 */
1319 r = amdgpu_fw_reserve_vram_init(adev);
1320 if (r) {
1321 return r;
1322 }
1323
Christian Königa4a02772017-07-27 17:24:36 +02001324 r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
1325 AMDGPU_GEM_DOMAIN_VRAM,
Kent Russell5af2c102017-08-08 07:48:01 -04001326 &adev->stolen_vga_memory,
Christian Königa4a02772017-07-27 17:24:36 +02001327 NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001328 if (r)
1329 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001330 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1331 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
Christian König36d38372017-07-07 13:17:45 +02001332
Roger He424e2c82017-11-10 19:05:13 +08001333 if (amdgpu_gtt_size == -1) {
1334 struct sysinfo si;
1335
1336 si_meminfo(&si);
1337 gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1338 adev->mc.mc_vram_size),
1339 ((uint64_t)si.totalram * si.mem_unit * 3/4));
1340 }
Christian König36d38372017-07-07 13:17:45 +02001341 else
1342 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1343 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001344 if (r) {
1345 DRM_ERROR("Failed initializing GTT heap.\n");
1346 return r;
1347 }
1348 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
Christian König36d38372017-07-07 13:17:45 +02001349 (unsigned)(gtt_size / (1024 * 1024)));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001350
1351 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1352 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1353 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1354 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1355 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1356 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1357 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1358 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1359 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1360 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001361 if (adev->gds.mem.total_size) {
1362 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1363 adev->gds.mem.total_size >> PAGE_SHIFT);
1364 if (r) {
1365 DRM_ERROR("Failed initializing GDS heap.\n");
1366 return r;
1367 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001368 }
1369
1370 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001371 if (adev->gds.gws.total_size) {
1372 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1373 adev->gds.gws.total_size >> PAGE_SHIFT);
1374 if (r) {
1375 DRM_ERROR("Failed initializing gws heap.\n");
1376 return r;
1377 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001378 }
1379
1380 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001381 if (adev->gds.oa.total_size) {
1382 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1383 adev->gds.oa.total_size >> PAGE_SHIFT);
1384 if (r) {
1385 DRM_ERROR("Failed initializing oa heap.\n");
1386 return r;
1387 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001388 }
1389
1390 r = amdgpu_ttm_debugfs_init(adev);
1391 if (r) {
1392 DRM_ERROR("Failed to init debugfs\n");
1393 return r;
1394 }
1395 return 0;
1396}
1397
1398void amdgpu_ttm_fini(struct amdgpu_device *adev)
1399{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001400 if (!adev->mman.initialized)
1401 return;
Monk Liu11c6b822017-11-13 20:41:56 +08001402
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001403 amdgpu_ttm_debugfs_fini(adev);
Monk Liu11c6b822017-11-13 20:41:56 +08001404 amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
1405
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001406 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1407 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001408 if (adev->gds.mem.total_size)
1409 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1410 if (adev->gds.gws.total_size)
1411 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1412 if (adev->gds.oa.total_size)
1413 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001414 ttm_bo_device_release(&adev->mman.bdev);
1415 amdgpu_gart_fini(adev);
1416 amdgpu_ttm_global_fini(adev);
1417 adev->mman.initialized = false;
1418 DRM_INFO("amdgpu: ttm finalized\n");
1419}
1420
1421/* this should only be called at bootup or when userspace
1422 * isn't running */
1423void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1424{
1425 struct ttm_mem_type_manager *man;
1426
1427 if (!adev->mman.initialized)
1428 return;
1429
1430 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1431 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1432 man->size = size >> PAGE_SHIFT;
1433}
1434
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001435int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1436{
1437 struct drm_file *file_priv;
1438 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001439
Christian Könige176fe172015-05-27 10:22:47 +02001440 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001441 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001442
1443 file_priv = filp->private_data;
1444 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001445 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001446 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001447
1448 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001449}
1450
Christian Königabca90f2017-06-30 11:05:54 +02001451static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1452 struct ttm_mem_reg *mem, unsigned num_pages,
1453 uint64_t offset, unsigned window,
1454 struct amdgpu_ring *ring,
1455 uint64_t *addr)
1456{
1457 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1458 struct amdgpu_device *adev = ring->adev;
1459 struct ttm_tt *ttm = bo->ttm;
1460 struct amdgpu_job *job;
1461 unsigned num_dw, num_bytes;
1462 dma_addr_t *dma_address;
1463 struct dma_fence *fence;
1464 uint64_t src_addr, dst_addr;
1465 uint64_t flags;
1466 int r;
1467
1468 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1469 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1470
Christian König6f02a692017-07-07 11:56:59 +02001471 *addr = adev->mc.gart_start;
Christian Königabca90f2017-06-30 11:05:54 +02001472 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1473 AMDGPU_GPU_PAGE_SIZE;
1474
1475 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1476 while (num_dw & 0x7)
1477 num_dw++;
1478
1479 num_bytes = num_pages * 8;
1480
1481 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1482 if (r)
1483 return r;
1484
1485 src_addr = num_dw * 4;
1486 src_addr += job->ibs[0].gpu_addr;
1487
1488 dst_addr = adev->gart.table_addr;
1489 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1490 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1491 dst_addr, num_bytes);
1492
1493 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1494 WARN_ON(job->ibs[0].length_dw > num_dw);
1495
1496 dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
1497 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1498 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1499 &job->ibs[0].ptr[num_dw]);
1500 if (r)
1501 goto error_free;
1502
1503 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1504 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1505 if (r)
1506 goto error_free;
1507
1508 dma_fence_put(fence);
1509
1510 return r;
1511
1512error_free:
1513 amdgpu_job_free(job);
1514 return r;
1515}
1516
Christian Königfc9c8f52017-06-29 11:46:15 +02001517int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1518 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001519 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001520 struct dma_fence **fence, bool direct_submit,
1521 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001522{
1523 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001524 struct amdgpu_job *job;
1525
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001526 uint32_t max_bytes;
1527 unsigned num_loops, num_dw;
1528 unsigned i;
1529 int r;
1530
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001531 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1532 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1533 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1534
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001535 /* for IB padding */
1536 while (num_dw & 0x7)
1537 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001538
Christian Königd71518b2016-02-01 12:20:25 +01001539 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1540 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001541 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001542
Christian Königfc9c8f52017-06-29 11:46:15 +02001543 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001544 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001545 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001546 AMDGPU_FENCE_OWNER_UNDEFINED,
1547 false);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001548 if (r) {
1549 DRM_ERROR("sync failed (%d).\n", r);
1550 goto error_free;
1551 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001552 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001553
1554 for (i = 0; i < num_loops; i++) {
1555 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1556
Christian Königd71518b2016-02-01 12:20:25 +01001557 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1558 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001559
1560 src_offset += cur_size_in_bytes;
1561 dst_offset += cur_size_in_bytes;
1562 byte_count -= cur_size_in_bytes;
1563 }
1564
Christian Königd71518b2016-02-01 12:20:25 +01001565 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1566 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001567 if (direct_submit) {
1568 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001569 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001570 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001571 if (r)
1572 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1573 amdgpu_job_free(job);
1574 } else {
1575 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1576 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1577 if (r)
1578 goto error_free;
1579 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001580
Chunming Zhoue24db982016-08-15 10:46:04 +08001581 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001582
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001583error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001584 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001585 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001586}
1587
Flora Cui59b4a972016-07-19 16:48:22 +08001588int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Yong Zhao330df032017-07-20 18:44:10 -04001589 uint64_t src_data,
Christian Königf29224a62016-11-17 12:06:38 +01001590 struct reservation_object *resv,
1591 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001592{
Christian Königa7d64de2016-09-15 14:58:48 +02001593 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Yong Zhao7bdc53f2017-09-15 18:20:37 -04001594 uint32_t max_bytes = 8 *
1595 adev->vm_manager.vm_pte_funcs->set_max_nums_pte_pde;
Flora Cui59b4a972016-07-19 16:48:22 +08001596 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1597
Christian Königf29224a62016-11-17 12:06:38 +01001598 struct drm_mm_node *mm_node;
1599 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001600 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001601
1602 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001603 int r;
1604
Christian Königf29224a62016-11-17 12:06:38 +01001605 if (!ring->ready) {
1606 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1607 return -EINVAL;
1608 }
1609
Christian König92c60d92017-06-29 10:44:39 +02001610 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königc5835bb2017-10-27 15:43:14 +02001611 r = amdgpu_ttm_alloc_gart(&bo->tbo);
Christian König92c60d92017-06-29 10:44:39 +02001612 if (r)
1613 return r;
1614 }
1615
Christian Königf29224a62016-11-17 12:06:38 +01001616 num_pages = bo->tbo.num_pages;
1617 mm_node = bo->tbo.mem.mm_node;
1618 num_loops = 0;
1619 while (num_pages) {
1620 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1621
1622 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1623 num_pages -= mm_node->size;
1624 ++mm_node;
1625 }
Yong Zhao330df032017-07-20 18:44:10 -04001626
Yong Zhao7bdc53f2017-09-15 18:20:37 -04001627 /* num of dwords for each SDMA_OP_PTEPDE cmd */
1628 num_dw = num_loops * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
Flora Cui59b4a972016-07-19 16:48:22 +08001629
1630 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001631 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001632
1633 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1634 if (r)
1635 return r;
1636
1637 if (resv) {
1638 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001639 AMDGPU_FENCE_OWNER_UNDEFINED, false);
Flora Cui59b4a972016-07-19 16:48:22 +08001640 if (r) {
1641 DRM_ERROR("sync failed (%d).\n", r);
1642 goto error_free;
1643 }
1644 }
1645
Christian Königf29224a62016-11-17 12:06:38 +01001646 num_pages = bo->tbo.num_pages;
1647 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001648
Christian Königf29224a62016-11-17 12:06:38 +01001649 while (num_pages) {
1650 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1651 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001652
Yong Zhao330df032017-07-20 18:44:10 -04001653 WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
1654
Christian König92c60d92017-06-29 10:44:39 +02001655 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001656 while (byte_count) {
1657 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1658
Yong Zhao330df032017-07-20 18:44:10 -04001659 amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
1660 dst_addr, 0,
1661 cur_size_in_bytes >> 3, 0,
1662 src_data);
Christian Königf29224a62016-11-17 12:06:38 +01001663
1664 dst_addr += cur_size_in_bytes;
1665 byte_count -= cur_size_in_bytes;
1666 }
1667
1668 num_pages -= mm_node->size;
1669 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001670 }
1671
1672 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1673 WARN_ON(job->ibs[0].length_dw > num_dw);
1674 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001675 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001676 if (r)
1677 goto error_free;
1678
1679 return 0;
1680
1681error_free:
1682 amdgpu_job_free(job);
1683 return r;
1684}
1685
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001686#if defined(CONFIG_DEBUG_FS)
1687
1688static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1689{
1690 struct drm_info_node *node = (struct drm_info_node *)m->private;
1691 unsigned ttm_pl = *(int *)node->info_ent->data;
1692 struct drm_device *dev = node->minor->dev;
1693 struct amdgpu_device *adev = dev->dev_private;
Christian König12d4ac52017-08-07 14:07:43 +02001694 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
Daniel Vetterb5c37142016-12-29 12:09:24 +01001695 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001696
Christian König12d4ac52017-08-07 14:07:43 +02001697 man->func->debug(man, &p);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001698 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001699}
1700
1701static int ttm_pl_vram = TTM_PL_VRAM;
1702static int ttm_pl_tt = TTM_PL_TT;
1703
Nils Wallménius06ab6832016-05-02 12:46:15 -04001704static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001705 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1706 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1707 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1708#ifdef CONFIG_SWIOTLB
1709 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1710#endif
1711};
1712
1713static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1714 size_t size, loff_t *pos)
1715{
Al Viro45063092016-12-04 18:24:56 -05001716 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001717 ssize_t result = 0;
1718 int r;
1719
1720 if (size & 0x3 || *pos & 0x3)
1721 return -EINVAL;
1722
Tom St Denis9156e722017-05-23 11:35:22 -04001723 if (*pos >= adev->mc.mc_vram_size)
1724 return -ENXIO;
1725
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001726 while (size) {
1727 unsigned long flags;
1728 uint32_t value;
1729
1730 if (*pos >= adev->mc.mc_vram_size)
1731 return result;
1732
1733 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001734 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1735 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1736 value = RREG32_NO_KIQ(mmMM_DATA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001737 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1738
1739 r = put_user(value, (uint32_t *)buf);
1740 if (r)
1741 return r;
1742
1743 result += 4;
1744 buf += 4;
1745 *pos += 4;
1746 size -= 4;
1747 }
1748
1749 return result;
1750}
1751
Tom St Denis08cab982017-08-29 08:36:52 -04001752static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
1753 size_t size, loff_t *pos)
1754{
1755 struct amdgpu_device *adev = file_inode(f)->i_private;
1756 ssize_t result = 0;
1757 int r;
1758
1759 if (size & 0x3 || *pos & 0x3)
1760 return -EINVAL;
1761
1762 if (*pos >= adev->mc.mc_vram_size)
1763 return -ENXIO;
1764
1765 while (size) {
1766 unsigned long flags;
1767 uint32_t value;
1768
1769 if (*pos >= adev->mc.mc_vram_size)
1770 return result;
1771
1772 r = get_user(value, (uint32_t *)buf);
1773 if (r)
1774 return r;
1775
1776 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001777 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1778 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1779 WREG32_NO_KIQ(mmMM_DATA, value);
Tom St Denis08cab982017-08-29 08:36:52 -04001780 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1781
1782 result += 4;
1783 buf += 4;
1784 *pos += 4;
1785 size -= 4;
1786 }
1787
1788 return result;
1789}
1790
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001791static const struct file_operations amdgpu_ttm_vram_fops = {
1792 .owner = THIS_MODULE,
1793 .read = amdgpu_ttm_vram_read,
Tom St Denis08cab982017-08-29 08:36:52 -04001794 .write = amdgpu_ttm_vram_write,
1795 .llseek = default_llseek,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001796};
1797
Christian Königa1d29472016-03-30 14:42:57 +02001798#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1799
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001800static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1801 size_t size, loff_t *pos)
1802{
Al Viro45063092016-12-04 18:24:56 -05001803 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001804 ssize_t result = 0;
1805 int r;
1806
1807 while (size) {
1808 loff_t p = *pos / PAGE_SIZE;
1809 unsigned off = *pos & ~PAGE_MASK;
1810 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1811 struct page *page;
1812 void *ptr;
1813
1814 if (p >= adev->gart.num_cpu_pages)
1815 return result;
1816
1817 page = adev->gart.pages[p];
1818 if (page) {
1819 ptr = kmap(page);
1820 ptr += off;
1821
1822 r = copy_to_user(buf, ptr, cur_size);
1823 kunmap(adev->gart.pages[p]);
1824 } else
1825 r = clear_user(buf, cur_size);
1826
1827 if (r)
1828 return -EFAULT;
1829
1830 result += cur_size;
1831 buf += cur_size;
1832 *pos += cur_size;
1833 size -= cur_size;
1834 }
1835
1836 return result;
1837}
1838
1839static const struct file_operations amdgpu_ttm_gtt_fops = {
1840 .owner = THIS_MODULE,
1841 .read = amdgpu_ttm_gtt_read,
1842 .llseek = default_llseek
1843};
1844
1845#endif
1846
Tom St Denis38290b22017-09-18 07:28:14 -04001847static ssize_t amdgpu_iova_to_phys_read(struct file *f, char __user *buf,
1848 size_t size, loff_t *pos)
1849{
1850 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis38290b22017-09-18 07:28:14 -04001851 int r;
1852 uint64_t phys;
Tom St Denis38290b22017-09-18 07:28:14 -04001853 struct iommu_domain *dom;
Tom St Denisa40cfa02017-09-18 07:14:56 -04001854
Tom St Denis10cfafd2017-09-19 11:29:04 -04001855 // always return 8 bytes
1856 if (size != 8)
1857 return -EINVAL;
Tom St Denis38290b22017-09-18 07:28:14 -04001858
Tom St Denis10cfafd2017-09-19 11:29:04 -04001859 // only accept page addresses
1860 if (*pos & 0xFFF)
1861 return -EINVAL;
Tom St Denis38290b22017-09-18 07:28:14 -04001862
1863 dom = iommu_get_domain_for_dev(adev->dev);
Tom St Denis10cfafd2017-09-19 11:29:04 -04001864 if (dom)
1865 phys = iommu_iova_to_phys(dom, *pos);
1866 else
1867 phys = *pos;
1868
1869 r = copy_to_user(buf, &phys, 8);
1870 if (r)
Tom St Denis38290b22017-09-18 07:28:14 -04001871 return -EFAULT;
1872
Tom St Denis10cfafd2017-09-19 11:29:04 -04001873 return 8;
Tom St Denis38290b22017-09-18 07:28:14 -04001874}
1875
1876static const struct file_operations amdgpu_ttm_iova_fops = {
1877 .owner = THIS_MODULE,
1878 .read = amdgpu_iova_to_phys_read,
Tom St Denis38290b22017-09-18 07:28:14 -04001879 .llseek = default_llseek
1880};
Tom St Denisa40cfa02017-09-18 07:14:56 -04001881
1882static const struct {
1883 char *name;
1884 const struct file_operations *fops;
1885 int domain;
1886} ttm_debugfs_entries[] = {
1887 { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
1888#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1889 { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
1890#endif
Tom St Denis38290b22017-09-18 07:28:14 -04001891 { "amdgpu_iova", &amdgpu_ttm_iova_fops, TTM_PL_SYSTEM },
Tom St Denisa40cfa02017-09-18 07:14:56 -04001892};
1893
Christian Königa1d29472016-03-30 14:42:57 +02001894#endif
1895
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001896static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1897{
1898#if defined(CONFIG_DEBUG_FS)
1899 unsigned count;
1900
1901 struct drm_minor *minor = adev->ddev->primary;
1902 struct dentry *ent, *root = minor->debugfs_root;
1903
Tom St Denisa40cfa02017-09-18 07:14:56 -04001904 for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
1905 ent = debugfs_create_file(
1906 ttm_debugfs_entries[count].name,
1907 S_IFREG | S_IRUGO, root,
1908 adev,
1909 ttm_debugfs_entries[count].fops);
1910 if (IS_ERR(ent))
1911 return PTR_ERR(ent);
1912 if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
1913 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1914 else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
1915 i_size_write(ent->d_inode, adev->mc.gart_size);
1916 adev->mman.debugfs_entries[count] = ent;
1917 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001918
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001919 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1920
1921#ifdef CONFIG_SWIOTLB
1922 if (!swiotlb_nr_tbl())
1923 --count;
1924#endif
1925
1926 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1927#else
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001928 return 0;
1929#endif
1930}
1931
1932static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1933{
1934#if defined(CONFIG_DEBUG_FS)
Tom St Denisa40cfa02017-09-18 07:14:56 -04001935 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001936
Tom St Denisa40cfa02017-09-18 07:14:56 -04001937 for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
1938 debugfs_remove(adev->mman.debugfs_entries[i]);
Christian Königa1d29472016-03-30 14:42:57 +02001939#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001940}