blob: eff75bd8a8f0b9dc08a17f3c5a36b2515c31f0cf [file] [log] [blame]
Jeff Kirsherae06c702018-03-22 10:08:48 -07001/* SPDX-License-Identifier: GPL-2.0 */
Jeff Kirsher51dce242018-04-26 08:08:09 -07002/* Copyright(c) 1999 - 2018 Intel Corporation. */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003
4#ifndef _E1000_HW_H_
5#define _E1000_HW_H_
6
Bruce Allanc556d602013-02-05 00:30:59 -08007#include "regs.h"
Bruce Allana9bb6292013-01-12 07:26:22 +00008#include "defines.h"
Auke Kokbc7f75f2007-09-17 12:30:59 -07009
10struct e1000_hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -070011
Auke Kokbc7f75f2007-09-17 12:30:59 -070012#define E1000_DEV_ID_82571EB_COPPER 0x105E
13#define E1000_DEV_ID_82571EB_FIBER 0x105F
14#define E1000_DEV_ID_82571EB_SERDES 0x1060
15#define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
Auke Kok040babf2007-10-31 15:22:05 -070016#define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5
Auke Kokbc7f75f2007-09-17 12:30:59 -070017#define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5
18#define E1000_DEV_ID_82571EB_QUAD_COPPER_LP 0x10BC
Auke Kok040babf2007-10-31 15:22:05 -070019#define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
20#define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
Auke Kokbc7f75f2007-09-17 12:30:59 -070021#define E1000_DEV_ID_82572EI_COPPER 0x107D
22#define E1000_DEV_ID_82572EI_FIBER 0x107E
23#define E1000_DEV_ID_82572EI_SERDES 0x107F
24#define E1000_DEV_ID_82572EI 0x10B9
25#define E1000_DEV_ID_82573E 0x108B
26#define E1000_DEV_ID_82573E_IAMT 0x108C
27#define E1000_DEV_ID_82573L 0x109A
Bruce Allan4662e822008-08-26 18:37:06 -070028#define E1000_DEV_ID_82574L 0x10D3
Bruce Allanbef28b12009-03-24 23:28:02 -070029#define E1000_DEV_ID_82574LA 0x10F6
Bruce Allana9bb6292013-01-12 07:26:22 +000030#define E1000_DEV_ID_82583V 0x150C
Auke Kokbc7f75f2007-09-17 12:30:59 -070031#define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096
32#define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098
33#define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA
34#define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB
Bruce Allan9e135a22009-12-01 15:50:31 +000035#define E1000_DEV_ID_ICH8_82567V_3 0x1501
Auke Kokbc7f75f2007-09-17 12:30:59 -070036#define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049
37#define E1000_DEV_ID_ICH8_IGP_AMT 0x104A
38#define E1000_DEV_ID_ICH8_IGP_C 0x104B
39#define E1000_DEV_ID_ICH8_IFE 0x104C
40#define E1000_DEV_ID_ICH8_IFE_GT 0x10C4
41#define E1000_DEV_ID_ICH8_IFE_G 0x10C5
42#define E1000_DEV_ID_ICH8_IGP_M 0x104D
43#define E1000_DEV_ID_ICH9_IGP_AMT 0x10BD
Bruce Allan2f15f9d2008-08-26 18:36:36 -070044#define E1000_DEV_ID_ICH9_BM 0x10E5
Bruce Allan97ac8ca2008-04-29 09:16:05 -070045#define E1000_DEV_ID_ICH9_IGP_M_AMT 0x10F5
46#define E1000_DEV_ID_ICH9_IGP_M 0x10BF
47#define E1000_DEV_ID_ICH9_IGP_M_V 0x10CB
Auke Kokbc7f75f2007-09-17 12:30:59 -070048#define E1000_DEV_ID_ICH9_IGP_C 0x294C
49#define E1000_DEV_ID_ICH9_IFE 0x10C0
50#define E1000_DEV_ID_ICH9_IFE_GT 0x10C3
51#define E1000_DEV_ID_ICH9_IFE_G 0x10C2
Bruce Allan97ac8ca2008-04-29 09:16:05 -070052#define E1000_DEV_ID_ICH10_R_BM_LM 0x10CC
53#define E1000_DEV_ID_ICH10_R_BM_LF 0x10CD
54#define E1000_DEV_ID_ICH10_R_BM_V 0x10CE
Bruce Allanf4187b52008-08-26 18:36:50 -070055#define E1000_DEV_ID_ICH10_D_BM_LM 0x10DE
56#define E1000_DEV_ID_ICH10_D_BM_LF 0x10DF
Bruce Allan10df0b92010-05-10 15:02:52 +000057#define E1000_DEV_ID_ICH10_D_BM_V 0x1525
Bruce Allana4f58f52009-06-02 11:29:18 +000058#define E1000_DEV_ID_PCH_M_HV_LM 0x10EA
59#define E1000_DEV_ID_PCH_M_HV_LC 0x10EB
60#define E1000_DEV_ID_PCH_D_HV_DM 0x10EF
61#define E1000_DEV_ID_PCH_D_HV_DC 0x10F0
Bruce Alland3738bb2010-06-16 13:27:28 +000062#define E1000_DEV_ID_PCH2_LV_LM 0x1502
63#define E1000_DEV_ID_PCH2_LV_V 0x1503
Bruce Allan2fbe4522012-04-19 03:21:47 +000064#define E1000_DEV_ID_PCH_LPT_I217_LM 0x153A
65#define E1000_DEV_ID_PCH_LPT_I217_V 0x153B
Bruce Allan16e310a2012-10-09 01:11:26 +000066#define E1000_DEV_ID_PCH_LPTLP_I218_LM 0x155A
67#define E1000_DEV_ID_PCH_LPTLP_I218_V 0x1559
Bruce Allan91a3d822013-06-29 01:15:16 +000068#define E1000_DEV_ID_PCH_I218_LM2 0x15A0
69#define E1000_DEV_ID_PCH_I218_V2 0x15A1
70#define E1000_DEV_ID_PCH_I218_LM3 0x15A2 /* Wildcat Point PCH */
71#define E1000_DEV_ID_PCH_I218_V3 0x15A3 /* Wildcat Point PCH */
David Ertman79849eb2015-02-10 09:10:43 +000072#define E1000_DEV_ID_PCH_SPT_I219_LM 0x156F /* SPT PCH */
73#define E1000_DEV_ID_PCH_SPT_I219_V 0x1570 /* SPT PCH */
74#define E1000_DEV_ID_PCH_SPT_I219_LM2 0x15B7 /* SPT-H PCH */
75#define E1000_DEV_ID_PCH_SPT_I219_V2 0x15B8 /* SPT-H PCH */
Raanan Avargilf3ed9352015-10-20 17:13:01 +030076#define E1000_DEV_ID_PCH_LBG_I219_LM3 0x15B9 /* LBG PCH */
Raanan Avargil9cd34b32015-12-22 15:35:05 +020077#define E1000_DEV_ID_PCH_SPT_I219_LM4 0x15D7
78#define E1000_DEV_ID_PCH_SPT_I219_V4 0x15D8
79#define E1000_DEV_ID_PCH_SPT_I219_LM5 0x15E3
80#define E1000_DEV_ID_PCH_SPT_I219_V5 0x15D6
Sasha Neftin3a3173b2017-04-06 10:26:32 +030081#define E1000_DEV_ID_PCH_CNP_I219_LM6 0x15BD
82#define E1000_DEV_ID_PCH_CNP_I219_V6 0x15BE
83#define E1000_DEV_ID_PCH_CNP_I219_LM7 0x15BB
84#define E1000_DEV_ID_PCH_CNP_I219_V7 0x15BC
Sasha Neftin48f76b682017-07-17 15:13:39 -070085#define E1000_DEV_ID_PCH_ICP_I219_LM8 0x15DF
86#define E1000_DEV_ID_PCH_ICP_I219_V8 0x15E0
87#define E1000_DEV_ID_PCH_ICP_I219_LM9 0x15E1
88#define E1000_DEV_ID_PCH_ICP_I219_V9 0x15E2
Auke Kokbc7f75f2007-09-17 12:30:59 -070089
Bruce Allana9bb6292013-01-12 07:26:22 +000090#define E1000_REVISION_4 4
Bruce Allan4662e822008-08-26 18:37:06 -070091
Bruce Allana9bb6292013-01-12 07:26:22 +000092#define E1000_FUNC_1 1
Auke Kokbc7f75f2007-09-17 12:30:59 -070093
Bruce Allana9bb6292013-01-12 07:26:22 +000094#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0 0
95#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1 3
Bruce Allan608f8a02010-01-13 02:04:58 +000096
Auke Kokbc7f75f2007-09-17 12:30:59 -070097enum e1000_mac_type {
98 e1000_82571,
99 e1000_82572,
100 e1000_82573,
Bruce Allan4662e822008-08-26 18:37:06 -0700101 e1000_82574,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000102 e1000_82583,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700103 e1000_80003es2lan,
104 e1000_ich8lan,
105 e1000_ich9lan,
Bruce Allanf4187b52008-08-26 18:36:50 -0700106 e1000_ich10lan,
Bruce Allana4f58f52009-06-02 11:29:18 +0000107 e1000_pchlan,
Bruce Alland3738bb2010-06-16 13:27:28 +0000108 e1000_pch2lan,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000109 e1000_pch_lpt,
David Ertman79849eb2015-02-10 09:10:43 +0000110 e1000_pch_spt,
Sasha Neftin3a3173b2017-04-06 10:26:32 +0300111 e1000_pch_cnp,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700112};
113
114enum e1000_media_type {
115 e1000_media_type_unknown = 0,
116 e1000_media_type_copper = 1,
117 e1000_media_type_fiber = 2,
118 e1000_media_type_internal_serdes = 3,
119 e1000_num_media_types
120};
121
122enum e1000_nvm_type {
123 e1000_nvm_unknown = 0,
124 e1000_nvm_none,
125 e1000_nvm_eeprom_spi,
126 e1000_nvm_flash_hw,
127 e1000_nvm_flash_sw
128};
129
130enum e1000_nvm_override {
131 e1000_nvm_override_none = 0,
132 e1000_nvm_override_spi_small,
133 e1000_nvm_override_spi_large
134};
135
136enum e1000_phy_type {
137 e1000_phy_unknown = 0,
138 e1000_phy_none,
139 e1000_phy_m88,
140 e1000_phy_igp,
141 e1000_phy_igp_2,
142 e1000_phy_gg82563,
143 e1000_phy_igp_3,
144 e1000_phy_ife,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700145 e1000_phy_bm,
Bruce Allana4f58f52009-06-02 11:29:18 +0000146 e1000_phy_82578,
147 e1000_phy_82577,
Bruce Alland3738bb2010-06-16 13:27:28 +0000148 e1000_phy_82579,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000149 e1000_phy_i217,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700150};
151
152enum e1000_bus_width {
153 e1000_bus_width_unknown = 0,
154 e1000_bus_width_pcie_x1,
155 e1000_bus_width_pcie_x2,
156 e1000_bus_width_pcie_x4 = 4,
David Ertman79849eb2015-02-10 09:10:43 +0000157 e1000_bus_width_pcie_x8 = 8,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700158 e1000_bus_width_32,
159 e1000_bus_width_64,
160 e1000_bus_width_reserved
161};
162
163enum e1000_1000t_rx_status {
164 e1000_1000t_rx_status_not_ok = 0,
165 e1000_1000t_rx_status_ok,
166 e1000_1000t_rx_status_undefined = 0xFF
167};
168
Bruce Allan362e20c2013-02-20 04:05:45 +0000169enum e1000_rev_polarity {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700170 e1000_rev_polarity_normal = 0,
171 e1000_rev_polarity_reversed,
172 e1000_rev_polarity_undefined = 0xFF
173};
174
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800175enum e1000_fc_mode {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700176 e1000_fc_none = 0,
177 e1000_fc_rx_pause,
178 e1000_fc_tx_pause,
179 e1000_fc_full,
180 e1000_fc_default = 0xFF
181};
182
183enum e1000_ms_type {
184 e1000_ms_hw_default = 0,
185 e1000_ms_force_master,
186 e1000_ms_force_slave,
187 e1000_ms_auto
188};
189
190enum e1000_smart_speed {
191 e1000_smart_speed_default = 0,
192 e1000_smart_speed_on,
193 e1000_smart_speed_off
194};
195
dave grahamc9523372009-02-10 12:52:28 +0000196enum e1000_serdes_link_state {
197 e1000_serdes_link_down = 0,
198 e1000_serdes_link_autoneg_progress,
199 e1000_serdes_link_autoneg_complete,
200 e1000_serdes_link_forced_up
201};
202
Auke Kokbc7f75f2007-09-17 12:30:59 -0700203/* Receive Descriptor - Extended */
204union e1000_rx_desc_extended {
205 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000206 __le64 buffer_addr;
207 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700208 } read;
209 struct {
210 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000211 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700212 union {
Al Viroa39fe742007-12-11 19:50:34 +0000213 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700214 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000215 __le16 ip_id; /* IP id */
216 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700217 } csum_ip;
218 } hi_dword;
219 } lower;
220 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000221 __le32 status_error; /* ext status/error */
222 __le16 length;
223 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700224 } upper;
225 } wb; /* writeback */
226};
227
228#define MAX_PS_BUFFERS 4
Wei Yangc96ddb02013-05-25 06:23:45 +0000229
230/* Number of packet split data buffers (not including the header buffer) */
Bruce Allan0cf04592013-08-02 03:33:32 +0000231#define PS_PAGE_BUFFERS (MAX_PS_BUFFERS - 1)
232
Auke Kokbc7f75f2007-09-17 12:30:59 -0700233/* Receive Descriptor - Packet Split */
234union e1000_rx_desc_packet_split {
235 struct {
236 /* one buffer for protocol header(s), three data buffers */
Al Viroa39fe742007-12-11 19:50:34 +0000237 __le64 buffer_addr[MAX_PS_BUFFERS];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700238 } read;
239 struct {
240 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000241 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700242 union {
Al Viroa39fe742007-12-11 19:50:34 +0000243 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700244 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000245 __le16 ip_id; /* IP id */
246 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700247 } csum_ip;
248 } hi_dword;
249 } lower;
250 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000251 __le32 status_error; /* ext status/error */
252 __le16 length0; /* length of buffer 0 */
253 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700254 } middle;
255 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000256 __le16 header_status;
Wei Yangc96ddb02013-05-25 06:23:45 +0000257 /* length of buffers 1-3 */
258 __le16 length[PS_PAGE_BUFFERS];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700259 } upper;
Al Viroa39fe742007-12-11 19:50:34 +0000260 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700261 } wb; /* writeback */
262};
263
264/* Transmit Descriptor */
265struct e1000_tx_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000266 __le64 buffer_addr; /* Address of the descriptor's data buffer */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700267 union {
Al Viroa39fe742007-12-11 19:50:34 +0000268 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700269 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000270 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700271 u8 cso; /* Checksum offset */
272 u8 cmd; /* Descriptor control */
273 } flags;
274 } lower;
275 union {
Al Viroa39fe742007-12-11 19:50:34 +0000276 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700277 struct {
278 u8 status; /* Descriptor status */
279 u8 css; /* Checksum start */
Al Viroa39fe742007-12-11 19:50:34 +0000280 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700281 } fields;
282 } upper;
283};
284
285/* Offload Context Descriptor */
286struct e1000_context_desc {
287 union {
Al Viroa39fe742007-12-11 19:50:34 +0000288 __le32 ip_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700289 struct {
290 u8 ipcss; /* IP checksum start */
291 u8 ipcso; /* IP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000292 __le16 ipcse; /* IP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700293 } ip_fields;
294 } lower_setup;
295 union {
Al Viroa39fe742007-12-11 19:50:34 +0000296 __le32 tcp_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700297 struct {
298 u8 tucss; /* TCP checksum start */
299 u8 tucso; /* TCP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000300 __le16 tucse; /* TCP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700301 } tcp_fields;
302 } upper_setup;
Al Viroa39fe742007-12-11 19:50:34 +0000303 __le32 cmd_and_length;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700304 union {
Al Viroa39fe742007-12-11 19:50:34 +0000305 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700306 struct {
307 u8 status; /* Descriptor status */
308 u8 hdr_len; /* Header length */
Al Viroa39fe742007-12-11 19:50:34 +0000309 __le16 mss; /* Maximum segment size */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700310 } fields;
311 } tcp_seg_setup;
312};
313
314/* Offload data descriptor */
315struct e1000_data_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000316 __le64 buffer_addr; /* Address of the descriptor's buffer address */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700317 union {
Al Viroa39fe742007-12-11 19:50:34 +0000318 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700319 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000320 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700321 u8 typ_len_ext;
322 u8 cmd;
323 } flags;
324 } lower;
325 union {
Al Viroa39fe742007-12-11 19:50:34 +0000326 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700327 struct {
328 u8 status; /* Descriptor status */
329 u8 popts; /* Packet Options */
Bruce Allana9bb6292013-01-12 07:26:22 +0000330 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700331 } fields;
332 } upper;
333};
334
335/* Statistics counters collected by the MAC */
336struct e1000_hw_stats {
337 u64 crcerrs;
338 u64 algnerrc;
339 u64 symerrs;
340 u64 rxerrc;
341 u64 mpc;
342 u64 scc;
343 u64 ecol;
344 u64 mcc;
345 u64 latecol;
346 u64 colc;
347 u64 dc;
348 u64 tncrs;
349 u64 sec;
350 u64 cexterr;
351 u64 rlec;
352 u64 xonrxc;
353 u64 xontxc;
354 u64 xoffrxc;
355 u64 xofftxc;
356 u64 fcruc;
357 u64 prc64;
358 u64 prc127;
359 u64 prc255;
360 u64 prc511;
361 u64 prc1023;
362 u64 prc1522;
363 u64 gprc;
364 u64 bprc;
365 u64 mprc;
366 u64 gptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700367 u64 gorc;
368 u64 gotc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700369 u64 rnbc;
370 u64 ruc;
371 u64 rfc;
372 u64 roc;
373 u64 rjc;
374 u64 mgprc;
375 u64 mgpdc;
376 u64 mgptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700377 u64 tor;
378 u64 tot;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700379 u64 tpr;
380 u64 tpt;
381 u64 ptc64;
382 u64 ptc127;
383 u64 ptc255;
384 u64 ptc511;
385 u64 ptc1023;
386 u64 ptc1522;
387 u64 mptc;
388 u64 bptc;
389 u64 tsctc;
390 u64 tsctfc;
391 u64 iac;
392 u64 icrxptc;
393 u64 icrxatc;
394 u64 ictxptc;
395 u64 ictxatc;
396 u64 ictxqec;
397 u64 ictxqmtc;
398 u64 icrxdmtc;
399 u64 icrxoc;
400};
401
402struct e1000_phy_stats {
403 u32 idle_errors;
404 u32 receive_errors;
405};
406
407struct e1000_host_mng_dhcp_cookie {
408 u32 signature;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000409 u8 status;
410 u8 reserved0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700411 u16 vlan_id;
412 u32 reserved1;
413 u16 reserved2;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000414 u8 reserved3;
415 u8 checksum;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700416};
417
418/* Host Interface "Rev 1" */
419struct e1000_host_command_header {
420 u8 command_id;
421 u8 command_length;
422 u8 command_options;
423 u8 checksum;
424};
425
Bruce Allana9bb6292013-01-12 07:26:22 +0000426#define E1000_HI_MAX_DATA_LENGTH 252
Auke Kokbc7f75f2007-09-17 12:30:59 -0700427struct e1000_host_command_info {
428 struct e1000_host_command_header command_header;
429 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
430};
431
432/* Host Interface "Rev 2" */
433struct e1000_host_mng_command_header {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000434 u8 command_id;
435 u8 checksum;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700436 u16 reserved1;
437 u16 reserved2;
438 u16 command_length;
439};
440
Bruce Allana9bb6292013-01-12 07:26:22 +0000441#define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
Auke Kokbc7f75f2007-09-17 12:30:59 -0700442struct e1000_host_mng_command_info {
443 struct e1000_host_mng_command_header command_header;
444 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
445};
446
Bruce Allanbdfe2da2013-01-22 08:44:19 +0000447#include "mac.h"
Bruce Allan93b9f8b2013-01-22 08:44:25 +0000448#include "phy.h"
Bruce Alland2263112013-01-22 08:44:30 +0000449#include "nvm.h"
Bruce Allan948f97a2013-01-22 08:44:35 +0000450#include "manage.h"
Bruce Allanbdfe2da2013-01-22 08:44:19 +0000451
Bruce Allana9bb6292013-01-12 07:26:22 +0000452/* Function pointers for the MAC. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700453struct e1000_mac_operations {
Bruce Allana4f58f52009-06-02 11:29:18 +0000454 s32 (*id_led_init)(struct e1000_hw *);
Bruce Allandbf80dc2011-04-16 00:34:40 +0000455 s32 (*blink_led)(struct e1000_hw *);
Bruce Allan4662e822008-08-26 18:37:06 -0700456 bool (*check_mng_mode)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700457 s32 (*check_for_link)(struct e1000_hw *);
458 s32 (*cleanup_led)(struct e1000_hw *);
459 void (*clear_hw_cntrs)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000460 void (*clear_vfta)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700461 s32 (*get_bus_info)(struct e1000_hw *);
Bruce Allanf4d2dd42010-01-13 02:05:18 +0000462 void (*set_lan_id)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700463 s32 (*get_link_up_info)(struct e1000_hw *, u16 *, u16 *);
464 s32 (*led_on)(struct e1000_hw *);
465 s32 (*led_off)(struct e1000_hw *);
Bruce Allanab8932f2010-01-13 02:05:38 +0000466 void (*update_mc_addr_list)(struct e1000_hw *, u8 *, u32);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700467 s32 (*reset_hw)(struct e1000_hw *);
468 s32 (*init_hw)(struct e1000_hw *);
469 s32 (*setup_link)(struct e1000_hw *);
470 s32 (*setup_physical_interface)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000471 s32 (*setup_led)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000472 void (*write_vfta)(struct e1000_hw *, u32, u32);
Bruce Allan57cde762012-02-22 09:02:58 +0000473 void (*config_collision_dist)(struct e1000_hw *);
David Ertmanb3e5bf12014-05-06 03:50:17 +0000474 int (*rar_set)(struct e1000_hw *, u8 *, u32);
Bruce Allan608f8a02010-01-13 02:04:58 +0000475 s32 (*read_mac_addr)(struct e1000_hw *);
David Ertmanb3e5bf12014-05-06 03:50:17 +0000476 u32 (*rar_get_count)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700477};
478
Bruce Allane921eb12012-11-28 09:28:37 +0000479/* When to use various PHY register access functions:
Bruce Allan2b6b1682011-05-13 07:20:09 +0000480 *
481 * Func Caller
482 * Function Does Does When to use
483 * ~~~~~~~~~~~~ ~~~~~ ~~~~~~ ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
484 * X_reg L,P,A n/a for simple PHY reg accesses
485 * X_reg_locked P,A L for multiple accesses of different regs
486 * on different pages
487 * X_reg_page A L,P for multiple accesses of different regs
488 * on the same page
489 *
490 * Where X=[read|write], L=locking, P=sets page, A=register access
491 *
492 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700493struct e1000_phy_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000494 s32 (*acquire)(struct e1000_hw *);
495 s32 (*cfg_on_link_up)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000496 s32 (*check_polarity)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700497 s32 (*check_reset_block)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000498 s32 (*commit)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700499 s32 (*force_speed_duplex)(struct e1000_hw *);
500 s32 (*get_cfg_done)(struct e1000_hw *hw);
501 s32 (*get_cable_length)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000502 s32 (*get_info)(struct e1000_hw *);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000503 s32 (*set_page)(struct e1000_hw *, u16);
Bruce Allan94d81862009-11-20 23:25:26 +0000504 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
505 s32 (*read_reg_locked)(struct e1000_hw *, u32, u16 *);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000506 s32 (*read_reg_page)(struct e1000_hw *, u32, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000507 void (*release)(struct e1000_hw *);
508 s32 (*reset)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700509 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
510 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
Bruce Allan94d81862009-11-20 23:25:26 +0000511 s32 (*write_reg)(struct e1000_hw *, u32, u16);
512 s32 (*write_reg_locked)(struct e1000_hw *, u32, u16);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000513 s32 (*write_reg_page)(struct e1000_hw *, u32, u16);
Bruce Allan17f208d2009-12-01 15:47:22 +0000514 void (*power_up)(struct e1000_hw *);
515 void (*power_down)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700516};
517
518/* Function pointers for the NVM. */
519struct e1000_nvm_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000520 s32 (*acquire)(struct e1000_hw *);
521 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
522 void (*release)(struct e1000_hw *);
Bruce Allane85e3632012-02-22 09:03:14 +0000523 void (*reload)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000524 s32 (*update)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700525 s32 (*valid_led_default)(struct e1000_hw *, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000526 s32 (*validate)(struct e1000_hw *);
527 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700528};
529
530struct e1000_mac_info {
531 struct e1000_mac_operations ops;
Bruce Alland8d5f8a2011-02-25 07:09:37 +0000532 u8 addr[ETH_ALEN];
533 u8 perm_addr[ETH_ALEN];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700534
535 enum e1000_mac_type type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700536
537 u32 collision_delta;
538 u32 ledctl_default;
539 u32 ledctl_mode1;
540 u32 ledctl_mode2;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700541 u32 mc_filter_type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700542 u32 tx_packet_delta;
543 u32 txcw;
544
545 u16 current_ifs_val;
546 u16 ifs_max_val;
547 u16 ifs_min_val;
548 u16 ifs_ratio;
549 u16 ifs_step_size;
550 u16 mta_reg_count;
Bruce Allanab8932f2010-01-13 02:05:38 +0000551
552 /* Maximum size of the MTA register table in all supported adapters */
Bruce Allanf0ff4392013-02-20 04:05:39 +0000553#define MAX_MTA_REG 128
Bruce Allanab8932f2010-01-13 02:05:38 +0000554 u32 mta_shadow[MAX_MTA_REG];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700555 u16 rar_entry_count;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700556
Bruce Allane80bd1d2013-05-01 01:19:46 +0000557 u8 forced_speed_duplex;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700558
Bruce Allanf464ba82010-01-07 16:31:35 +0000559 bool adaptive_ifs;
Bruce Allana65a4a02010-05-10 15:01:51 +0000560 bool has_fwsm;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700561 bool arc_subsystem_valid;
562 bool autoneg;
563 bool autoneg_failed;
564 bool get_link_status;
565 bool in_ifs_mode;
566 bool serdes_has_link;
567 bool tx_pkt_filtering;
dave grahamc9523372009-02-10 12:52:28 +0000568 enum e1000_serdes_link_state serdes_link_state;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700569};
570
571struct e1000_phy_info {
572 struct e1000_phy_operations ops;
573
574 enum e1000_phy_type type;
575
576 enum e1000_1000t_rx_status local_rx;
577 enum e1000_1000t_rx_status remote_rx;
578 enum e1000_ms_type ms_type;
579 enum e1000_ms_type original_ms_type;
580 enum e1000_rev_polarity cable_polarity;
581 enum e1000_smart_speed smart_speed;
582
583 u32 addr;
584 u32 id;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000585 u32 reset_delay_us; /* in usec */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700586 u32 revision;
587
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700588 enum e1000_media_type media_type;
589
Auke Kokbc7f75f2007-09-17 12:30:59 -0700590 u16 autoneg_advertised;
591 u16 autoneg_mask;
592 u16 cable_length;
593 u16 max_cable_length;
594 u16 min_cable_length;
595
596 u8 mdix;
597
598 bool disable_polarity_correction;
599 bool is_mdix;
600 bool polarity_correction;
601 bool speed_downgraded;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700602 bool autoneg_wait_to_complete;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700603};
604
605struct e1000_nvm_info {
606 struct e1000_nvm_operations ops;
607
608 enum e1000_nvm_type type;
609 enum e1000_nvm_override override;
610
611 u32 flash_bank_size;
612 u32 flash_base_addr;
613
614 u16 word_size;
615 u16 delay_usec;
616 u16 address_bits;
617 u16 opcode_bits;
618 u16 page_size;
619};
620
621struct e1000_bus_info {
622 enum e1000_bus_width width;
623
624 u16 func;
625};
626
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700627struct e1000_fc_info {
628 u32 high_water; /* Flow control high-water mark */
629 u32 low_water; /* Flow control low-water mark */
630 u16 pause_time; /* Flow control pause timer */
Bruce Allana3055952010-05-10 15:02:12 +0000631 u16 refresh_time; /* Flow control refresh timer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700632 bool send_xon; /* Flow control send XON */
633 bool strict_ieee; /* Strict IEEE mode */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800634 enum e1000_fc_mode current_mode; /* FC mode in effect */
635 enum e1000_fc_mode requested_mode; /* FC mode requested by caller */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700636};
637
Auke Kokbc7f75f2007-09-17 12:30:59 -0700638struct e1000_dev_spec_82571 {
639 bool laa_is_present;
Dave Graham23a2d1b2009-06-08 14:28:17 +0000640 u32 smb_counter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700641};
642
Bruce Allan3421eec2009-12-08 07:28:20 +0000643struct e1000_dev_spec_80003es2lan {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000644 bool mdic_wa_enable;
Bruce Allan3421eec2009-12-08 07:28:20 +0000645};
646
Auke Kokbc7f75f2007-09-17 12:30:59 -0700647struct e1000_shadow_ram {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000648 u16 value;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700649 bool modified;
650};
651
652#define E1000_ICH8_SHADOW_RAM_WORDS 2048
653
David Ertman74f350e2014-02-22 03:15:17 +0000654/* I218 PHY Ultra Low Power (ULP) states */
655enum e1000_ulp_state {
656 e1000_ulp_state_unknown,
657 e1000_ulp_state_off,
658 e1000_ulp_state_on,
659};
660
Auke Kokbc7f75f2007-09-17 12:30:59 -0700661struct e1000_dev_spec_ich8lan {
662 bool kmrn_lock_loss_workaround_enabled;
663 struct e1000_shadow_ram shadow_ram[E1000_ICH8_SHADOW_RAM_WORDS];
Bruce Allan1d5846b2009-10-29 13:46:05 +0000664 bool nvm_k1_enabled;
Bruce Allane52997f2010-06-16 13:27:49 +0000665 bool eee_disable;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000666 u16 eee_lp_ability;
David Ertman74f350e2014-02-22 03:15:17 +0000667 enum e1000_ulp_state ulp_state;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700668};
669
670struct e1000_hw {
671 struct e1000_adapter *adapter;
672
Bruce Allanc5083cf2011-12-16 00:45:40 +0000673 void __iomem *hw_addr;
674 void __iomem *flash_address;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700675
Bruce Allane80bd1d2013-05-01 01:19:46 +0000676 struct e1000_mac_info mac;
677 struct e1000_fc_info fc;
678 struct e1000_phy_info phy;
679 struct e1000_nvm_info nvm;
680 struct e1000_bus_info bus;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700681 struct e1000_host_mng_dhcp_cookie mng_cookie;
682
683 union {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000684 struct e1000_dev_spec_82571 e82571;
Bruce Allan3421eec2009-12-08 07:28:20 +0000685 struct e1000_dev_spec_80003es2lan e80003es2lan;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000686 struct e1000_dev_spec_ich8lan ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700687 } dev_spec;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700688};
689
Bruce Allanf25701d2013-01-22 08:44:04 +0000690#include "82571.h"
Bruce Allan21b5a6f2013-01-22 08:44:09 +0000691#include "80003es2lan.h"
Bruce Allan1b41db32013-01-22 08:44:14 +0000692#include "ich8lan.h"
Bruce Allanf25701d2013-01-22 08:44:04 +0000693
Auke Kokbc7f75f2007-09-17 12:30:59 -0700694#endif