blob: f9dee7436e81858e66fab476ac70f84ef63d8422 [file] [log] [blame]
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001/* Renesas Ethernet AVB device driver
2 *
3 * Copyright (C) 2014-2015 Renesas Electronics Corporation
4 * Copyright (C) 2015 Renesas Solutions Corp.
5 * Copyright (C) 2015 Cogent Embedded, Inc. <source@cogentembedded.com>
6 *
7 * Based on the SuperH Ethernet driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License version 2,
11 * as published by the Free Software Foundation.
12 */
13
14#ifndef __RAVB_H__
15#define __RAVB_H__
16
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/kernel.h>
20#include <linux/mdio-bitbang.h>
21#include <linux/netdevice.h>
22#include <linux/phy.h>
Sergei Shtylyova0d2f202015-06-11 01:02:30 +030023#include <linux/platform_device.h>
24#include <linux/ptp_clock_kernel.h>
Sergei Shtylyovc1566332015-06-11 01:01:43 +030025
26#define BE_TX_RING_SIZE 64 /* TX ring size for Best Effort */
27#define BE_RX_RING_SIZE 1024 /* RX ring size for Best Effort */
28#define NC_TX_RING_SIZE 64 /* TX ring size for Network Control */
29#define NC_RX_RING_SIZE 64 /* RX ring size for Network Control */
30#define BE_TX_RING_MIN 64
31#define BE_RX_RING_MIN 64
32#define BE_TX_RING_MAX 1024
33#define BE_RX_RING_MAX 2048
34
35#define PKT_BUF_SZ 1538
36
37/* Driver's parameters */
38#define RAVB_ALIGN 128
39
40/* Hardware time stamp */
41#define RAVB_TXTSTAMP_VALID 0x00000001 /* TX timestamp valid */
42#define RAVB_TXTSTAMP_ENABLED 0x00000010 /* Enable TX timestamping */
43
44#define RAVB_RXTSTAMP_VALID 0x00000001 /* RX timestamp valid */
45#define RAVB_RXTSTAMP_TYPE 0x00000006 /* RX type mask */
46#define RAVB_RXTSTAMP_TYPE_V2_L2_EVENT 0x00000002
47#define RAVB_RXTSTAMP_TYPE_ALL 0x00000006
48#define RAVB_RXTSTAMP_ENABLED 0x00000010 /* Enable RX timestamping */
49
50enum ravb_reg {
51 /* AVB-DMAC registers */
52 CCC = 0x0000,
53 DBAT = 0x0004,
54 DLR = 0x0008,
55 CSR = 0x000C,
56 CDAR0 = 0x0010,
57 CDAR1 = 0x0014,
58 CDAR2 = 0x0018,
59 CDAR3 = 0x001C,
60 CDAR4 = 0x0020,
61 CDAR5 = 0x0024,
62 CDAR6 = 0x0028,
63 CDAR7 = 0x002C,
64 CDAR8 = 0x0030,
65 CDAR9 = 0x0034,
66 CDAR10 = 0x0038,
67 CDAR11 = 0x003C,
68 CDAR12 = 0x0040,
69 CDAR13 = 0x0044,
70 CDAR14 = 0x0048,
71 CDAR15 = 0x004C,
72 CDAR16 = 0x0050,
73 CDAR17 = 0x0054,
74 CDAR18 = 0x0058,
75 CDAR19 = 0x005C,
76 CDAR20 = 0x0060,
77 CDAR21 = 0x0064,
78 ESR = 0x0088,
79 RCR = 0x0090,
80 RQC0 = 0x0094,
81 RQC1 = 0x0098,
82 RQC2 = 0x009C,
83 RQC3 = 0x00A0,
84 RQC4 = 0x00A4,
85 RPC = 0x00B0,
86 UFCW = 0x00BC,
87 UFCS = 0x00C0,
88 UFCV0 = 0x00C4,
89 UFCV1 = 0x00C8,
90 UFCV2 = 0x00CC,
91 UFCV3 = 0x00D0,
92 UFCV4 = 0x00D4,
93 UFCD0 = 0x00E0,
94 UFCD1 = 0x00E4,
95 UFCD2 = 0x00E8,
96 UFCD3 = 0x00EC,
97 UFCD4 = 0x00F0,
98 SFO = 0x00FC,
99 SFP0 = 0x0100,
100 SFP1 = 0x0104,
101 SFP2 = 0x0108,
102 SFP3 = 0x010C,
103 SFP4 = 0x0110,
104 SFP5 = 0x0114,
105 SFP6 = 0x0118,
106 SFP7 = 0x011C,
107 SFP8 = 0x0120,
108 SFP9 = 0x0124,
109 SFP10 = 0x0128,
110 SFP11 = 0x012C,
111 SFP12 = 0x0130,
112 SFP13 = 0x0134,
113 SFP14 = 0x0138,
114 SFP15 = 0x013C,
115 SFP16 = 0x0140,
116 SFP17 = 0x0144,
117 SFP18 = 0x0148,
118 SFP19 = 0x014C,
119 SFP20 = 0x0150,
120 SFP21 = 0x0154,
121 SFP22 = 0x0158,
122 SFP23 = 0x015C,
123 SFP24 = 0x0160,
124 SFP25 = 0x0164,
125 SFP26 = 0x0168,
126 SFP27 = 0x016C,
127 SFP28 = 0x0170,
128 SFP29 = 0x0174,
129 SFP30 = 0x0178,
130 SFP31 = 0x017C,
131 SFM0 = 0x01C0,
132 SFM1 = 0x01C4,
133 TGC = 0x0300,
134 TCCR = 0x0304,
135 TSR = 0x0308,
136 TFA0 = 0x0310,
137 TFA1 = 0x0314,
138 TFA2 = 0x0318,
139 CIVR0 = 0x0320,
140 CIVR1 = 0x0324,
141 CDVR0 = 0x0328,
142 CDVR1 = 0x032C,
143 CUL0 = 0x0330,
144 CUL1 = 0x0334,
145 CLL0 = 0x0338,
146 CLL1 = 0x033C,
147 DIC = 0x0350,
148 DIS = 0x0354,
149 EIC = 0x0358,
150 EIS = 0x035C,
151 RIC0 = 0x0360,
152 RIS0 = 0x0364,
153 RIC1 = 0x0368,
154 RIS1 = 0x036C,
155 RIC2 = 0x0370,
156 RIS2 = 0x0374,
157 TIC = 0x0378,
158 TIS = 0x037C,
159 ISS = 0x0380,
160 GCCR = 0x0390,
161 GMTT = 0x0394,
162 GPTC = 0x0398,
163 GTI = 0x039C,
164 GTO0 = 0x03A0,
165 GTO1 = 0x03A4,
166 GTO2 = 0x03A8,
167 GIC = 0x03AC,
168 GIS = 0x03B0,
169 GCPT = 0x03B4, /* Undocumented? */
170 GCT0 = 0x03B8,
171 GCT1 = 0x03BC,
172 GCT2 = 0x03C0,
173
174 /* E-MAC registers */
175 ECMR = 0x0500,
176 RFLR = 0x0508,
177 ECSR = 0x0510,
178 ECSIPR = 0x0518,
179 PIR = 0x0520,
180 PSR = 0x0528,
181 PIPR = 0x052c,
182 MPR = 0x0558,
183 PFTCR = 0x055c,
184 PFRCR = 0x0560,
185 GECMR = 0x05b0,
186 MAHR = 0x05c0,
187 MALR = 0x05c8,
188 TROCR = 0x0700, /* Undocumented? */
189 CDCR = 0x0708, /* Undocumented? */
190 LCCR = 0x0710, /* Undocumented? */
191 CEFCR = 0x0740,
192 FRECR = 0x0748,
193 TSFRCR = 0x0750,
194 TLFRCR = 0x0758,
195 RFCR = 0x0760,
196 CERCR = 0x0768, /* Undocumented? */
197 CEECR = 0x0770, /* Undocumented? */
198 MAFCR = 0x0778,
199};
200
201
202/* Register bits of the Ethernet AVB */
203/* CCC */
204enum CCC_BIT {
205 CCC_OPC = 0x00000003,
206 CCC_OPC_RESET = 0x00000000,
207 CCC_OPC_CONFIG = 0x00000001,
208 CCC_OPC_OPERATION = 0x00000002,
209 CCC_DTSR = 0x00000100,
210 CCC_CSEL = 0x00030000,
211 CCC_CSEL_HPB = 0x00010000,
212 CCC_CSEL_ETH_TX = 0x00020000,
213 CCC_CSEL_GMII_REF = 0x00030000,
214 CCC_BOC = 0x00100000, /* Undocumented? */
215 CCC_LBME = 0x01000000,
216};
217
218/* CSR */
219enum CSR_BIT {
220 CSR_OPS = 0x0000000F,
221 CSR_OPS_RESET = 0x00000001,
222 CSR_OPS_CONFIG = 0x00000002,
223 CSR_OPS_OPERATION = 0x00000004,
224 CSR_OPS_STANDBY = 0x00000008, /* Undocumented? */
225 CSR_DTS = 0x00000100,
226 CSR_TPO0 = 0x00010000,
227 CSR_TPO1 = 0x00020000,
228 CSR_TPO2 = 0x00040000,
229 CSR_TPO3 = 0x00080000,
230 CSR_RPO = 0x00100000,
231};
232
233/* ESR */
234enum ESR_BIT {
235 ESR_EQN = 0x0000001F,
236 ESR_ET = 0x00000F00,
237 ESR_EIL = 0x00001000,
238};
239
240/* RCR */
241enum RCR_BIT {
242 RCR_EFFS = 0x00000001,
243 RCR_ENCF = 0x00000002,
244 RCR_ESF = 0x0000000C,
245 RCR_ETS0 = 0x00000010,
246 RCR_ETS2 = 0x00000020,
247 RCR_RFCL = 0x1FFF0000,
248};
249
250/* RQC0/1/2/3/4 */
251enum RQC_BIT {
252 RQC_RSM0 = 0x00000003,
253 RQC_UFCC0 = 0x00000030,
254 RQC_RSM1 = 0x00000300,
255 RQC_UFCC1 = 0x00003000,
256 RQC_RSM2 = 0x00030000,
257 RQC_UFCC2 = 0x00300000,
258 RQC_RSM3 = 0x03000000,
259 RQC_UFCC3 = 0x30000000,
260};
261
262/* RPC */
263enum RPC_BIT {
264 RPC_PCNT = 0x00000700,
265 RPC_DCNT = 0x00FF0000,
266};
267
268/* UFCW */
269enum UFCW_BIT {
270 UFCW_WL0 = 0x0000003F,
271 UFCW_WL1 = 0x00003F00,
272 UFCW_WL2 = 0x003F0000,
273 UFCW_WL3 = 0x3F000000,
274};
275
276/* UFCS */
277enum UFCS_BIT {
278 UFCS_SL0 = 0x0000003F,
279 UFCS_SL1 = 0x00003F00,
280 UFCS_SL2 = 0x003F0000,
281 UFCS_SL3 = 0x3F000000,
282};
283
284/* UFCV0/1/2/3/4 */
285enum UFCV_BIT {
286 UFCV_CV0 = 0x0000003F,
287 UFCV_CV1 = 0x00003F00,
288 UFCV_CV2 = 0x003F0000,
289 UFCV_CV3 = 0x3F000000,
290};
291
292/* UFCD0/1/2/3/4 */
293enum UFCD_BIT {
294 UFCD_DV0 = 0x0000003F,
295 UFCD_DV1 = 0x00003F00,
296 UFCD_DV2 = 0x003F0000,
297 UFCD_DV3 = 0x3F000000,
298};
299
300/* SFO */
301enum SFO_BIT {
302 SFO_FPB = 0x0000003F,
303};
304
305/* RTC */
306enum RTC_BIT {
307 RTC_MFL0 = 0x00000FFF,
308 RTC_MFL1 = 0x0FFF0000,
309};
310
311/* TGC */
312enum TGC_BIT {
313 TGC_TSM0 = 0x00000001,
314 TGC_TSM1 = 0x00000002,
315 TGC_TSM2 = 0x00000004,
316 TGC_TSM3 = 0x00000008,
317 TGC_TQP = 0x00000030,
318 TGC_TQP_NONAVB = 0x00000000,
319 TGC_TQP_AVBMODE1 = 0x00000010,
320 TGC_TQP_AVBMODE2 = 0x00000030,
321 TGC_TBD0 = 0x00000300,
322 TGC_TBD1 = 0x00003000,
323 TGC_TBD2 = 0x00030000,
324 TGC_TBD3 = 0x00300000,
325};
326
327/* TCCR */
328enum TCCR_BIT {
329 TCCR_TSRQ0 = 0x00000001,
330 TCCR_TSRQ1 = 0x00000002,
331 TCCR_TSRQ2 = 0x00000004,
332 TCCR_TSRQ3 = 0x00000008,
333 TCCR_TFEN = 0x00000100,
334 TCCR_TFR = 0x00000200,
335};
336
337/* TSR */
338enum TSR_BIT {
339 TSR_CCS0 = 0x00000003,
340 TSR_CCS1 = 0x0000000C,
341 TSR_TFFL = 0x00000700,
342};
343
344/* TFA2 */
345enum TFA2_BIT {
346 TFA2_TSV = 0x0000FFFF,
347 TFA2_TST = 0x03FF0000,
348};
349
350/* DIC */
351enum DIC_BIT {
352 DIC_DPE1 = 0x00000002,
353 DIC_DPE2 = 0x00000004,
354 DIC_DPE3 = 0x00000008,
355 DIC_DPE4 = 0x00000010,
356 DIC_DPE5 = 0x00000020,
357 DIC_DPE6 = 0x00000040,
358 DIC_DPE7 = 0x00000080,
359 DIC_DPE8 = 0x00000100,
360 DIC_DPE9 = 0x00000200,
361 DIC_DPE10 = 0x00000400,
362 DIC_DPE11 = 0x00000800,
363 DIC_DPE12 = 0x00001000,
364 DIC_DPE13 = 0x00002000,
365 DIC_DPE14 = 0x00004000,
366 DIC_DPE15 = 0x00008000,
367};
368
369/* DIS */
370enum DIS_BIT {
371 DIS_DPF1 = 0x00000002,
372 DIS_DPF2 = 0x00000004,
373 DIS_DPF3 = 0x00000008,
374 DIS_DPF4 = 0x00000010,
375 DIS_DPF5 = 0x00000020,
376 DIS_DPF6 = 0x00000040,
377 DIS_DPF7 = 0x00000080,
378 DIS_DPF8 = 0x00000100,
379 DIS_DPF9 = 0x00000200,
380 DIS_DPF10 = 0x00000400,
381 DIS_DPF11 = 0x00000800,
382 DIS_DPF12 = 0x00001000,
383 DIS_DPF13 = 0x00002000,
384 DIS_DPF14 = 0x00004000,
385 DIS_DPF15 = 0x00008000,
386};
387
388/* EIC */
389enum EIC_BIT {
390 EIC_MREE = 0x00000001,
391 EIC_MTEE = 0x00000002,
392 EIC_QEE = 0x00000004,
393 EIC_SEE = 0x00000008,
394 EIC_CLLE0 = 0x00000010,
395 EIC_CLLE1 = 0x00000020,
396 EIC_CULE0 = 0x00000040,
397 EIC_CULE1 = 0x00000080,
398 EIC_TFFE = 0x00000100,
399};
400
401/* EIS */
402enum EIS_BIT {
403 EIS_MREF = 0x00000001,
404 EIS_MTEF = 0x00000002,
405 EIS_QEF = 0x00000004,
406 EIS_SEF = 0x00000008,
407 EIS_CLLF0 = 0x00000010,
408 EIS_CLLF1 = 0x00000020,
409 EIS_CULF0 = 0x00000040,
410 EIS_CULF1 = 0x00000080,
411 EIS_TFFF = 0x00000100,
412 EIS_QFS = 0x00010000,
413};
414
415/* RIC0 */
416enum RIC0_BIT {
417 RIC0_FRE0 = 0x00000001,
418 RIC0_FRE1 = 0x00000002,
419 RIC0_FRE2 = 0x00000004,
420 RIC0_FRE3 = 0x00000008,
421 RIC0_FRE4 = 0x00000010,
422 RIC0_FRE5 = 0x00000020,
423 RIC0_FRE6 = 0x00000040,
424 RIC0_FRE7 = 0x00000080,
425 RIC0_FRE8 = 0x00000100,
426 RIC0_FRE9 = 0x00000200,
427 RIC0_FRE10 = 0x00000400,
428 RIC0_FRE11 = 0x00000800,
429 RIC0_FRE12 = 0x00001000,
430 RIC0_FRE13 = 0x00002000,
431 RIC0_FRE14 = 0x00004000,
432 RIC0_FRE15 = 0x00008000,
433 RIC0_FRE16 = 0x00010000,
434 RIC0_FRE17 = 0x00020000,
435};
436
437/* RIC0 */
438enum RIS0_BIT {
439 RIS0_FRF0 = 0x00000001,
440 RIS0_FRF1 = 0x00000002,
441 RIS0_FRF2 = 0x00000004,
442 RIS0_FRF3 = 0x00000008,
443 RIS0_FRF4 = 0x00000010,
444 RIS0_FRF5 = 0x00000020,
445 RIS0_FRF6 = 0x00000040,
446 RIS0_FRF7 = 0x00000080,
447 RIS0_FRF8 = 0x00000100,
448 RIS0_FRF9 = 0x00000200,
449 RIS0_FRF10 = 0x00000400,
450 RIS0_FRF11 = 0x00000800,
451 RIS0_FRF12 = 0x00001000,
452 RIS0_FRF13 = 0x00002000,
453 RIS0_FRF14 = 0x00004000,
454 RIS0_FRF15 = 0x00008000,
455 RIS0_FRF16 = 0x00010000,
456 RIS0_FRF17 = 0x00020000,
457};
458
459/* RIC1 */
460enum RIC1_BIT {
461 RIC1_RFWE = 0x80000000,
462};
463
464/* RIS1 */
465enum RIS1_BIT {
466 RIS1_RFWF = 0x80000000,
467};
468
469/* RIC2 */
470enum RIC2_BIT {
471 RIC2_QFE0 = 0x00000001,
472 RIC2_QFE1 = 0x00000002,
473 RIC2_QFE2 = 0x00000004,
474 RIC2_QFE3 = 0x00000008,
475 RIC2_QFE4 = 0x00000010,
476 RIC2_QFE5 = 0x00000020,
477 RIC2_QFE6 = 0x00000040,
478 RIC2_QFE7 = 0x00000080,
479 RIC2_QFE8 = 0x00000100,
480 RIC2_QFE9 = 0x00000200,
481 RIC2_QFE10 = 0x00000400,
482 RIC2_QFE11 = 0x00000800,
483 RIC2_QFE12 = 0x00001000,
484 RIC2_QFE13 = 0x00002000,
485 RIC2_QFE14 = 0x00004000,
486 RIC2_QFE15 = 0x00008000,
487 RIC2_QFE16 = 0x00010000,
488 RIC2_QFE17 = 0x00020000,
489 RIC2_RFFE = 0x80000000,
490};
491
492/* RIS2 */
493enum RIS2_BIT {
494 RIS2_QFF0 = 0x00000001,
495 RIS2_QFF1 = 0x00000002,
496 RIS2_QFF2 = 0x00000004,
497 RIS2_QFF3 = 0x00000008,
498 RIS2_QFF4 = 0x00000010,
499 RIS2_QFF5 = 0x00000020,
500 RIS2_QFF6 = 0x00000040,
501 RIS2_QFF7 = 0x00000080,
502 RIS2_QFF8 = 0x00000100,
503 RIS2_QFF9 = 0x00000200,
504 RIS2_QFF10 = 0x00000400,
505 RIS2_QFF11 = 0x00000800,
506 RIS2_QFF12 = 0x00001000,
507 RIS2_QFF13 = 0x00002000,
508 RIS2_QFF14 = 0x00004000,
509 RIS2_QFF15 = 0x00008000,
510 RIS2_QFF16 = 0x00010000,
511 RIS2_QFF17 = 0x00020000,
512 RIS2_RFFF = 0x80000000,
513};
514
515/* TIC */
516enum TIC_BIT {
517 TIC_FTE0 = 0x00000001, /* Undocumented? */
518 TIC_FTE1 = 0x00000002, /* Undocumented? */
519 TIC_TFUE = 0x00000100,
520 TIC_TFWE = 0x00000200,
521};
522
523/* TIS */
524enum TIS_BIT {
525 TIS_FTF0 = 0x00000001, /* Undocumented? */
526 TIS_FTF1 = 0x00000002, /* Undocumented? */
527 TIS_TFUF = 0x00000100,
528 TIS_TFWF = 0x00000200,
529};
530
531/* ISS */
532enum ISS_BIT {
533 ISS_FRS = 0x00000001, /* Undocumented? */
534 ISS_FTS = 0x00000004, /* Undocumented? */
535 ISS_ES = 0x00000040,
536 ISS_MS = 0x00000080,
537 ISS_TFUS = 0x00000100,
538 ISS_TFWS = 0x00000200,
539 ISS_RFWS = 0x00001000,
540 ISS_CGIS = 0x00002000,
541 ISS_DPS1 = 0x00020000,
542 ISS_DPS2 = 0x00040000,
543 ISS_DPS3 = 0x00080000,
544 ISS_DPS4 = 0x00100000,
545 ISS_DPS5 = 0x00200000,
546 ISS_DPS6 = 0x00400000,
547 ISS_DPS7 = 0x00800000,
548 ISS_DPS8 = 0x01000000,
549 ISS_DPS9 = 0x02000000,
550 ISS_DPS10 = 0x04000000,
551 ISS_DPS11 = 0x08000000,
552 ISS_DPS12 = 0x10000000,
553 ISS_DPS13 = 0x20000000,
554 ISS_DPS14 = 0x40000000,
555 ISS_DPS15 = 0x80000000,
556};
557
558/* GCCR */
559enum GCCR_BIT {
560 GCCR_TCR = 0x00000003,
561 GCCR_TCR_NOREQ = 0x00000000, /* No request */
562 GCCR_TCR_RESET = 0x00000001, /* gPTP/AVTP presentation timer reset */
563 GCCR_TCR_CAPTURE = 0x00000003, /* Capture value set in GCCR.TCSS */
564 GCCR_LTO = 0x00000004,
565 GCCR_LTI = 0x00000008,
566 GCCR_LPTC = 0x00000010,
567 GCCR_LMTT = 0x00000020,
568 GCCR_TCSS = 0x00000300,
569 GCCR_TCSS_GPTP = 0x00000000, /* gPTP timer value */
570 GCCR_TCSS_ADJGPTP = 0x00000100, /* Adjusted gPTP timer value */
571 GCCR_TCSS_AVTP = 0x00000200, /* AVTP presentation time value */
572};
573
574/* GTI */
575enum GTI_BIT {
576 GTI_TIV = 0x0FFFFFFF,
577};
578
Simon Hormanb3d39a82015-11-20 11:29:39 -0800579#define GTI_TIV_MAX GTI_TIV
580#define GTI_TIV_MIN 0x20
581
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300582/* GIC */
583enum GIC_BIT {
584 GIC_PTCE = 0x00000001, /* Undocumented? */
585 GIC_PTME = 0x00000004,
586};
587
588/* GIS */
589enum GIS_BIT {
590 GIS_PTCF = 0x00000001, /* Undocumented? */
591 GIS_PTMF = 0x00000004,
592};
593
594/* ECMR */
595enum ECMR_BIT {
596 ECMR_PRM = 0x00000001,
597 ECMR_DM = 0x00000002,
598 ECMR_TE = 0x00000020,
599 ECMR_RE = 0x00000040,
600 ECMR_MPDE = 0x00000200,
601 ECMR_TXF = 0x00010000, /* Undocumented? */
602 ECMR_RXF = 0x00020000,
603 ECMR_PFR = 0x00040000,
604 ECMR_ZPF = 0x00080000, /* Undocumented? */
605 ECMR_RZPF = 0x00100000,
606 ECMR_DPAD = 0x00200000,
607 ECMR_RCSC = 0x00800000,
608 ECMR_TRCCM = 0x04000000,
609};
610
611/* ECSR */
612enum ECSR_BIT {
613 ECSR_ICD = 0x00000001,
614 ECSR_MPD = 0x00000002,
615 ECSR_LCHNG = 0x00000004,
616 ECSR_PHYI = 0x00000008,
617};
618
619/* ECSIPR */
620enum ECSIPR_BIT {
621 ECSIPR_ICDIP = 0x00000001,
622 ECSIPR_MPDIP = 0x00000002,
623 ECSIPR_LCHNGIP = 0x00000004, /* Undocumented? */
624};
625
626/* PIR */
627enum PIR_BIT {
628 PIR_MDC = 0x00000001,
629 PIR_MMD = 0x00000002,
630 PIR_MDO = 0x00000004,
631 PIR_MDI = 0x00000008,
632};
633
634/* PSR */
635enum PSR_BIT {
636 PSR_LMON = 0x00000001,
637};
638
639/* PIPR */
640enum PIPR_BIT {
641 PIPR_PHYIP = 0x00000001,
642};
643
644/* MPR */
645enum MPR_BIT {
646 MPR_MP = 0x0000ffff,
647};
648
649/* GECMR */
650enum GECMR_BIT {
651 GECMR_SPEED = 0x00000001,
652 GECMR_SPEED_100 = 0x00000000,
653 GECMR_SPEED_1000 = 0x00000001,
654};
655
656/* The Ethernet AVB descriptor definitions. */
657struct ravb_desc {
658 __le16 ds; /* Descriptor size */
659 u8 cc; /* Content control MSBs (reserved) */
660 u8 die_dt; /* Descriptor interrupt enable and type */
661 __le32 dptr; /* Descriptor pointer */
662};
663
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300664#define DPTR_ALIGN 4 /* Required descriptor pointer alignment */
665
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300666enum DIE_DT {
667 /* Frame data */
668 DT_FMID = 0x40,
669 DT_FSTART = 0x50,
670 DT_FEND = 0x60,
671 DT_FSINGLE = 0x70,
672 /* Chain control */
673 DT_LINK = 0x80,
674 DT_LINKFIX = 0x90,
675 DT_EOS = 0xa0,
676 /* HW/SW arbitration */
677 DT_FEMPTY = 0xc0,
678 DT_FEMPTY_IS = 0xd0,
679 DT_FEMPTY_IC = 0xe0,
680 DT_FEMPTY_ND = 0xf0,
681 DT_LEMPTY = 0x20,
682 DT_EEMPTY = 0x30,
683};
684
685struct ravb_rx_desc {
686 __le16 ds_cc; /* Descriptor size and content control LSBs */
687 u8 msc; /* MAC status code */
688 u8 die_dt; /* Descriptor interrupt enable and type */
689 __le32 dptr; /* Descpriptor pointer */
690};
691
692struct ravb_ex_rx_desc {
693 __le16 ds_cc; /* Descriptor size and content control lower bits */
694 u8 msc; /* MAC status code */
695 u8 die_dt; /* Descriptor interrupt enable and type */
696 __le32 dptr; /* Descpriptor pointer */
697 __le32 ts_n; /* Timestampe nsec */
698 __le32 ts_sl; /* Timestamp low */
699 __le16 ts_sh; /* Timestamp high */
700 __le16 res; /* Reserved bits */
701};
702
703enum RX_DS_CC_BIT {
704 RX_DS = 0x0fff, /* Data size */
705 RX_TR = 0x1000, /* Truncation indication */
706 RX_EI = 0x2000, /* Error indication */
707 RX_PS = 0xc000, /* Padding selection */
708};
709
710/* E-MAC status code */
711enum MSC_BIT {
712 MSC_CRC = 0x01, /* Frame CRC error */
713 MSC_RFE = 0x02, /* Frame reception error (flagged by PHY) */
714 MSC_RTSF = 0x04, /* Frame length error (frame too short) */
715 MSC_RTLF = 0x08, /* Frame length error (frame too long) */
716 MSC_FRE = 0x10, /* Fraction error (not a multiple of 8 bits) */
717 MSC_CRL = 0x20, /* Carrier lost */
718 MSC_CEEF = 0x40, /* Carrier extension error */
719 MSC_MC = 0x80, /* Multicast frame reception */
720};
721
722struct ravb_tx_desc {
723 __le16 ds_tagl; /* Descriptor size and frame tag LSBs */
724 u8 tagh_tsr; /* Frame tag MSBs and timestamp storage request bit */
725 u8 die_dt; /* Descriptor interrupt enable and type */
726 __le32 dptr; /* Descpriptor pointer */
727};
728
729enum TX_DS_TAGL_BIT {
730 TX_DS = 0x0fff, /* Data size */
731 TX_TAGL = 0xf000, /* Frame tag LSBs */
732};
733
734enum TX_TAGH_TSR_BIT {
735 TX_TAGH = 0x3f, /* Frame tag MSBs */
736 TX_TSR = 0x40, /* Timestamp storage request */
737};
738enum RAVB_QUEUE {
739 RAVB_BE = 0, /* Best Effort Queue */
740 RAVB_NC, /* Network Control Queue */
741};
742
743#define DBAT_ENTRY_NUM 22
744#define RX_QUEUE_OFFSET 4
745#define NUM_RX_QUEUE 2
746#define NUM_TX_QUEUE 2
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300747#define NUM_TX_DESC 2 /* TX descriptors per packet */
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300748
749struct ravb_tstamp_skb {
750 struct list_head list;
751 struct sk_buff *skb;
752 u16 tag;
753};
754
Sergei Shtylyova0d2f202015-06-11 01:02:30 +0300755struct ravb_ptp_perout {
756 u32 target;
757 u32 period;
758};
759
760#define N_EXT_TS 1
761#define N_PER_OUT 1
762
763struct ravb_ptp {
764 struct ptp_clock *clock;
765 struct ptp_clock_info info;
766 u32 default_addend;
767 u32 current_addend;
768 int extts[N_EXT_TS];
769 struct ravb_ptp_perout perout[N_PER_OUT];
770};
771
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +0900772enum ravb_chip_id {
773 RCAR_GEN2,
774 RCAR_GEN3,
775};
776
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300777struct ravb_private {
778 struct net_device *ndev;
779 struct platform_device *pdev;
780 void __iomem *addr;
781 struct mdiobb_ctrl mdiobb;
782 u32 num_rx_ring[NUM_RX_QUEUE];
783 u32 num_tx_ring[NUM_TX_QUEUE];
784 u32 desc_bat_size;
785 dma_addr_t desc_bat_dma;
786 struct ravb_desc *desc_bat;
787 dma_addr_t rx_desc_dma[NUM_RX_QUEUE];
788 dma_addr_t tx_desc_dma[NUM_TX_QUEUE];
789 struct ravb_ex_rx_desc *rx_ring[NUM_RX_QUEUE];
790 struct ravb_tx_desc *tx_ring[NUM_TX_QUEUE];
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300791 void *tx_align[NUM_TX_QUEUE];
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300792 struct sk_buff **rx_skb[NUM_RX_QUEUE];
793 struct sk_buff **tx_skb[NUM_TX_QUEUE];
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300794 u32 rx_over_errors;
795 u32 rx_fifo_errors;
796 struct net_device_stats stats[NUM_RX_QUEUE];
797 u32 tstamp_tx_ctrl;
798 u32 tstamp_rx_ctrl;
799 struct list_head ts_skb_list;
800 u32 ts_skb_tag;
Sergei Shtylyova0d2f202015-06-11 01:02:30 +0300801 struct ravb_ptp ptp;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300802 spinlock_t lock; /* Register access lock */
803 u32 cur_rx[NUM_RX_QUEUE]; /* Consumer ring indices */
804 u32 dirty_rx[NUM_RX_QUEUE]; /* Producer ring indices */
805 u32 cur_tx[NUM_TX_QUEUE];
806 u32 dirty_tx[NUM_TX_QUEUE];
807 struct napi_struct napi[NUM_RX_QUEUE];
808 struct work_struct work;
809 /* MII transceiver section. */
810 struct mii_bus *mii_bus; /* MDIO bus control */
811 struct phy_device *phydev; /* PHY device control */
812 int link;
813 phy_interface_t phy_interface;
814 int msg_enable;
815 int speed;
816 int duplex;
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +0900817 int emac_irq;
818 enum ravb_chip_id chip_id;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300819
820 unsigned no_avb_link:1;
821 unsigned avb_link_active_low:1;
822};
823
824static inline u32 ravb_read(struct net_device *ndev, enum ravb_reg reg)
825{
826 struct ravb_private *priv = netdev_priv(ndev);
827
828 return ioread32(priv->addr + reg);
829}
830
831static inline void ravb_write(struct net_device *ndev, u32 data,
832 enum ravb_reg reg)
833{
834 struct ravb_private *priv = netdev_priv(ndev);
835
836 iowrite32(data, priv->addr + reg);
837}
838
Sergei Shtylyova0d2f202015-06-11 01:02:30 +0300839int ravb_wait(struct net_device *ndev, enum ravb_reg reg, u32 mask, u32 value);
840
841irqreturn_t ravb_ptp_interrupt(struct net_device *ndev);
842void ravb_ptp_init(struct net_device *ndev, struct platform_device *pdev);
843void ravb_ptp_stop(struct net_device *ndev);
844
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300845#endif /* #ifndef __RAVB_H__ */