blob: 0104c20bbda144fc249c14db359388e0000867a5 [file] [log] [blame]
Juergen Beisertf31405c2008-07-05 10:02:59 +02001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
Holger Schurig260a1fd2009-01-26 16:34:53 +01005 * This contains i.MX27-specific hardware definitions. For those
6 * hardware pieces that are common between i.MX21 and i.MX27, have a
7 * look at mx2x.h.
8 *
Juergen Beisertf31405c2008-07-05 10:02:59 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
21 * MA 02110-1301, USA.
22 */
23
24#ifndef __ASM_ARCH_MXC_MX27_H__
25#define __ASM_ARCH_MXC_MX27_H__
26
Juergen Beisertf31405c2008-07-05 10:02:59 +020027#define MSHC_BASE_ADDR (AIPI_BASE_ADDR + 0x18000)
28#define GPT5_BASE_ADDR (AIPI_BASE_ADDR + 0x19000)
29#define GPT4_BASE_ADDR (AIPI_BASE_ADDR + 0x1A000)
30#define UART5_BASE_ADDR (AIPI_BASE_ADDR + 0x1B000)
31#define UART6_BASE_ADDR (AIPI_BASE_ADDR + 0x1C000)
32#define I2C2_BASE_ADDR (AIPI_BASE_ADDR + 0x1D000)
33#define SDHC3_BASE_ADDR (AIPI_BASE_ADDR + 0x1E000)
34#define GPT6_BASE_ADDR (AIPI_BASE_ADDR + 0x1F000)
Juergen Beisertf31405c2008-07-05 10:02:59 +020035#define VPU_BASE_ADDR (AIPI_BASE_ADDR + 0x23000)
Juergen Beisertf31405c2008-07-05 10:02:59 +020036#define OTG_BASE_ADDR USBOTG_BASE_ADDR
37#define SAHARA_BASE_ADDR (AIPI_BASE_ADDR + 0x25000)
Juergen Beisertf31405c2008-07-05 10:02:59 +020038#define IIM_BASE_ADDR (AIPI_BASE_ADDR + 0x28000)
Juergen Beisertf31405c2008-07-05 10:02:59 +020039#define RTIC_BASE_ADDR (AIPI_BASE_ADDR + 0x2A000)
40#define FEC_BASE_ADDR (AIPI_BASE_ADDR + 0x2B000)
41#define SCC_BASE_ADDR (AIPI_BASE_ADDR + 0x2C000)
42#define ETB_BASE_ADDR (AIPI_BASE_ADDR + 0x3B000)
43#define ETB_RAM_BASE_ADDR (AIPI_BASE_ADDR + 0x3C000)
44
Holger Schurig260a1fd2009-01-26 16:34:53 +010045/* ROM patch */
Juergen Beisertf31405c2008-07-05 10:02:59 +020046#define ROMP_BASE_ADDR 0x10041000
47
Juergen Beisertf31405c2008-07-05 10:02:59 +020048#define ATA_BASE_ADDR (SAHB1_BASE_ADDR + 0x1000)
49
Holger Schurig260a1fd2009-01-26 16:34:53 +010050/* Memory regions and CS */
51#define SDRAM_BASE_ADDR 0xA0000000
52#define CSD1_BASE_ADDR 0xB0000000
53
54#define CS0_BASE_ADDR 0xC0000000
55#define CS1_BASE_ADDR 0xC8000000
56#define CS2_BASE_ADDR 0xD0000000
57#define CS3_BASE_ADDR 0xD2000000
58#define CS4_BASE_ADDR 0xD4000000
59#define CS5_BASE_ADDR 0xD6000000
Holger Schurig260a1fd2009-01-26 16:34:53 +010060
Juergen Beisertf31405c2008-07-05 10:02:59 +020061/* NAND, SDRAM, WEIM, M3IF, EMI controllers */
62#define X_MEMC_BASE_ADDR 0xD8000000
63#define X_MEMC_BASE_ADDR_VIRT 0xF4200000
64#define X_MEMC_SIZE SZ_1M
65
66#define NFC_BASE_ADDR (X_MEMC_BASE_ADDR)
67#define SDRAMC_BASE_ADDR (X_MEMC_BASE_ADDR + 0x1000)
68#define WEIM_BASE_ADDR (X_MEMC_BASE_ADDR + 0x2000)
69#define M3IF_BASE_ADDR (X_MEMC_BASE_ADDR + 0x3000)
70#define PCMCIA_CTL_BASE_ADDR (X_MEMC_BASE_ADDR + 0x4000)
71
Uwe Kleine-Königf73a42f2009-11-10 10:18:08 +010072#define PCMCIA_MEM_BASE_ADDR 0xDC000000
73
74/* IRAM */
75#define IRAM_BASE_ADDR 0xFFFF4C00 /* internal ram */
76
Holger Schurig260a1fd2009-01-26 16:34:53 +010077/* fixed interrupt numbers */
Juergen Beisertf31405c2008-07-05 10:02:59 +020078#define MXC_INT_I2C2 1
Uwe Kleine-Königf73a42f2009-11-10 10:18:08 +010079#define MXC_INT_GPT6 2
80#define MXC_INT_GPT5 3
81#define MXC_INT_GPT4 4
82#define MXC_INT_RTIC 5
83#define MXC_INT_SDHC 7
84#define MXC_INT_SDHC3 9
85#define MXC_INT_ATA 30
86#define MXC_INT_UART6 48
87#define MXC_INT_UART5 49
88#define MXC_INT_FEC 50
89#define MXC_INT_VPU 53
90#define MXC_INT_USB1 54
91#define MXC_INT_USB2 55
92#define MXC_INT_USB3 56
93#define MXC_INT_SCC_SMN 57
94#define MXC_INT_SCC_SCM 58
95#define MXC_INT_SAHARA 59
96#define MXC_INT_IIM 62
97#define MXC_INT_CCM 63
Juergen Beisertf31405c2008-07-05 10:02:59 +020098
99/* fixed DMA request numbers */
Juergen Beisertf31405c2008-07-05 10:02:59 +0200100#define DMA_REQ_MSHC 4
Uwe Kleine-Königf73a42f2009-11-10 10:18:08 +0100101#define DMA_REQ_ATA_TX 28
102#define DMA_REQ_ATA_RCV 29
103#define DMA_REQ_UART5_TX 32
104#define DMA_REQ_UART5_RX 33
105#define DMA_REQ_UART6_TX 34
106#define DMA_REQ_UART6_RX 35
107#define DMA_REQ_SDHC3 36
108#define DMA_REQ_NFC 37
Juergen Beisertf31405c2008-07-05 10:02:59 +0200109
110/* silicon revisions specific to i.MX27 */
111#define CHIP_REV_1_0 0x00
112#define CHIP_REV_2_0 0x01
113
114#ifndef __ASSEMBLY__
115extern int mx27_revision(void);
116#endif
117
Juergen Beisertf31405c2008-07-05 10:02:59 +0200118/* Mandatory defines used globally */
119
Juergen Beisertf31405c2008-07-05 10:02:59 +0200120#endif /* __ASM_ARCH_MXC_MX27_H__ */