blob: 9e990be4abb3696a0598c0658c55c41a7ee917f0 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Fingera8d76062012-01-07 20:46:42 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#ifndef __RTL_WIFI_H__
31#define __RTL_WIFI_H__
32
Larry Fingerd273bb22012-01-27 13:59:25 -060033#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
34
Larry Finger0c817332010-12-08 11:12:31 -060035#include <linux/sched.h>
36#include <linux/firmware.h>
Larry Finger0c817332010-12-08 11:12:31 -060037#include <linux/etherdevice.h>
David S. Millerb08cd662011-02-24 22:50:30 -080038#include <linux/vmalloc.h>
Larry Finger62e63972011-02-11 14:27:46 -060039#include <linux/usb.h>
Larry Finger0c817332010-12-08 11:12:31 -060040#include <net/mac80211.h>
Larry Fingerb0302ab2012-01-30 09:54:49 -060041#include <linux/completion.h>
Larry Finger0c817332010-12-08 11:12:31 -060042#include "debug.h"
43
Larry Fingerf3355dd2014-03-04 16:53:47 -060044#define MASKBYTE0 0xff
45#define MASKBYTE1 0xff00
46#define MASKBYTE2 0xff0000
47#define MASKBYTE3 0xff000000
48#define MASKHWORD 0xffff0000
49#define MASKLWORD 0x0000ffff
50#define MASKDWORD 0xffffffff
51#define MASK12BITS 0xfff
52#define MASKH4BITS 0xf0000000
53#define MASKOFDM_D 0xffc00000
54#define MASKCCK 0x3f3f3f3f
55
56#define MASK4BITS 0x0f
57#define MASK20BITS 0xfffff
58#define RFREG_OFFSET_MASK 0xfffff
59
Larry Finger25b13db2014-03-04 16:53:48 -060060#define MASKBYTE0 0xff
61#define MASKBYTE1 0xff00
62#define MASKBYTE2 0xff0000
63#define MASKBYTE3 0xff000000
64#define MASKHWORD 0xffff0000
65#define MASKLWORD 0x0000ffff
66#define MASKDWORD 0xffffffff
67#define MASK12BITS 0xfff
68#define MASKH4BITS 0xf0000000
69#define MASKOFDM_D 0xffc00000
70#define MASKCCK 0x3f3f3f3f
71
72#define MASK4BITS 0x0f
73#define MASK20BITS 0xfffff
74#define RFREG_OFFSET_MASK 0xfffff
75
Larry Finger0c817332010-12-08 11:12:31 -060076#define RF_CHANGE_BY_INIT 0
77#define RF_CHANGE_BY_IPS BIT(28)
78#define RF_CHANGE_BY_PS BIT(29)
79#define RF_CHANGE_BY_HW BIT(30)
80#define RF_CHANGE_BY_SW BIT(31)
81
82#define IQK_ADDA_REG_NUM 16
83#define IQK_MAC_REG_NUM 4
Larry Fingeraa45a672014-02-28 15:16:43 -060084#define IQK_THRESHOLD 8
Larry Finger0c817332010-12-08 11:12:31 -060085
86#define MAX_KEY_LEN 61
87#define KEY_BUF_SIZE 5
88
89/* QoS related. */
90/*aci: 0x00 Best Effort*/
91/*aci: 0x01 Background*/
92/*aci: 0x10 Video*/
93/*aci: 0x11 Voice*/
94/*Max: define total number.*/
95#define AC0_BE 0
96#define AC1_BK 1
97#define AC2_VI 2
98#define AC3_VO 3
99#define AC_MAX 4
100#define QOS_QUEUE_NUM 4
101#define RTL_MAC80211_NUM_QUEUE 5
Larry Fingerff6ff962011-11-17 12:14:43 -0600102#define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
Larry Finger30899cc2012-03-19 15:44:31 -0500103#define RTL_USB_MAX_RX_COUNT 100
Larry Finger0c817332010-12-08 11:12:31 -0600104#define QBSS_LOAD_SIZE 5
105#define MAX_WMMELE_LENGTH 64
106
Chaoming_Li3dad6182011-04-25 12:52:49 -0500107#define TOTAL_CAM_ENTRY 32
108
Larry Finger0c817332010-12-08 11:12:31 -0600109/*slot time for 11g. */
110#define RTL_SLOT_TIME_9 9
111#define RTL_SLOT_TIME_20 20
112
Mark Cave-Ayland0c5d63f2013-11-02 14:28:35 -0500113/*related to tcp/ip. */
Larry Finger0c817332010-12-08 11:12:31 -0600114#define SNAP_SIZE 6
115#define PROTOC_TYPE_SIZE 2
116
117/*related with 802.11 frame*/
118#define MAC80211_3ADDR_LEN 24
119#define MAC80211_4ADDR_LEN 30
120
Larry Fingere97b7752011-02-19 16:29:07 -0600121#define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600122#define CHANNEL_MAX_NUMBER_2G 14
123#define CHANNEL_MAX_NUMBER_5G 54 /* Please refer to
124 *"phy_GetChnlGroup8812A" and
125 * "Hal_ReadTxPowerInfo8812A"
126 */
127#define CHANNEL_MAX_NUMBER_5G_80M 7
Larry Fingere97b7752011-02-19 16:29:07 -0600128#define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600129#define CHANNEL_MAX_NUMBER_5G 54 /* Please refer to
130 *"phy_GetChnlGroup8812A" and
131 * "Hal_ReadTxPowerInfo8812A"
132 */
133#define CHANNEL_MAX_NUMBER_5G_80M 7
Larry Fingere97b7752011-02-19 16:29:07 -0600134#define MAX_PG_GROUP 13
135#define CHANNEL_GROUP_MAX_2G 3
136#define CHANNEL_GROUP_IDX_5GL 3
137#define CHANNEL_GROUP_IDX_5GM 6
138#define CHANNEL_GROUP_IDX_5GH 9
139#define CHANNEL_GROUP_MAX_5G 9
140#define CHANNEL_MAX_NUMBER_2G 14
141#define AVG_THERMAL_NUM 8
Larry Fingere6deaf82013-03-24 22:06:55 -0500142#define AVG_THERMAL_NUM_88E 4
Larry Fingeraa45a672014-02-28 15:16:43 -0600143#define AVG_THERMAL_NUM_8723BE 4
Chaoming_Li3dad6182011-04-25 12:52:49 -0500144#define MAX_TID_COUNT 9
Larry Fingere97b7752011-02-19 16:29:07 -0600145
146/* for early mode */
Chaoming_Li3dad6182011-04-25 12:52:49 -0500147#define FCS_LEN 4
Larry Fingere97b7752011-02-19 16:29:07 -0600148#define EM_HDR_LEN 8
Larry Finger26634c42013-03-24 22:06:33 -0500149
Larry Fingere6deaf82013-03-24 22:06:55 -0500150#define MAX_TX_COUNT 4
151#define MAX_RF_PATH 4
152#define MAX_CHNL_GROUP_24G 6
153#define MAX_CHNL_GROUP_5G 14
154
Larry Finger2cddad32014-02-28 15:16:46 -0600155#define TX_PWR_BY_RATE_NUM_BAND 2
156#define TX_PWR_BY_RATE_NUM_RF 4
157#define TX_PWR_BY_RATE_NUM_SECTION 12
158#define MAX_BASE_NUM_IN_PHY_REG_PG_24G 6
159#define MAX_BASE_NUM_IN_PHY_REG_PG_5G 5
160
Larry Fingerf3355dd2014-03-04 16:53:47 -0600161#define RTL8192EE_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
162
163#define DEL_SW_IDX_SZ 30
164#define BAND_NUM 3
165
Larry Finger38506ec2014-09-22 09:39:19 -0500166/* For now, it's just for 8192ee
167 * but not OK yet, keep it 0
168 */
169#define DMA_IS_64BIT 0
170#define RTL8192EE_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
171
Larry Finger2cddad32014-02-28 15:16:46 -0600172enum rf_tx_num {
173 RF_1TX = 0,
174 RF_2TX,
175 RF_MAX_TX_NUM,
176 RF_TX_NUM_NONIMPLEMENT,
177};
178
Larry Fingered364ab2014-09-04 16:03:46 -0500179#define PACKET_NORMAL 0
180#define PACKET_DHCP 1
181#define PACKET_ARP 2
182#define PACKET_EAPOL 3
183
Larry Fingere6deaf82013-03-24 22:06:55 -0500184struct txpower_info_2g {
185 u8 index_cck_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
186 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
187 /*If only one tx, only BW20 and OFDM are used.*/
188 u8 cck_diff[MAX_RF_PATH][MAX_TX_COUNT];
189 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
190 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
191 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingeraa45a672014-02-28 15:16:43 -0600192 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
193 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500194};
195
196struct txpower_info_5g {
197 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
198 /*If only one tx, only BW20, OFDM, BW80 and BW160 are used.*/
199 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
200 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
201 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -0600202 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
203 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500204};
205
Larry Finger2cddad32014-02-28 15:16:46 -0600206enum rate_section {
207 CCK = 0,
208 OFDM,
209 HT_MCS0_MCS7,
210 HT_MCS8_MCS15,
211 VHT_1SSMCS0_1SSMCS9,
212 VHT_2SSMCS0_2SSMCS9,
213};
214
Larry Finger0c817332010-12-08 11:12:31 -0600215enum intf_type {
216 INTF_PCI = 0,
217 INTF_USB = 1,
218};
219
220enum radio_path {
221 RF90_PATH_A = 0,
222 RF90_PATH_B = 1,
223 RF90_PATH_C = 2,
224 RF90_PATH_D = 3,
225};
226
227enum rt_eeprom_type {
228 EEPROM_93C46,
229 EEPROM_93C56,
230 EEPROM_BOOT_EFUSE,
231};
232
Thomas Huehn36323f82012-07-23 21:33:42 +0200233enum ttl_status {
Larry Finger0c817332010-12-08 11:12:31 -0600234 RTL_STATUS_INTERFACE_START = 0,
235};
236
237enum hardware_type {
238 HARDWARE_TYPE_RTL8192E,
239 HARDWARE_TYPE_RTL8192U,
240 HARDWARE_TYPE_RTL8192SE,
241 HARDWARE_TYPE_RTL8192SU,
242 HARDWARE_TYPE_RTL8192CE,
243 HARDWARE_TYPE_RTL8192CU,
244 HARDWARE_TYPE_RTL8192DE,
245 HARDWARE_TYPE_RTL8192DU,
Larry Finger2461c7d2012-08-31 15:39:01 -0500246 HARDWARE_TYPE_RTL8723AE,
George18d30062011-02-19 16:29:02 -0600247 HARDWARE_TYPE_RTL8723U,
Larry Finger5c691772013-03-24 22:06:56 -0500248 HARDWARE_TYPE_RTL8188EE,
Larry Fingered364ab2014-09-04 16:03:46 -0500249 HARDWARE_TYPE_RTL8723BE,
250 HARDWARE_TYPE_RTL8192EE,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600251 HARDWARE_TYPE_RTL8821AE,
252 HARDWARE_TYPE_RTL8812AE,
Larry Finger0c817332010-12-08 11:12:31 -0600253
Larry Fingere97b7752011-02-19 16:29:07 -0600254 /* keep it last */
Larry Finger0c817332010-12-08 11:12:31 -0600255 HARDWARE_TYPE_NUM
256};
257
Larry Fingere97b7752011-02-19 16:29:07 -0600258#define IS_HARDWARE_TYPE_8192SU(rtlhal) \
259 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SU)
260#define IS_HARDWARE_TYPE_8192SE(rtlhal) \
261 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
Larry Finger62e63972011-02-11 14:27:46 -0600262#define IS_HARDWARE_TYPE_8192CE(rtlhal) \
263 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CE)
George18d30062011-02-19 16:29:02 -0600264#define IS_HARDWARE_TYPE_8192CU(rtlhal) \
265 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CU)
Larry Fingere97b7752011-02-19 16:29:07 -0600266#define IS_HARDWARE_TYPE_8192DE(rtlhal) \
267 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE)
268#define IS_HARDWARE_TYPE_8192DU(rtlhal) \
269 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DU)
270#define IS_HARDWARE_TYPE_8723E(rtlhal) \
271 (rtlhal->hw_type == HARDWARE_TYPE_RTL8723E)
George18d30062011-02-19 16:29:02 -0600272#define IS_HARDWARE_TYPE_8723U(rtlhal) \
273 (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
Larry Fingere97b7752011-02-19 16:29:07 -0600274#define IS_HARDWARE_TYPE_8192S(rtlhal) \
275(IS_HARDWARE_TYPE_8192SE(rtlhal) || IS_HARDWARE_TYPE_8192SU(rtlhal))
276#define IS_HARDWARE_TYPE_8192C(rtlhal) \
277(IS_HARDWARE_TYPE_8192CE(rtlhal) || IS_HARDWARE_TYPE_8192CU(rtlhal))
278#define IS_HARDWARE_TYPE_8192D(rtlhal) \
279(IS_HARDWARE_TYPE_8192DE(rtlhal) || IS_HARDWARE_TYPE_8192DU(rtlhal))
280#define IS_HARDWARE_TYPE_8723(rtlhal) \
281(IS_HARDWARE_TYPE_8723E(rtlhal) || IS_HARDWARE_TYPE_8723U(rtlhal))
Larry Finger62e63972011-02-11 14:27:46 -0600282
Larry Fingerda3ba882011-09-19 14:34:10 -0500283#define RX_HAL_IS_CCK_RATE(_pdesc)\
284 (_pdesc->rxmcs == DESC92_RATE1M || \
285 _pdesc->rxmcs == DESC92_RATE2M || \
286 _pdesc->rxmcs == DESC92_RATE5_5M || \
287 _pdesc->rxmcs == DESC92_RATE11M)
288
Larry Finger2cddad32014-02-28 15:16:46 -0600289#define RTL8723E_RX_HAL_IS_CCK_RATE(rxmcs) \
290 ((rxmcs) == DESC92_RATE1M || \
291 (rxmcs) == DESC92_RATE2M || \
292 (rxmcs) == DESC92_RATE5_5M || \
293 (rxmcs) == DESC92_RATE11M)
294
Larry Finger0c817332010-12-08 11:12:31 -0600295enum scan_operation_backup_opt {
296 SCAN_OPT_BACKUP = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600297 SCAN_OPT_BACKUP_BAND0 = 0,
298 SCAN_OPT_BACKUP_BAND1,
Larry Finger0c817332010-12-08 11:12:31 -0600299 SCAN_OPT_RESTORE,
300 SCAN_OPT_MAX
301};
302
303/*RF state.*/
304enum rf_pwrstate {
305 ERFON,
306 ERFSLEEP,
307 ERFOFF
308};
309
310struct bb_reg_def {
311 u32 rfintfs;
312 u32 rfintfi;
313 u32 rfintfo;
314 u32 rfintfe;
315 u32 rf3wire_offset;
316 u32 rflssi_select;
317 u32 rftxgain_stage;
318 u32 rfhssi_para1;
319 u32 rfhssi_para2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500320 u32 rfsw_ctrl;
Larry Finger0c817332010-12-08 11:12:31 -0600321 u32 rfagc_control1;
322 u32 rfagc_control2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500323 u32 rfrxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600324 u32 rfrx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500325 u32 rftxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600326 u32 rftx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500327 u32 rf_rb; /* rflssi_readback */
328 u32 rf_rbpi; /* rflssi_readbackpi */
Larry Finger0c817332010-12-08 11:12:31 -0600329};
330
331enum io_type {
332 IO_CMD_PAUSE_DM_BY_SCAN = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600333 IO_CMD_PAUSE_BAND0_DM_BY_SCAN = 0,
334 IO_CMD_PAUSE_BAND1_DM_BY_SCAN = 1,
335 IO_CMD_RESUME_DM_BY_SCAN = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600336};
337
338enum hw_variables {
339 HW_VAR_ETHER_ADDR,
340 HW_VAR_MULTICAST_REG,
341 HW_VAR_BASIC_RATE,
342 HW_VAR_BSSID,
343 HW_VAR_MEDIA_STATUS,
344 HW_VAR_SECURITY_CONF,
345 HW_VAR_BEACON_INTERVAL,
346 HW_VAR_ATIM_WINDOW,
347 HW_VAR_LISTEN_INTERVAL,
348 HW_VAR_CS_COUNTER,
349 HW_VAR_DEFAULTKEY0,
350 HW_VAR_DEFAULTKEY1,
351 HW_VAR_DEFAULTKEY2,
352 HW_VAR_DEFAULTKEY3,
353 HW_VAR_SIFS,
354 HW_VAR_DIFS,
355 HW_VAR_EIFS,
356 HW_VAR_SLOT_TIME,
357 HW_VAR_ACK_PREAMBLE,
358 HW_VAR_CW_CONFIG,
359 HW_VAR_CW_VALUES,
360 HW_VAR_RATE_FALLBACK_CONTROL,
361 HW_VAR_CONTENTION_WINDOW,
362 HW_VAR_RETRY_COUNT,
363 HW_VAR_TR_SWITCH,
364 HW_VAR_COMMAND,
365 HW_VAR_WPA_CONFIG,
366 HW_VAR_AMPDU_MIN_SPACE,
367 HW_VAR_SHORTGI_DENSITY,
368 HW_VAR_AMPDU_FACTOR,
369 HW_VAR_MCS_RATE_AVAILABLE,
370 HW_VAR_AC_PARAM,
371 HW_VAR_ACM_CTRL,
372 HW_VAR_DIS_Req_Qsize,
373 HW_VAR_CCX_CHNL_LOAD,
374 HW_VAR_CCX_NOISE_HISTOGRAM,
375 HW_VAR_CCX_CLM_NHM,
376 HW_VAR_TxOPLimit,
377 HW_VAR_TURBO_MODE,
378 HW_VAR_RF_STATE,
379 HW_VAR_RF_OFF_BY_HW,
380 HW_VAR_BUS_SPEED,
381 HW_VAR_SET_DEV_POWER,
382
383 HW_VAR_RCR,
384 HW_VAR_RATR_0,
385 HW_VAR_RRSR,
386 HW_VAR_CPU_RST,
Larry Finger26634c42013-03-24 22:06:33 -0500387 HW_VAR_CHECK_BSSID,
Larry Finger0c817332010-12-08 11:12:31 -0600388 HW_VAR_LBK_MODE,
389 HW_VAR_AES_11N_FIX,
390 HW_VAR_USB_RX_AGGR,
391 HW_VAR_USER_CONTROL_TURBO_MODE,
392 HW_VAR_RETRY_LIMIT,
393 HW_VAR_INIT_TX_RATE,
394 HW_VAR_TX_RATE_REG,
395 HW_VAR_EFUSE_USAGE,
396 HW_VAR_EFUSE_BYTES,
397 HW_VAR_AUTOLOAD_STATUS,
398 HW_VAR_RF_2R_DISABLE,
399 HW_VAR_SET_RPWM,
400 HW_VAR_H2C_FW_PWRMODE,
401 HW_VAR_H2C_FW_JOINBSSRPT,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600402 HW_VAR_H2C_FW_MEDIASTATUSRPT,
Larry Finger26634c42013-03-24 22:06:33 -0500403 HW_VAR_H2C_FW_P2P_PS_OFFLOAD,
Larry Finger0c817332010-12-08 11:12:31 -0600404 HW_VAR_FW_PSMODE_STATUS,
Larry Finger26634c42013-03-24 22:06:33 -0500405 HW_VAR_RESUME_CLK_ON,
406 HW_VAR_FW_LPS_ACTION,
Larry Finger0c817332010-12-08 11:12:31 -0600407 HW_VAR_1X1_RECV_COMBINE,
408 HW_VAR_STOP_SEND_BEACON,
409 HW_VAR_TSF_TIMER,
410 HW_VAR_IO_CMD,
411
412 HW_VAR_RF_RECOVERY,
413 HW_VAR_H2C_FW_UPDATE_GTK,
414 HW_VAR_WF_MASK,
415 HW_VAR_WF_CRC,
416 HW_VAR_WF_IS_MAC_ADDR,
417 HW_VAR_H2C_FW_OFFLOAD,
418 HW_VAR_RESET_WFCRC,
419
420 HW_VAR_HANDLE_FW_C2H,
421 HW_VAR_DL_FW_RSVD_PAGE,
422 HW_VAR_AID,
423 HW_VAR_HW_SEQ_ENABLE,
424 HW_VAR_CORRECT_TSF,
425 HW_VAR_BCN_VALID,
426 HW_VAR_FWLPS_RF_ON,
427 HW_VAR_DUAL_TSF_RST,
428 HW_VAR_SWITCH_EPHY_WoWLAN,
429 HW_VAR_INT_MIGRATION,
430 HW_VAR_INT_AC,
431 HW_VAR_RF_TIMING,
432
Larry Finger26634c42013-03-24 22:06:33 -0500433 HAL_DEF_WOWLAN,
Larry Finger0c817332010-12-08 11:12:31 -0600434 HW_VAR_MRC,
Larry Finger2cddad32014-02-28 15:16:46 -0600435 HW_VAR_KEEP_ALIVE,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600436 HW_VAR_NAV_UPPER,
Larry Finger0c817332010-12-08 11:12:31 -0600437
438 HW_VAR_MGT_FILTER,
439 HW_VAR_CTRL_FILTER,
440 HW_VAR_DATA_FILTER,
441};
442
Larry Fingered364ab2014-09-04 16:03:46 -0500443enum rt_media_status {
Larry Finger0c817332010-12-08 11:12:31 -0600444 RT_MEDIA_DISCONNECT = 0,
445 RT_MEDIA_CONNECT = 1
446};
447
448enum rt_oem_id {
449 RT_CID_DEFAULT = 0,
450 RT_CID_8187_ALPHA0 = 1,
451 RT_CID_8187_SERCOMM_PS = 2,
452 RT_CID_8187_HW_LED = 3,
453 RT_CID_8187_NETGEAR = 4,
454 RT_CID_WHQL = 5,
Larry Finger2cddad32014-02-28 15:16:46 -0600455 RT_CID_819X_CAMEO = 6,
456 RT_CID_819X_RUNTOP = 7,
457 RT_CID_819X_SENAO = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600458 RT_CID_TOSHIBA = 9,
Larry Finger2cddad32014-02-28 15:16:46 -0600459 RT_CID_819X_NETCORE = 10,
460 RT_CID_NETTRONIX = 11,
Larry Finger0c817332010-12-08 11:12:31 -0600461 RT_CID_DLINK = 12,
462 RT_CID_PRONET = 13,
463 RT_CID_COREGA = 14,
Larry Finger2cddad32014-02-28 15:16:46 -0600464 RT_CID_819X_ALPHA = 15,
465 RT_CID_819X_SITECOM = 16,
Larry Finger0c817332010-12-08 11:12:31 -0600466 RT_CID_CCX = 17,
Larry Finger2cddad32014-02-28 15:16:46 -0600467 RT_CID_819X_LENOVO = 18,
468 RT_CID_819X_QMI = 19,
469 RT_CID_819X_EDIMAX_BELKIN = 20,
470 RT_CID_819X_SERCOMM_BELKIN = 21,
471 RT_CID_819X_CAMEO1 = 22,
472 RT_CID_819X_MSI = 23,
473 RT_CID_819X_ACER = 24,
474 RT_CID_819X_HP = 27,
475 RT_CID_819X_CLEVO = 28,
476 RT_CID_819X_ARCADYAN_BELKIN = 29,
477 RT_CID_819X_SAMSUNG = 30,
478 RT_CID_819X_WNC_COREGA = 31,
479 RT_CID_819X_FOXCOON = 32,
480 RT_CID_819X_DELL = 33,
481 RT_CID_819X_PRONETS = 34,
482 RT_CID_819X_EDIMAX_ASUS = 35,
Larry Finger0f015452012-10-25 13:46:46 -0500483 RT_CID_NETGEAR = 36,
484 RT_CID_PLANEX = 37,
485 RT_CID_CC_C = 38,
Larry Finger0c817332010-12-08 11:12:31 -0600486};
487
488enum hw_descs {
489 HW_DESC_OWN,
490 HW_DESC_RXOWN,
491 HW_DESC_TX_NEXTDESC_ADDR,
492 HW_DESC_TXBUFF_ADDR,
493 HW_DESC_RXBUFF_ADDR,
494 HW_DESC_RXPKT_LEN,
495 HW_DESC_RXERO,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600496 HW_DESC_RX_PREPARE,
Larry Finger0c817332010-12-08 11:12:31 -0600497};
498
499enum prime_sc {
500 PRIME_CHNL_OFFSET_DONT_CARE = 0,
501 PRIME_CHNL_OFFSET_LOWER = 1,
502 PRIME_CHNL_OFFSET_UPPER = 2,
503};
504
505enum rf_type {
506 RF_1T1R = 0,
507 RF_1T2R = 1,
508 RF_2T2R = 2,
Larry Fingere97b7752011-02-19 16:29:07 -0600509 RF_2T2R_GREEN = 3,
Larry Finger0c817332010-12-08 11:12:31 -0600510};
511
512enum ht_channel_width {
513 HT_CHANNEL_WIDTH_20 = 0,
514 HT_CHANNEL_WIDTH_20_40 = 1,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600515 HT_CHANNEL_WIDTH_80 = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600516};
517
518/* Ref: 802.11i sepc D10.0 7.3.2.25.1
519Cipher Suites Encryption Algorithms */
520enum rt_enc_alg {
521 NO_ENCRYPTION = 0,
522 WEP40_ENCRYPTION = 1,
523 TKIP_ENCRYPTION = 2,
524 RSERVED_ENCRYPTION = 3,
525 AESCCMP_ENCRYPTION = 4,
526 WEP104_ENCRYPTION = 5,
Larry Finger2461c7d2012-08-31 15:39:01 -0500527 AESCMAC_ENCRYPTION = 6, /*IEEE802.11w */
Larry Finger0c817332010-12-08 11:12:31 -0600528};
529
530enum rtl_hal_state {
531 _HAL_STATE_STOP = 0,
532 _HAL_STATE_START = 1,
533};
534
Larry Finger7ad0ce32011-08-22 16:50:14 -0500535enum rtl_desc92_rate {
536 DESC92_RATE1M = 0x00,
537 DESC92_RATE2M = 0x01,
538 DESC92_RATE5_5M = 0x02,
539 DESC92_RATE11M = 0x03,
540
541 DESC92_RATE6M = 0x04,
542 DESC92_RATE9M = 0x05,
543 DESC92_RATE12M = 0x06,
544 DESC92_RATE18M = 0x07,
545 DESC92_RATE24M = 0x08,
546 DESC92_RATE36M = 0x09,
547 DESC92_RATE48M = 0x0a,
548 DESC92_RATE54M = 0x0b,
549
550 DESC92_RATEMCS0 = 0x0c,
551 DESC92_RATEMCS1 = 0x0d,
552 DESC92_RATEMCS2 = 0x0e,
553 DESC92_RATEMCS3 = 0x0f,
554 DESC92_RATEMCS4 = 0x10,
555 DESC92_RATEMCS5 = 0x11,
556 DESC92_RATEMCS6 = 0x12,
557 DESC92_RATEMCS7 = 0x13,
558 DESC92_RATEMCS8 = 0x14,
559 DESC92_RATEMCS9 = 0x15,
560 DESC92_RATEMCS10 = 0x16,
561 DESC92_RATEMCS11 = 0x17,
562 DESC92_RATEMCS12 = 0x18,
563 DESC92_RATEMCS13 = 0x19,
564 DESC92_RATEMCS14 = 0x1a,
565 DESC92_RATEMCS15 = 0x1b,
566 DESC92_RATEMCS15_SG = 0x1c,
567 DESC92_RATEMCS32 = 0x20,
568};
569
Larry Finger0c817332010-12-08 11:12:31 -0600570enum rtl_var_map {
571 /*reg map */
572 SYS_ISO_CTRL = 0,
573 SYS_FUNC_EN,
574 SYS_CLK,
575 MAC_RCR_AM,
576 MAC_RCR_AB,
577 MAC_RCR_ACRC32,
578 MAC_RCR_ACF,
579 MAC_RCR_AAP,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600580 MAC_HIMR,
581 MAC_HIMRE,
582 MAC_HSISR,
Larry Finger0c817332010-12-08 11:12:31 -0600583
584 /*efuse map */
585 EFUSE_TEST,
586 EFUSE_CTRL,
587 EFUSE_CLK,
588 EFUSE_CLK_CTRL,
589 EFUSE_PWC_EV12V,
590 EFUSE_FEN_ELDR,
591 EFUSE_LOADER_CLK_EN,
592 EFUSE_ANA8M,
593 EFUSE_HWSET_MAX_SIZE,
George18d30062011-02-19 16:29:02 -0600594 EFUSE_MAX_SECTION_MAP,
595 EFUSE_REAL_CONTENT_SIZE,
Chaoming Li5c079d82011-10-12 15:59:09 -0500596 EFUSE_OOB_PROTECT_BYTES_LEN,
Larry Finger26634c42013-03-24 22:06:33 -0500597 EFUSE_ACCESS,
Larry Finger0c817332010-12-08 11:12:31 -0600598
599 /*CAM map */
600 RWCAM,
601 WCAMI,
602 RCAMO,
603 CAMDBG,
604 SECR,
605 SEC_CAM_NONE,
606 SEC_CAM_WEP40,
607 SEC_CAM_TKIP,
608 SEC_CAM_AES,
609 SEC_CAM_WEP104,
610
611 /*IMR map */
612 RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
613 RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
614 RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
615 RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
616 RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
617 RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
618 RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
619 RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
620 RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
621 RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
622 RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
623 RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
624 RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
625 RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
626 RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
627 RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
628 RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
629 RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
Larry Fingere6deaf82013-03-24 22:06:55 -0500630 RTL_IMR_BCNINT, /*Beacon DMA Interrupt 0 */
Larry Finger0c817332010-12-08 11:12:31 -0600631 RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
632 RTL_IMR_RDU, /*Receive Descriptor Unavailable */
633 RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
634 RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
635 RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600636 RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600637 RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
638 RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
639 RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
640 RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
641 RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
642 RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
643 RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
644 RTL_IMR_ROK, /*Receive DMA OK Interrupt */
Larry Finger38506ec2014-09-22 09:39:19 -0500645 RTL_IMR_HSISR_IND, /*HSISR Interrupt*/
Larry Fingere6deaf82013-03-24 22:06:55 -0500646 RTL_IBSS_INT_MASKS, /*(RTL_IMR_BCNINT | RTL_IMR_TBDOK |
Larry Fingere97b7752011-02-19 16:29:07 -0600647 * RTL_IMR_TBDER) */
Larry Finger0f015452012-10-25 13:46:46 -0500648 RTL_IMR_C2HCMD, /*fw interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600649
650 /*CCK Rates, TxHT = 0 */
651 RTL_RC_CCK_RATE1M,
652 RTL_RC_CCK_RATE2M,
653 RTL_RC_CCK_RATE5_5M,
654 RTL_RC_CCK_RATE11M,
655
656 /*OFDM Rates, TxHT = 0 */
657 RTL_RC_OFDM_RATE6M,
658 RTL_RC_OFDM_RATE9M,
659 RTL_RC_OFDM_RATE12M,
660 RTL_RC_OFDM_RATE18M,
661 RTL_RC_OFDM_RATE24M,
662 RTL_RC_OFDM_RATE36M,
663 RTL_RC_OFDM_RATE48M,
664 RTL_RC_OFDM_RATE54M,
665
666 RTL_RC_HT_RATEMCS7,
667 RTL_RC_HT_RATEMCS15,
668
669 /*keep it last */
670 RTL_VAR_MAP_MAX,
671};
672
673/*Firmware PS mode for control LPS.*/
674enum _fw_ps_mode {
675 FW_PS_ACTIVE_MODE = 0,
676 FW_PS_MIN_MODE = 1,
677 FW_PS_MAX_MODE = 2,
678 FW_PS_DTIM_MODE = 3,
679 FW_PS_VOIP_MODE = 4,
680 FW_PS_UAPSD_WMM_MODE = 5,
681 FW_PS_UAPSD_MODE = 6,
682 FW_PS_IBSS_MODE = 7,
683 FW_PS_WWLAN_MODE = 8,
684 FW_PS_PM_Radio_Off = 9,
685 FW_PS_PM_Card_Disable = 10,
686};
687
688enum rt_psmode {
689 EACTIVE, /*Active/Continuous access. */
690 EMAXPS, /*Max power save mode. */
691 EFASTPS, /*Fast power save mode. */
692 EAUTOPS, /*Auto power save mode. */
693};
694
695/*LED related.*/
696enum led_ctl_mode {
697 LED_CTL_POWER_ON = 1,
698 LED_CTL_LINK = 2,
699 LED_CTL_NO_LINK = 3,
700 LED_CTL_TX = 4,
701 LED_CTL_RX = 5,
702 LED_CTL_SITE_SURVEY = 6,
703 LED_CTL_POWER_OFF = 7,
704 LED_CTL_START_TO_LINK = 8,
705 LED_CTL_START_WPS = 9,
706 LED_CTL_STOP_WPS = 10,
707};
708
709enum rtl_led_pin {
710 LED_PIN_GPIO0,
711 LED_PIN_LED0,
712 LED_PIN_LED1,
713 LED_PIN_LED2
714};
715
716/*QoS related.*/
717/*acm implementation method.*/
718enum acm_method {
719 eAcmWay0_SwAndHw = 0,
720 eAcmWay1_HW = 1,
Larry Finger2cddad32014-02-28 15:16:46 -0600721 EACMWAY2_SW = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600722};
723
Larry Fingere97b7752011-02-19 16:29:07 -0600724enum macphy_mode {
725 SINGLEMAC_SINGLEPHY = 0,
726 DUALMAC_DUALPHY,
727 DUALMAC_SINGLEPHY,
728};
729
730enum band_type {
731 BAND_ON_2_4G = 0,
732 BAND_ON_5G,
733 BAND_ON_BOTH,
734 BANDMAX
735};
736
Larry Finger0c817332010-12-08 11:12:31 -0600737/*aci/aifsn Field.
738Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
739union aci_aifsn {
740 u8 char_data;
741
742 struct {
743 u8 aifsn:4;
744 u8 acm:1;
745 u8 aci:2;
746 u8 reserved:1;
747 } f; /* Field */
748};
749
750/*mlme related.*/
751enum wireless_mode {
752 WIRELESS_MODE_UNKNOWN = 0x00,
753 WIRELESS_MODE_A = 0x01,
754 WIRELESS_MODE_B = 0x02,
755 WIRELESS_MODE_G = 0x04,
756 WIRELESS_MODE_AUTO = 0x08,
757 WIRELESS_MODE_N_24G = 0x10,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600758 WIRELESS_MODE_N_5G = 0x20,
759 WIRELESS_MODE_AC_5G = 0x40,
760 WIRELESS_MODE_AC_24G = 0x80
Larry Finger0c817332010-12-08 11:12:31 -0600761};
762
George18d30062011-02-19 16:29:02 -0600763#define IS_WIRELESS_MODE_A(wirelessmode) \
764 (wirelessmode == WIRELESS_MODE_A)
765#define IS_WIRELESS_MODE_B(wirelessmode) \
766 (wirelessmode == WIRELESS_MODE_B)
767#define IS_WIRELESS_MODE_G(wirelessmode) \
768 (wirelessmode == WIRELESS_MODE_G)
769#define IS_WIRELESS_MODE_N_24G(wirelessmode) \
770 (wirelessmode == WIRELESS_MODE_N_24G)
771#define IS_WIRELESS_MODE_N_5G(wirelessmode) \
772 (wirelessmode == WIRELESS_MODE_N_5G)
773
Larry Finger0c817332010-12-08 11:12:31 -0600774enum ratr_table_mode {
775 RATR_INX_WIRELESS_NGB = 0,
776 RATR_INX_WIRELESS_NG = 1,
777 RATR_INX_WIRELESS_NB = 2,
778 RATR_INX_WIRELESS_N = 3,
779 RATR_INX_WIRELESS_GB = 4,
780 RATR_INX_WIRELESS_G = 5,
781 RATR_INX_WIRELESS_B = 6,
782 RATR_INX_WIRELESS_MC = 7,
783 RATR_INX_WIRELESS_A = 8,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600784 RATR_INX_WIRELESS_AC_5N = 8,
785 RATR_INX_WIRELESS_AC_24N = 9,
Larry Finger0c817332010-12-08 11:12:31 -0600786};
787
788enum rtl_link_state {
789 MAC80211_NOLINK = 0,
790 MAC80211_LINKING = 1,
791 MAC80211_LINKED = 2,
792 MAC80211_LINKED_SCANNING = 3,
793};
794
795enum act_category {
796 ACT_CAT_QOS = 1,
797 ACT_CAT_DLS = 2,
798 ACT_CAT_BA = 3,
799 ACT_CAT_HT = 7,
800 ACT_CAT_WMM = 17,
801};
802
803enum ba_action {
804 ACT_ADDBAREQ = 0,
805 ACT_ADDBARSP = 1,
806 ACT_DELBA = 2,
807};
808
Larry Finger0f015452012-10-25 13:46:46 -0500809enum rt_polarity_ctl {
810 RT_POLARITY_LOW_ACT = 0,
811 RT_POLARITY_HIGH_ACT = 1,
812};
813
Larry Finger0c817332010-12-08 11:12:31 -0600814struct octet_string {
815 u8 *octet;
816 u16 length;
817};
818
819struct rtl_hdr_3addr {
820 __le16 frame_ctl;
821 __le16 duration_id;
822 u8 addr1[ETH_ALEN];
823 u8 addr2[ETH_ALEN];
824 u8 addr3[ETH_ALEN];
825 __le16 seq_ctl;
826 u8 payload[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500827} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600828
829struct rtl_info_element {
830 u8 id;
831 u8 len;
832 u8 data[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500833} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600834
835struct rtl_probe_rsp {
836 struct rtl_hdr_3addr header;
837 u32 time_stamp[2];
838 __le16 beacon_interval;
839 __le16 capability;
840 /*SSID, supported rates, FH params, DS params,
841 CF params, IBSS params, TIM (if beacon), RSN */
842 struct rtl_info_element info_element[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500843} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600844
845/*LED related.*/
846/*ledpin Identify how to implement this SW led.*/
847struct rtl_led {
848 void *hw;
849 enum rtl_led_pin ledpin;
Larry Finger7ea47242011-02-19 16:28:57 -0600850 bool ledon;
Larry Finger0c817332010-12-08 11:12:31 -0600851};
852
853struct rtl_led_ctl {
Larry Finger7ea47242011-02-19 16:28:57 -0600854 bool led_opendrain;
Larry Finger0c817332010-12-08 11:12:31 -0600855 struct rtl_led sw_led0;
856 struct rtl_led sw_led1;
857};
858
859struct rtl_qos_parameters {
860 __le16 cw_min;
861 __le16 cw_max;
862 u8 aifs;
863 u8 flag;
864 __le16 tx_op;
John W. Linvillee1374782010-12-16 09:20:16 -0500865} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600866
867struct rt_smooth_data {
868 u32 elements[100]; /*array to store values */
869 u32 index; /*index to current array to store */
870 u32 total_num; /*num of valid elements */
871 u32 total_val; /*sum of valid elements */
872};
873
874struct false_alarm_statistics {
875 u32 cnt_parity_fail;
876 u32 cnt_rate_illegal;
877 u32 cnt_crc8_fail;
878 u32 cnt_mcs_fail;
Larry Fingere97b7752011-02-19 16:29:07 -0600879 u32 cnt_fast_fsync_fail;
880 u32 cnt_sb_search_fail;
Larry Finger0c817332010-12-08 11:12:31 -0600881 u32 cnt_ofdm_fail;
882 u32 cnt_cck_fail;
883 u32 cnt_all;
Larry Finger26634c42013-03-24 22:06:33 -0500884 u32 cnt_ofdm_cca;
885 u32 cnt_cck_cca;
886 u32 cnt_cca_all;
887 u32 cnt_bw_usc;
888 u32 cnt_bw_lsc;
Larry Finger0c817332010-12-08 11:12:31 -0600889};
890
891struct init_gain {
892 u8 xaagccore1;
893 u8 xbagccore1;
894 u8 xcagccore1;
895 u8 xdagccore1;
896 u8 cca;
897
898};
899
900struct wireless_stats {
901 unsigned long txbytesunicast;
902 unsigned long txbytesmulticast;
903 unsigned long txbytesbroadcast;
904 unsigned long rxbytesunicast;
905
906 long rx_snr_db[4];
907 /*Correct smoothed ss in Dbm, only used
908 in driver to report real power now. */
909 long recv_signal_power;
910 long signal_quality;
911 long last_sigstrength_inpercent;
912
913 u32 rssi_calculate_cnt;
914
915 /*Transformed, in dbm. Beautified signal
916 strength for UI, not correct. */
917 long signal_strength;
918
919 u8 rx_rssi_percentage[4];
Larry Fingerf3355dd2014-03-04 16:53:47 -0600920 u8 rx_evm_dbm[4];
Larry Finger0c817332010-12-08 11:12:31 -0600921 u8 rx_evm_percentage[2];
922
Larry Fingerf3355dd2014-03-04 16:53:47 -0600923 u16 rx_cfo_short[4];
924 u16 rx_cfo_tail[4];
925
Larry Finger0c817332010-12-08 11:12:31 -0600926 struct rt_smooth_data ui_rssi;
927 struct rt_smooth_data ui_link_quality;
928};
929
930struct rate_adaptive {
931 u8 rate_adaptive_disabled;
932 u8 ratr_state;
933 u16 reserve;
934
935 u32 high_rssi_thresh_for_ra;
936 u32 high2low_rssi_thresh_for_ra;
937 u8 low2high_rssi_thresh_for_ra40m;
Larry Finger2cddad32014-02-28 15:16:46 -0600938 u32 low_rssi_thresh_for_ra40m;
Larry Finger0c817332010-12-08 11:12:31 -0600939 u8 low2high_rssi_thresh_for_ra20m;
Larry Finger2cddad32014-02-28 15:16:46 -0600940 u32 low_rssi_thresh_for_ra20m;
Larry Finger0c817332010-12-08 11:12:31 -0600941 u32 upper_rssi_threshold_ratr;
942 u32 middleupper_rssi_threshold_ratr;
943 u32 middle_rssi_threshold_ratr;
944 u32 middlelow_rssi_threshold_ratr;
945 u32 low_rssi_threshold_ratr;
946 u32 ultralow_rssi_threshold_ratr;
947 u32 low_rssi_threshold_ratr_40m;
948 u32 low_rssi_threshold_ratr_20m;
949 u8 ping_rssi_enable;
950 u32 ping_rssi_ratr;
951 u32 ping_rssi_thresh_for_ra;
952 u32 last_ratr;
953 u8 pre_ratr_state;
Larry Fingerf3355dd2014-03-04 16:53:47 -0600954 u8 ldpc_thres;
955 bool use_ldpc;
956 bool lower_rts_rate;
957 bool is_special_data;
Larry Finger0c817332010-12-08 11:12:31 -0600958};
959
960struct regd_pair_mapping {
961 u16 reg_dmnenum;
962 u16 reg_5ghz_ctl;
963 u16 reg_2ghz_ctl;
964};
965
Larry Fingerf3355dd2014-03-04 16:53:47 -0600966struct dynamic_primary_cca {
967 u8 pricca_flag;
968 u8 intf_flag;
969 u8 intf_type;
970 u8 dup_rts_flag;
971 u8 monitor_flag;
972 u8 ch_offset;
973 u8 mf_state;
974};
975
Larry Finger0c817332010-12-08 11:12:31 -0600976struct rtl_regulatory {
977 char alpha2[2];
978 u16 country_code;
979 u16 max_power_level;
980 u32 tp_scale;
981 u16 current_rd;
982 u16 current_rd_ext;
983 int16_t power_limit;
984 struct regd_pair_mapping *regpair;
985};
986
987struct rtl_rfkill {
988 bool rfkill_state; /*0 is off, 1 is on */
989};
990
Larry Finger26634c42013-03-24 22:06:33 -0500991/*for P2P PS**/
992#define P2P_MAX_NOA_NUM 2
993
994enum p2p_role {
995 P2P_ROLE_DISABLE = 0,
996 P2P_ROLE_DEVICE = 1,
997 P2P_ROLE_CLIENT = 2,
998 P2P_ROLE_GO = 3
999};
1000
1001enum p2p_ps_state {
1002 P2P_PS_DISABLE = 0,
1003 P2P_PS_ENABLE = 1,
1004 P2P_PS_SCAN = 2,
1005 P2P_PS_SCAN_DONE = 3,
1006 P2P_PS_ALLSTASLEEP = 4, /* for P2P GO */
1007};
1008
1009enum p2p_ps_mode {
1010 P2P_PS_NONE = 0,
1011 P2P_PS_CTWINDOW = 1,
1012 P2P_PS_NOA = 2,
1013 P2P_PS_MIX = 3, /* CTWindow and NoA */
1014};
1015
1016struct rtl_p2p_ps_info {
1017 enum p2p_ps_mode p2p_ps_mode; /* indicate p2p ps mode */
1018 enum p2p_ps_state p2p_ps_state; /* indicate p2p ps state */
1019 u8 noa_index; /* Identifies instance of Notice of Absence timing. */
1020 /* Client traffic window. A period of time in TU after TBTT. */
1021 u8 ctwindow;
1022 u8 opp_ps; /* opportunistic power save. */
1023 u8 noa_num; /* number of NoA descriptor in P2P IE. */
1024 /* Count for owner, Type of client. */
1025 u8 noa_count_type[P2P_MAX_NOA_NUM];
1026 /* Max duration for owner, preferred or min acceptable duration
1027 * for client.
1028 */
1029 u32 noa_duration[P2P_MAX_NOA_NUM];
1030 /* Length of interval for owner, preferred or max acceptable intervali
1031 * of client.
1032 */
1033 u32 noa_interval[P2P_MAX_NOA_NUM];
1034 /* schedule in terms of the lower 4 bytes of the TSF timer. */
1035 u32 noa_start_time[P2P_MAX_NOA_NUM];
1036};
1037
1038struct p2p_ps_offload_t {
1039 u8 offload_en:1;
1040 u8 role:1; /* 1: Owner, 0: Client */
1041 u8 ctwindow_en:1;
1042 u8 noa0_en:1;
1043 u8 noa1_en:1;
1044 u8 allstasleep:1;
1045 u8 discovery:1;
1046 u8 reserved:1;
1047};
1048
Larry Fingere97b7752011-02-19 16:29:07 -06001049#define IQK_MATRIX_REG_NUM 8
1050#define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
Larry Finger26634c42013-03-24 22:06:33 -05001051
Larry Fingere97b7752011-02-19 16:29:07 -06001052struct iqk_matrix_regs {
Larry Finger32473282011-03-27 16:19:57 -05001053 bool iqk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001054 long value[1][IQK_MATRIX_REG_NUM];
1055};
1056
George18d30062011-02-19 16:29:02 -06001057struct phy_parameters {
1058 u16 length;
1059 u32 *pdata;
1060};
1061
1062enum hw_param_tab_index {
1063 PHY_REG_2T,
1064 PHY_REG_1T,
1065 PHY_REG_PG,
1066 RADIOA_2T,
1067 RADIOB_2T,
1068 RADIOA_1T,
1069 RADIOB_1T,
1070 MAC_REG,
1071 AGCTAB_2T,
1072 AGCTAB_1T,
1073 MAX_TAB
1074};
1075
Larry Finger0c817332010-12-08 11:12:31 -06001076struct rtl_phy {
1077 struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
1078 struct init_gain initgain_backup;
1079 enum io_type current_io_type;
1080
1081 u8 rf_mode;
1082 u8 rf_type;
1083 u8 current_chan_bw;
1084 u8 set_bwmode_inprogress;
1085 u8 sw_chnl_inprogress;
1086 u8 sw_chnl_stage;
1087 u8 sw_chnl_step;
1088 u8 current_channel;
1089 u8 h2c_box_num;
1090 u8 set_io_inprogress;
Larry Fingere97b7752011-02-19 16:29:07 -06001091 u8 lck_inprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001092
Larry Fingere97b7752011-02-19 16:29:07 -06001093 /* record for power tracking */
Larry Finger0c817332010-12-08 11:12:31 -06001094 s32 reg_e94;
1095 s32 reg_e9c;
1096 s32 reg_ea4;
1097 s32 reg_eac;
1098 s32 reg_eb4;
1099 s32 reg_ebc;
1100 s32 reg_ec4;
1101 s32 reg_ecc;
1102 u8 rfpienable;
1103 u8 reserve_0;
1104 u16 reserve_1;
1105 u32 reg_c04, reg_c08, reg_874;
1106 u32 adda_backup[16];
1107 u32 iqk_mac_backup[IQK_MAC_REG_NUM];
1108 u32 iqk_bb_backup[10];
Larry Finger2461c7d2012-08-31 15:39:01 -05001109 bool iqk_initialized;
Larry Finger0c817332010-12-08 11:12:31 -06001110
Larry Fingerf3355dd2014-03-04 16:53:47 -06001111 bool rfpath_rx_enable[MAX_RF_PATH];
1112 u8 reg_837;
Larry Fingere97b7752011-02-19 16:29:07 -06001113 /* Dual mac */
1114 bool need_iqk;
Larry Fingere6deaf82013-03-24 22:06:55 -05001115 struct iqk_matrix_regs iqk_matrix[IQK_MATRIX_SETTINGS_NUM];
Larry Fingere97b7752011-02-19 16:29:07 -06001116
Larry Finger7ea47242011-02-19 16:28:57 -06001117 bool rfpi_enable;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001118 bool iqk_in_progress;
Larry Finger0c817332010-12-08 11:12:31 -06001119
1120 u8 pwrgroup_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001121 u8 cck_high_power;
Larry Fingere97b7752011-02-19 16:29:07 -06001122 /* MAX_PG_GROUP groups of pwr diff by rates */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001123 u32 mcs_offset[MAX_PG_GROUP][16];
Larry Finger2cddad32014-02-28 15:16:46 -06001124 u32 tx_power_by_rate_offset[TX_PWR_BY_RATE_NUM_BAND]
1125 [TX_PWR_BY_RATE_NUM_RF]
1126 [TX_PWR_BY_RATE_NUM_RF]
1127 [TX_PWR_BY_RATE_NUM_SECTION];
1128 u8 txpwr_by_rate_base_24g[TX_PWR_BY_RATE_NUM_RF]
1129 [TX_PWR_BY_RATE_NUM_RF]
1130 [MAX_BASE_NUM_IN_PHY_REG_PG_24G];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001131 u8 txpwr_by_rate_base_5g[TX_PWR_BY_RATE_NUM_RF]
1132 [TX_PWR_BY_RATE_NUM_RF]
1133 [MAX_BASE_NUM_IN_PHY_REG_PG_5G];
Larry Finger0c817332010-12-08 11:12:31 -06001134 u8 default_initialgain[4];
1135
Larry Fingere97b7752011-02-19 16:29:07 -06001136 /* the current Tx power level */
Larry Finger0c817332010-12-08 11:12:31 -06001137 u8 cur_cck_txpwridx;
1138 u8 cur_ofdm24g_txpwridx;
Larry Finger26634c42013-03-24 22:06:33 -05001139 u8 cur_bw20_txpwridx;
1140 u8 cur_bw40_txpwridx;
Larry Finger0c817332010-12-08 11:12:31 -06001141
1142 u32 rfreg_chnlval[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001143 bool apk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001144 u32 reg_rf3c[2]; /* pathA / pathB */
Larry Finger0c817332010-12-08 11:12:31 -06001145
Larry Fingerf3355dd2014-03-04 16:53:47 -06001146 u32 backup_rf_0x1a;/*92ee*/
Chaoming_Li3dad6182011-04-25 12:52:49 -05001147 /* bfsync */
Larry Finger0c817332010-12-08 11:12:31 -06001148 u8 framesync;
1149 u32 framesync_c34;
1150
1151 u8 num_total_rfpath;
George18d30062011-02-19 16:29:02 -06001152 struct phy_parameters hwparam_tables[MAX_TAB];
Larry Fingere97b7752011-02-19 16:29:07 -06001153 u16 rf_pathmap;
Larry Finger0f015452012-10-25 13:46:46 -05001154
Larry Fingerf3355dd2014-03-04 16:53:47 -06001155 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
Larry Finger0f015452012-10-25 13:46:46 -05001156 enum rt_polarity_ctl polarity_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06001157};
1158
1159#define MAX_TID_COUNT 9
Chaoming_Li3dad6182011-04-25 12:52:49 -05001160#define RTL_AGG_STOP 0
1161#define RTL_AGG_PROGRESS 1
1162#define RTL_AGG_START 2
1163#define RTL_AGG_OPERATIONAL 3
Larry Finger0c817332010-12-08 11:12:31 -06001164#define RTL_AGG_OFF 0
1165#define RTL_AGG_ON 1
Larry Finger2461c7d2012-08-31 15:39:01 -05001166#define RTL_RX_AGG_START 1
1167#define RTL_RX_AGG_STOP 0
Larry Finger0c817332010-12-08 11:12:31 -06001168#define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
1169#define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
1170
1171struct rtl_ht_agg {
1172 u16 txq_id;
1173 u16 wait_for_ba;
1174 u16 start_idx;
1175 u64 bitmap;
1176 u32 rate_n_flags;
1177 u8 agg_state;
Larry Finger2461c7d2012-08-31 15:39:01 -05001178 u8 rx_agg_state;
Larry Finger0c817332010-12-08 11:12:31 -06001179};
1180
Larry Finger26634c42013-03-24 22:06:33 -05001181struct rssi_sta {
1182 long undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001183 long undec_sm_cck;
Larry Finger26634c42013-03-24 22:06:33 -05001184};
1185
Larry Finger0c817332010-12-08 11:12:31 -06001186struct rtl_tid_data {
1187 u16 seq_number;
1188 struct rtl_ht_agg agg;
1189};
1190
Chaoming_Li3dad6182011-04-25 12:52:49 -05001191struct rtl_sta_info {
Larry Finger2461c7d2012-08-31 15:39:01 -05001192 struct list_head list;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001193 u8 ratr_index;
1194 u8 wireless_mode;
1195 u8 mimo_ps;
Larry Finger26634c42013-03-24 22:06:33 -05001196 u8 mac_addr[ETH_ALEN];
Chaoming_Li3dad6182011-04-25 12:52:49 -05001197 struct rtl_tid_data tids[MAX_TID_COUNT];
Larry Finger2461c7d2012-08-31 15:39:01 -05001198
1199 /* just used for ap adhoc or mesh*/
1200 struct rssi_sta rssi_stat;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001201} __packed;
1202
Larry Finger0c817332010-12-08 11:12:31 -06001203struct rtl_priv;
1204struct rtl_io {
1205 struct device *dev;
Larry Finger62e63972011-02-11 14:27:46 -06001206 struct mutex bb_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001207
1208 /*PCI MEM map */
1209 unsigned long pci_mem_end; /*shared mem end */
1210 unsigned long pci_mem_start; /*shared mem start */
1211
1212 /*PCI IO map */
1213 unsigned long pci_base_addr; /*device I/O address */
1214
1215 void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
Larry Fingerff6ff962011-11-17 12:14:43 -06001216 void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
1217 void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
1218 void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
1219 u16 len);
Larry Finger0c817332010-12-08 11:12:31 -06001220
Larry Fingere97b7752011-02-19 16:29:07 -06001221 u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
1222 u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
1223 u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001224
Larry Finger0c817332010-12-08 11:12:31 -06001225};
1226
1227struct rtl_mac {
1228 u8 mac_addr[ETH_ALEN];
1229 u8 mac80211_registered;
1230 u8 beacon_enabled;
1231
1232 u32 tx_ss_num;
1233 u32 rx_ss_num;
1234
1235 struct ieee80211_supported_band bands[IEEE80211_NUM_BANDS];
1236 struct ieee80211_hw *hw;
1237 struct ieee80211_vif *vif;
1238 enum nl80211_iftype opmode;
1239
1240 /*Probe Beacon management */
1241 struct rtl_tid_data tids[MAX_TID_COUNT];
1242 enum rtl_link_state link_state;
1243
1244 int n_channels;
1245 int n_bitrates;
1246
Mike McCormack9c050442011-06-20 10:44:58 +09001247 bool offchan_delay;
Larry Finger26634c42013-03-24 22:06:33 -05001248 u8 p2p; /*using p2p role*/
1249 bool p2p_in_use;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001250
Larry Finger0c817332010-12-08 11:12:31 -06001251 /*filters */
1252 u32 rx_conf;
1253 u16 rx_mgt_filter;
1254 u16 rx_ctrl_filter;
1255 u16 rx_data_filter;
1256
1257 bool act_scanning;
1258 u8 cnt_after_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001259 bool skip_scan;
Larry Finger0c817332010-12-08 11:12:31 -06001260
Larry Fingere97b7752011-02-19 16:29:07 -06001261 /* early mode */
1262 /* skb wait queue */
1263 struct sk_buff_head skb_waitq[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001264
Larry Fingere97b7752011-02-19 16:29:07 -06001265 /*RDG*/
1266 bool rdg_en;
1267
1268 /*AP*/
1269 u8 bssid[6];
1270 u32 vendor;
1271 u8 mcs[16]; /* 16 bytes mcs for HT rates. */
1272 u32 basic_rates; /* b/g rates */
Larry Finger0c817332010-12-08 11:12:31 -06001273 u8 ht_enable;
1274 u8 sgi_40;
1275 u8 sgi_20;
1276 u8 bw_40;
Larry Finger560e3342014-09-22 09:39:17 -05001277 u16 mode; /* wireless mode */
Larry Finger0c817332010-12-08 11:12:31 -06001278 u8 slot_time;
1279 u8 short_preamble;
1280 u8 use_cts_protect;
1281 u8 cur_40_prime_sc;
1282 u8 cur_40_prime_sc_bk;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001283 u8 cur_80_prime_sc;
Larry Finger0c817332010-12-08 11:12:31 -06001284 u64 tsf;
1285 u8 retry_short;
1286 u8 retry_long;
1287 u16 assoc_id;
Larry Finger26634c42013-03-24 22:06:33 -05001288 bool hiddenssid;
Larry Finger0c817332010-12-08 11:12:31 -06001289
Larry Fingere97b7752011-02-19 16:29:07 -06001290 /*IBSS*/
1291 int beacon_interval;
Larry Finger0c817332010-12-08 11:12:31 -06001292
Larry Fingere97b7752011-02-19 16:29:07 -06001293 /*AMPDU*/
1294 u8 min_space_cfg; /*For Min spacing configurations */
Larry Finger0c817332010-12-08 11:12:31 -06001295 u8 max_mss_density;
1296 u8 current_ampdu_factor;
1297 u8 current_ampdu_density;
1298
1299 /*QOS & EDCA */
1300 struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1301 struct rtl_qos_parameters ac[AC_MAX];
Larry Finger0f015452012-10-25 13:46:46 -05001302
1303 /* counters */
1304 u64 last_txok_cnt;
1305 u64 last_rxok_cnt;
1306 u32 last_bt_edca_ul;
1307 u32 last_bt_edca_dl;
1308};
1309
1310struct btdm_8723 {
1311 bool all_off;
1312 bool agc_table_en;
1313 bool adc_back_off_on;
1314 bool b2_ant_hid_en;
1315 bool low_penalty_rate_adaptive;
1316 bool rf_rx_lpf_shrink;
1317 bool reject_aggre_pkt;
1318 bool tra_tdma_on;
1319 u8 tra_tdma_nav;
1320 u8 tra_tdma_ant;
1321 bool tdma_on;
1322 u8 tdma_ant;
1323 u8 tdma_nav;
1324 u8 tdma_dac_swing;
1325 u8 fw_dac_swing_lvl;
1326 bool ps_tdma_on;
1327 u8 ps_tdma_byte[5];
1328 bool pta_on;
1329 u32 val_0x6c0;
1330 u32 val_0x6c8;
1331 u32 val_0x6cc;
1332 bool sw_dac_swing_on;
1333 u32 sw_dac_swing_lvl;
1334 u32 wlan_act_hi;
1335 u32 wlan_act_lo;
1336 u32 bt_retry_index;
1337 bool dec_bt_pwr;
1338 bool ignore_wlan_act;
1339};
1340
1341struct bt_coexist_8723 {
1342 u32 high_priority_tx;
1343 u32 high_priority_rx;
1344 u32 low_priority_tx;
1345 u32 low_priority_rx;
1346 u8 c2h_bt_info;
1347 bool c2h_bt_info_req_sent;
1348 bool c2h_bt_inquiry_page;
1349 u32 bt_inq_page_start_time;
1350 u8 bt_retry_cnt;
1351 u8 c2h_bt_info_original;
1352 u8 bt_inquiry_page_cnt;
1353 struct btdm_8723 btdm;
Larry Finger0c817332010-12-08 11:12:31 -06001354};
1355
1356struct rtl_hal {
1357 struct ieee80211_hw *hw;
Larry Finger26634c42013-03-24 22:06:33 -05001358 bool driver_is_goingto_unload;
Larry Finger2461c7d2012-08-31 15:39:01 -05001359 bool up_first_time;
Larry Finger26634c42013-03-24 22:06:33 -05001360 bool first_init;
Larry Finger2461c7d2012-08-31 15:39:01 -05001361 bool being_init_adapter;
1362 bool bbrf_ready;
Larry Finger26634c42013-03-24 22:06:33 -05001363 bool mac_func_enable;
Larry Finger2cddad32014-02-28 15:16:46 -06001364 bool pre_edcca_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001365 struct bt_coexist_8723 hal_coex_8723;
Larry Finger2461c7d2012-08-31 15:39:01 -05001366
Larry Finger0c817332010-12-08 11:12:31 -06001367 enum intf_type interface;
1368 u16 hw_type; /*92c or 92d or 92s and so on */
Larry Fingere97b7752011-02-19 16:29:07 -06001369 u8 ic_class;
Larry Finger0c817332010-12-08 11:12:31 -06001370 u8 oem_id;
George18d30062011-02-19 16:29:02 -06001371 u32 version; /*version of chip */
Larry Finger0c817332010-12-08 11:12:31 -06001372 u8 state; /*stop 0, start 1 */
Larry Finger26634c42013-03-24 22:06:33 -05001373 u8 board_type;
Larry Finger0c817332010-12-08 11:12:31 -06001374
1375 /*firmware */
Larry Fingere97b7752011-02-19 16:29:07 -06001376 u32 fwsize;
Larry Finger0c817332010-12-08 11:12:31 -06001377 u8 *pfirmware;
George18d30062011-02-19 16:29:02 -06001378 u16 fw_version;
1379 u16 fw_subversion;
Larry Finger7ea47242011-02-19 16:28:57 -06001380 bool h2c_setinprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001381 u8 last_hmeboxnum;
Larry Finger2461c7d2012-08-31 15:39:01 -05001382 bool fw_ready;
Larry Finger0c817332010-12-08 11:12:31 -06001383 /*Reserve page start offset except beacon in TxQ. */
1384 u8 fw_rsvdpage_startoffset;
Larry Fingere97b7752011-02-19 16:29:07 -06001385 u8 h2c_txcmd_seq;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001386 u8 current_ra_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001387
1388 /* FW Cmd IO related */
1389 u16 fwcmd_iomap;
1390 u32 fwcmd_ioparam;
1391 bool set_fwcmd_inprogress;
1392 u8 current_fwcmd_io;
1393
Larry Finger4b04edc2013-03-24 22:06:39 -05001394 struct p2p_ps_offload_t p2p_ps_offload;
Larry Finger26634c42013-03-24 22:06:33 -05001395 bool fw_clk_change_in_progress;
1396 bool allow_sw_to_change_hwclc;
1397 u8 fw_ps_state;
Larry Fingere97b7752011-02-19 16:29:07 -06001398 /**/
1399 bool driver_going2unload;
1400
1401 /*AMPDU init min space*/
1402 u8 minspace_cfg; /*For Min spacing configurations */
1403
1404 /* Dual mac */
1405 enum macphy_mode macphymode;
1406 enum band_type current_bandtype; /* 0:2.4G, 1:5G */
1407 enum band_type current_bandtypebackup;
1408 enum band_type bandset;
1409 /* dual MAC 0--Mac0 1--Mac1 */
1410 u32 interfaceindex;
1411 /* just for DualMac S3S4 */
1412 u8 macphyctl_reg;
1413 bool earlymode_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001414 u8 max_earlymode_num;
Larry Fingere97b7752011-02-19 16:29:07 -06001415 /* Dual mac*/
1416 bool during_mac0init_radiob;
1417 bool during_mac1init_radioa;
1418 bool reloadtxpowerindex;
1419 /* True if IMR or IQK have done
1420 for 2.4G in scan progress */
1421 bool load_imrandiqk_setting_for2g;
1422
1423 bool disable_amsdu_8k;
Larry Finger2461c7d2012-08-31 15:39:01 -05001424 bool master_of_dmsp;
1425 bool slave_of_dmsp;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001426
1427 u16 rx_tag;/*for 92ee*/
1428 u8 rts_en;
Larry Finger0c817332010-12-08 11:12:31 -06001429};
1430
1431struct rtl_security {
1432 /*default 0 */
1433 bool use_sw_sec;
1434
1435 bool being_setkey;
1436 bool use_defaultkey;
1437 /*Encryption Algorithm for Unicast Packet */
1438 enum rt_enc_alg pairwise_enc_algorithm;
1439 /*Encryption Algorithm for Brocast/Multicast */
1440 enum rt_enc_alg group_enc_algorithm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001441 /*Cam Entry Bitmap */
1442 u32 hwsec_cam_bitmap;
1443 u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001444 /*local Key buffer, indx 0 is for
1445 pairwise key 1-4 is for agoup key. */
1446 u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1447 u8 key_len[KEY_BUF_SIZE];
1448
1449 /*The pointer of Pairwise Key,
1450 it always points to KeyBuf[4] */
1451 u8 *pairwise_key;
1452};
1453
Larry Fingere6deaf82013-03-24 22:06:55 -05001454#define ASSOCIATE_ENTRY_NUM 33
1455
1456struct fast_ant_training {
1457 u8 bssid[6];
1458 u8 antsel_rx_keep_0;
1459 u8 antsel_rx_keep_1;
1460 u8 antsel_rx_keep_2;
1461 u32 ant_sum[7];
1462 u32 ant_cnt[7];
1463 u32 ant_ave[7];
1464 u8 fat_state;
1465 u32 train_idx;
1466 u8 antsel_a[ASSOCIATE_ENTRY_NUM];
1467 u8 antsel_b[ASSOCIATE_ENTRY_NUM];
1468 u8 antsel_c[ASSOCIATE_ENTRY_NUM];
1469 u32 main_ant_sum[ASSOCIATE_ENTRY_NUM];
1470 u32 aux_ant_sum[ASSOCIATE_ENTRY_NUM];
1471 u32 main_ant_cnt[ASSOCIATE_ENTRY_NUM];
1472 u32 aux_ant_cnt[ASSOCIATE_ENTRY_NUM];
1473 u8 rx_idle_ant;
1474 bool becomelinked;
1475};
1476
Larry Finger2cddad32014-02-28 15:16:46 -06001477struct dm_phy_dbg_info {
1478 char rx_snrdb[4];
1479 u64 num_qry_phy_status;
1480 u64 num_qry_phy_status_cck;
1481 u64 num_qry_phy_status_ofdm;
1482 u16 num_qry_beacon_pkt;
1483 u16 num_non_be_pkt;
1484 s32 rx_evm[4];
1485};
1486
Larry Finger0c817332010-12-08 11:12:31 -06001487struct rtl_dm {
Larry Fingere97b7752011-02-19 16:29:07 -06001488 /*PHY status for Dynamic Management */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001489 long entry_min_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001490 long undec_sm_cck;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001491 long undec_sm_pwdb; /*out dm */
1492 long entry_max_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001493 s32 ofdm_pkt_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001494 bool dm_initialgain_enable;
1495 bool dynamic_txpower_enable;
1496 bool current_turbo_edca;
1497 bool is_any_nonbepkts; /*out dm */
1498 bool is_cur_rdlstate;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001499 bool txpower_trackinginit;
Larry Finger7ea47242011-02-19 16:28:57 -06001500 bool disable_framebursting;
1501 bool cck_inch14;
1502 bool txpower_tracking;
1503 bool useramask;
1504 bool rfpath_rxenable[4];
Larry Fingere97b7752011-02-19 16:29:07 -06001505 bool inform_fw_driverctrldm;
1506 bool current_mrc_switch;
1507 u8 txpowercount;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001508 u8 powerindex_backup[6];
Larry Finger0c817332010-12-08 11:12:31 -06001509
Larry Fingere97b7752011-02-19 16:29:07 -06001510 u8 thermalvalue_rxgain;
Larry Finger0c817332010-12-08 11:12:31 -06001511 u8 thermalvalue_iqk;
1512 u8 thermalvalue_lck;
1513 u8 thermalvalue;
1514 u8 last_dtp_lvl;
Larry Fingere97b7752011-02-19 16:29:07 -06001515 u8 thermalvalue_avg[AVG_THERMAL_NUM];
1516 u8 thermalvalue_avg_index;
1517 bool done_txpower;
Larry Finger0c817332010-12-08 11:12:31 -06001518 u8 dynamic_txhighpower_lvl; /*Tx high power level */
Larry Fingere97b7752011-02-19 16:29:07 -06001519 u8 dm_flag; /*Indicate each dynamic mechanism's status. */
Larry Fingerb9a758a2013-11-18 11:11:27 -06001520 u8 dm_flag_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001521 u8 dm_type;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001522 u8 dm_rssi_sel;
Larry Finger0c817332010-12-08 11:12:31 -06001523 u8 txpower_track_control;
Larry Fingere97b7752011-02-19 16:29:07 -06001524 bool interrupt_migration;
1525 bool disable_tx_int;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001526 char ofdm_index[MAX_RF_PATH];
1527 u8 default_ofdm_index;
1528 u8 default_cck_index;
Larry Finger0c817332010-12-08 11:12:31 -06001529 char cck_index;
Larry Finger2cddad32014-02-28 15:16:46 -06001530 char delta_power_index[MAX_RF_PATH];
1531 char delta_power_index_last[MAX_RF_PATH];
1532 char power_index_offset[MAX_RF_PATH];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001533 char absolute_ofdm_swing_idx[MAX_RF_PATH];
1534 char remnant_ofdm_swing_idx[MAX_RF_PATH];
1535 char remnant_cck_idx;
1536 bool modify_txagc_flag_path_a;
1537 bool modify_txagc_flag_path_b;
Larry Finger2cddad32014-02-28 15:16:46 -06001538
1539 bool one_entry_only;
1540 struct dm_phy_dbg_info dbginfo;
1541
1542 /* Dynamic ATC switch */
1543 bool atc_status;
1544 bool large_cfo_hit;
1545 bool is_freeze;
1546 int cfo_tail[2];
1547 int cfo_ave_pre;
1548 int crystal_cap;
1549 u8 cfo_threshold;
1550 u32 packet_count;
1551 u32 packet_count_pre;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001552 u8 tx_rate;
Larry Fingere6deaf82013-03-24 22:06:55 -05001553
1554 /*88e tx power tracking*/
Larry Fingerf3355dd2014-03-04 16:53:47 -06001555 u8 swing_idx_ofdm[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001556 u8 swing_idx_ofdm_cur;
Larry Finger2cddad32014-02-28 15:16:46 -06001557 u8 swing_idx_ofdm_base[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001558 bool swing_flag_ofdm;
1559 u8 swing_idx_cck;
1560 u8 swing_idx_cck_cur;
1561 u8 swing_idx_cck_base;
1562 bool swing_flag_cck;
Larry Finger2461c7d2012-08-31 15:39:01 -05001563
Larry Fingerf3355dd2014-03-04 16:53:47 -06001564 char swing_diff_2g;
1565 char swing_diff_5g;
1566
1567 u8 delta_swing_table_idx_24gccka_p[DEL_SW_IDX_SZ];
1568 u8 delta_swing_table_idx_24gccka_n[DEL_SW_IDX_SZ];
1569 u8 delta_swing_table_idx_24gcckb_p[DEL_SW_IDX_SZ];
1570 u8 delta_swing_table_idx_24gcckb_n[DEL_SW_IDX_SZ];
1571 u8 delta_swing_table_idx_24ga_p[DEL_SW_IDX_SZ];
1572 u8 delta_swing_table_idx_24ga_n[DEL_SW_IDX_SZ];
1573 u8 delta_swing_table_idx_24gb_p[DEL_SW_IDX_SZ];
1574 u8 delta_swing_table_idx_24gb_n[DEL_SW_IDX_SZ];
1575 u8 delta_swing_table_idx_5ga_p[BAND_NUM][DEL_SW_IDX_SZ];
1576 u8 delta_swing_table_idx_5ga_n[BAND_NUM][DEL_SW_IDX_SZ];
1577 u8 delta_swing_table_idx_5gb_p[BAND_NUM][DEL_SW_IDX_SZ];
1578 u8 delta_swing_table_idx_5gb_n[BAND_NUM][DEL_SW_IDX_SZ];
1579 u8 delta_swing_table_idx_24ga_p_8188e[DEL_SW_IDX_SZ];
1580 u8 delta_swing_table_idx_24ga_n_8188e[DEL_SW_IDX_SZ];
1581
Larry Finger2461c7d2012-08-31 15:39:01 -05001582 /* DMSP */
1583 bool supp_phymode_switch;
Larry Fingere6deaf82013-03-24 22:06:55 -05001584
Larry Fingerf3355dd2014-03-04 16:53:47 -06001585 /* DulMac */
Larry Fingere6deaf82013-03-24 22:06:55 -05001586 struct fast_ant_training fat_table;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001587
1588 u8 resp_tx_path;
1589 u8 path_sel;
1590 u32 patha_sum;
1591 u32 pathb_sum;
1592 u32 patha_cnt;
1593 u32 pathb_cnt;
1594
1595 u8 pre_channel;
1596 u8 *p_channel;
1597 u8 linked_interval;
1598
1599 u64 last_tx_ok_cnt;
1600 u64 last_rx_ok_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001601};
1602
Larry Finger7ce24ab2014-03-05 17:26:01 -06001603#define EFUSE_MAX_LOGICAL_SIZE 512
Larry Finger0c817332010-12-08 11:12:31 -06001604
1605struct rtl_efuse {
Larry Fingere97b7752011-02-19 16:29:07 -06001606 bool autoLoad_ok;
Larry Finger0c817332010-12-08 11:12:31 -06001607 bool bootfromefuse;
1608 u16 max_physical_size;
Larry Finger0c817332010-12-08 11:12:31 -06001609
1610 u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1611 u16 efuse_usedbytes;
1612 u8 efuse_usedpercentage;
Larry Fingere97b7752011-02-19 16:29:07 -06001613#ifdef EFUSE_REPG_WORKAROUND
1614 bool efuse_re_pg_sec1flag;
1615 u8 efuse_re_pg_data[8];
1616#endif
Larry Finger0c817332010-12-08 11:12:31 -06001617
1618 u8 autoload_failflag;
Larry Fingere97b7752011-02-19 16:29:07 -06001619 u8 autoload_status;
Larry Finger0c817332010-12-08 11:12:31 -06001620
1621 short epromtype;
1622 u16 eeprom_vid;
1623 u16 eeprom_did;
1624 u16 eeprom_svid;
1625 u16 eeprom_smid;
1626 u8 eeprom_oemid;
1627 u16 eeprom_channelplan;
1628 u8 eeprom_version;
George18d30062011-02-19 16:29:02 -06001629 u8 board_type;
1630 u8 external_pa;
Larry Finger0c817332010-12-08 11:12:31 -06001631
1632 u8 dev_addr[6];
Larry Fingere6deaf82013-03-24 22:06:55 -05001633 u8 wowlan_enable;
1634 u8 antenna_div_cfg;
1635 u8 antenna_div_type;
Larry Finger0c817332010-12-08 11:12:31 -06001636
Larry Finger7ea47242011-02-19 16:28:57 -06001637 bool txpwr_fromeprom;
Larry Fingere97b7752011-02-19 16:29:07 -06001638 u8 eeprom_crystalcap;
Larry Finger0c817332010-12-08 11:12:31 -06001639 u8 eeprom_tssi[2];
Larry Fingere97b7752011-02-19 16:29:07 -06001640 u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1641 u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1642 u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
Larry Finger2cddad32014-02-28 15:16:46 -06001643 u8 eeprom_chnlarea_txpwr_cck[MAX_RF_PATH][CHANNEL_GROUP_MAX_2G];
1644 u8 eeprom_chnlarea_txpwr_ht40_1s[MAX_RF_PATH][CHANNEL_GROUP_MAX];
1645 u8 eprom_chnl_txpwr_ht40_2sdf[MAX_RF_PATH][CHANNEL_GROUP_MAX];
Larry Fingere97b7752011-02-19 16:29:07 -06001646
1647 u8 internal_pa_5g[2]; /* pathA / pathB */
1648 u8 eeprom_c9;
1649 u8 eeprom_cc;
Larry Finger0c817332010-12-08 11:12:31 -06001650
1651 /*For power group */
Larry Fingere97b7752011-02-19 16:29:07 -06001652 u8 eeprom_pwrgroup[2][3];
1653 u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1654 u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
Larry Finger0c817332010-12-08 11:12:31 -06001655
Larry Fingerf3355dd2014-03-04 16:53:47 -06001656 u8 txpwrlevel_cck[MAX_RF_PATH][CHANNEL_MAX_NUMBER_2G];
1657 /*For HT 40MHZ pwr */
1658 u8 txpwrlevel_ht40_1s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1659 /*For HT 40MHZ pwr */
1660 u8 txpwrlevel_ht40_2s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1661
1662 /*--------------------------------------------------------*
1663 * 8192CE\8192SE\8192DE\8723AE use the following 4 arrays,
1664 * other ICs (8188EE\8723BE\8192EE\8812AE...)
1665 * define new arrays in Windows code.
1666 * BUT, in linux code, we use the same array for all ICs.
1667 *
1668 * The Correspondance relation between two arrays is:
1669 * txpwr_cckdiff[][] == CCK_24G_Diff[][]
1670 * txpwr_ht20diff[][] == BW20_24G_Diff[][]
1671 * txpwr_ht40diff[][] == BW40_24G_Diff[][]
1672 * txpwr_legacyhtdiff[][] == OFDM_24G_Diff[][]
1673 *
1674 * Sizes of these arrays are decided by the larger ones.
1675 */
1676 char txpwr_cckdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1677 char txpwr_ht20diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1678 char txpwr_ht40diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1679 char txpwr_legacyhtdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1680
1681 u8 txpwr_5g_bw40base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1682 u8 txpwr_5g_bw80base[MAX_RF_PATH][CHANNEL_MAX_NUMBER_5G_80M];
1683 char txpwr_5g_ofdmdiff[MAX_RF_PATH][MAX_TX_COUNT];
1684 char txpwr_5g_bw20diff[MAX_RF_PATH][MAX_TX_COUNT];
1685 char txpwr_5g_bw40diff[MAX_RF_PATH][MAX_TX_COUNT];
1686 char txpwr_5g_bw80diff[MAX_RF_PATH][MAX_TX_COUNT];
1687
Larry Fingere97b7752011-02-19 16:29:07 -06001688 u8 txpwr_safetyflag; /* Band edge enable flag */
1689 u16 eeprom_txpowerdiff;
1690 u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
1691 u8 antenna_txpwdiff[3];
Larry Finger0c817332010-12-08 11:12:31 -06001692
1693 u8 eeprom_regulatory;
1694 u8 eeprom_thermalmeter;
Larry Fingere97b7752011-02-19 16:29:07 -06001695 u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1696 u16 tssi_13dbm;
1697 u8 crystalcap; /* CrystalCap. */
1698 u8 delta_iqk;
1699 u8 delta_lck;
Larry Finger0c817332010-12-08 11:12:31 -06001700
1701 u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
Larry Finger7ea47242011-02-19 16:28:57 -06001702 bool apk_thermalmeterignore;
Larry Fingere97b7752011-02-19 16:29:07 -06001703
1704 bool b1x1_recvcombine;
1705 bool b1ss_support;
1706
1707 /*channel plan */
1708 u8 channel_plan;
Larry Finger0c817332010-12-08 11:12:31 -06001709};
1710
1711struct rtl_ps_ctl {
Larry Fingere97b7752011-02-19 16:29:07 -06001712 bool pwrdomain_protect;
Larry Finger7ea47242011-02-19 16:28:57 -06001713 bool in_powersavemode;
Larry Finger0c817332010-12-08 11:12:31 -06001714 bool rfchange_inprogress;
Larry Finger7ea47242011-02-19 16:28:57 -06001715 bool swrf_processing;
1716 bool hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06001717 /*
1718 * just for PCIE ASPM
1719 * If it supports ASPM, Offset[560h] = 0x40,
1720 * otherwise Offset[560h] = 0x00.
1721 * */
Larry Finger7ea47242011-02-19 16:28:57 -06001722 bool support_aspm;
1723 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -06001724
1725 /*for LPS */
1726 enum rt_psmode dot11_psmode; /*Power save mode configured. */
Larry Fingere97b7752011-02-19 16:29:07 -06001727 bool swctrl_lps;
Larry Finger7ea47242011-02-19 16:28:57 -06001728 bool leisure_ps;
1729 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001730 u8 fwctrl_psmode;
1731 /*For Fw control LPS mode */
Larry Finger7ea47242011-02-19 16:28:57 -06001732 u8 reg_fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001733 /*Record Fw PS mode status. */
Larry Finger7ea47242011-02-19 16:28:57 -06001734 bool fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -06001735 u8 reg_max_lps_awakeintvl;
1736 bool report_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001737 bool low_power_enable;/*for 32k*/
Larry Finger0c817332010-12-08 11:12:31 -06001738
1739 /*for IPS */
Larry Finger7ea47242011-02-19 16:28:57 -06001740 bool inactiveps;
Larry Finger0c817332010-12-08 11:12:31 -06001741
1742 u32 rfoff_reason;
1743
1744 /*RF OFF Level */
1745 u32 cur_ps_level;
1746 u32 reg_rfps_level;
1747
1748 /*just for PCIE ASPM */
1749 u8 const_amdpci_aspm;
George18d30062011-02-19 16:29:02 -06001750 bool pwrdown_mode;
Larry Fingere97b7752011-02-19 16:29:07 -06001751
Larry Finger0c817332010-12-08 11:12:31 -06001752 enum rf_pwrstate inactive_pwrstate;
1753 enum rf_pwrstate rfpwr_state; /*cur power state */
Larry Fingere97b7752011-02-19 16:29:07 -06001754
1755 /* for SW LPS*/
1756 bool sw_ps_enabled;
1757 bool state;
1758 bool state_inap;
1759 bool multi_buffered;
1760 u16 nullfunc_seq;
1761 unsigned int dtim_counter;
1762 unsigned int sleep_ms;
1763 unsigned long last_sleep_jiffies;
1764 unsigned long last_awake_jiffies;
1765 unsigned long last_delaylps_stamp_jiffies;
1766 unsigned long last_dtim;
1767 unsigned long last_beacon;
1768 unsigned long last_action;
1769 unsigned long last_slept;
Larry Finger26634c42013-03-24 22:06:33 -05001770
1771 /*For P2P PS */
1772 struct rtl_p2p_ps_info p2p_ps_info;
1773 u8 pwr_mode;
1774 u8 smart_ps;
Larry Finger0c817332010-12-08 11:12:31 -06001775};
1776
1777struct rtl_stats {
Larry Finger0f015452012-10-25 13:46:46 -05001778 u8 psaddr[ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001779 u32 mac_time[2];
1780 s8 rssi;
1781 u8 signal;
1782 u8 noise;
Larry Fingere6deaf82013-03-24 22:06:55 -05001783 u8 rate; /* hw desc rate */
Larry Finger0c817332010-12-08 11:12:31 -06001784 u8 received_channel;
1785 u8 control;
1786 u8 mask;
1787 u8 freq;
1788 u16 len;
1789 u64 tsf;
1790 u32 beacon_time;
1791 u8 nic_type;
1792 u16 length;
1793 u8 signalquality; /*in 0-100 index. */
1794 /*
1795 * Real power in dBm for this packet,
1796 * no beautification and aggregation.
1797 * */
1798 s32 recvsignalpower;
1799 s8 rxpower; /*in dBm Translate from PWdB */
1800 u8 signalstrength; /*in 0-100 index. */
Larry Finger7ea47242011-02-19 16:28:57 -06001801 u16 hwerror:1;
1802 u16 crc:1;
1803 u16 icv:1;
1804 u16 shortpreamble:1;
Larry Finger0c817332010-12-08 11:12:31 -06001805 u16 antenna:1;
1806 u16 decrypted:1;
1807 u16 wakeup:1;
1808 u32 timestamp_low;
1809 u32 timestamp_high;
1810
1811 u8 rx_drvinfo_size;
1812 u8 rx_bufshift;
Larry Finger7ea47242011-02-19 16:28:57 -06001813 bool isampdu;
Larry Fingere97b7752011-02-19 16:29:07 -06001814 bool isfirst_ampdu;
Larry Finger0c817332010-12-08 11:12:31 -06001815 bool rx_is40Mhzpacket;
1816 u32 rx_pwdb_all;
1817 u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
Larry Fingerf3355dd2014-03-04 16:53:47 -06001818 s8 rx_mimo_sig_qual[4];
1819 u8 rx_pwr[4]; /* per-path's pwdb */
1820 u8 rx_snr[4]; /* per-path's SNR */
Larry Finger7ea47242011-02-19 16:28:57 -06001821 bool packet_matchbssid;
1822 bool is_cck;
Chaoming Li5c079d82011-10-12 15:59:09 -05001823 bool is_ht;
Larry Finger7ea47242011-02-19 16:28:57 -06001824 bool packet_toself;
1825 bool packet_beacon; /*for rssi */
Larry Finger0c817332010-12-08 11:12:31 -06001826 char cck_adc_pwdb[4]; /*for rx path selection */
Larry Fingere6deaf82013-03-24 22:06:55 -05001827
1828 u8 packet_report_type;
1829
1830 u32 macid;
1831 u8 wake_match;
1832 u32 bt_rx_rssi_percentage;
1833 u32 macid_valid_entry[2];
Larry Finger0c817332010-12-08 11:12:31 -06001834};
1835
Larry Fingere6deaf82013-03-24 22:06:55 -05001836
Larry Finger0c817332010-12-08 11:12:31 -06001837struct rt_link_detect {
Larry Finger2461c7d2012-08-31 15:39:01 -05001838 /* count for roaming */
1839 u32 bcn_rx_inperiod;
1840 u32 roam_times;
1841
Larry Finger0c817332010-12-08 11:12:31 -06001842 u32 num_tx_in4period[4];
1843 u32 num_rx_in4period[4];
1844
1845 u32 num_tx_inperiod;
1846 u32 num_rx_inperiod;
1847
Larry Finger7ea47242011-02-19 16:28:57 -06001848 bool busytraffic;
Larry Finger2461c7d2012-08-31 15:39:01 -05001849 bool tx_busy_traffic;
1850 bool rx_busy_traffic;
Larry Finger7ea47242011-02-19 16:28:57 -06001851 bool higher_busytraffic;
1852 bool higher_busyrxtraffic;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001853
1854 u32 tidtx_in4period[MAX_TID_COUNT][4];
1855 u32 tidtx_inperiod[MAX_TID_COUNT];
1856 bool higher_busytxtraffic[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001857};
1858
1859struct rtl_tcb_desc {
Larry Finger7ea47242011-02-19 16:28:57 -06001860 u8 packet_bw:1;
1861 u8 multicast:1;
1862 u8 broadcast:1;
Larry Finger0c817332010-12-08 11:12:31 -06001863
Larry Finger7ea47242011-02-19 16:28:57 -06001864 u8 rts_stbc:1;
1865 u8 rts_enable:1;
1866 u8 cts_enable:1;
1867 u8 rts_use_shortpreamble:1;
1868 u8 rts_use_shortgi:1;
Larry Finger0c817332010-12-08 11:12:31 -06001869 u8 rts_sc:1;
Larry Finger7ea47242011-02-19 16:28:57 -06001870 u8 rts_bw:1;
Larry Finger0c817332010-12-08 11:12:31 -06001871 u8 rts_rate;
1872
1873 u8 use_shortgi:1;
1874 u8 use_shortpreamble:1;
1875 u8 use_driver_rate:1;
1876 u8 disable_ratefallback:1;
1877
1878 u8 ratr_index;
1879 u8 mac_id;
1880 u8 hw_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001881
1882 u8 last_inipkt:1;
1883 u8 cmd_or_init:1;
1884 u8 queue_index;
1885
1886 /* early mode */
1887 u8 empkt_num;
1888 /* The max value by HW */
Larry Fingere6deaf82013-03-24 22:06:55 -05001889 u32 empkt_len[10];
1890 bool btx_enable_sw_calc_duration;
Larry Finger0c817332010-12-08 11:12:31 -06001891};
1892
Larry Fingercbd0c852014-02-28 15:16:48 -06001893struct rtl92c_firmware_header;
1894
Larry Finger0c817332010-12-08 11:12:31 -06001895struct rtl_hal_ops {
1896 int (*init_sw_vars) (struct ieee80211_hw *hw);
1897 void (*deinit_sw_vars) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06001898 void (*read_chip_version)(struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06001899 void (*read_eeprom_info) (struct ieee80211_hw *hw);
1900 void (*interrupt_recognized) (struct ieee80211_hw *hw,
1901 u32 *p_inta, u32 *p_intb);
1902 int (*hw_init) (struct ieee80211_hw *hw);
1903 void (*hw_disable) (struct ieee80211_hw *hw);
Larry Fingere97b7752011-02-19 16:29:07 -06001904 void (*hw_suspend) (struct ieee80211_hw *hw);
1905 void (*hw_resume) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06001906 void (*enable_interrupt) (struct ieee80211_hw *hw);
1907 void (*disable_interrupt) (struct ieee80211_hw *hw);
1908 int (*set_network_type) (struct ieee80211_hw *hw,
1909 enum nl80211_iftype type);
George18d30062011-02-19 16:29:02 -06001910 void (*set_chk_bssid)(struct ieee80211_hw *hw,
1911 bool check_bssid);
Larry Finger0c817332010-12-08 11:12:31 -06001912 void (*set_bw_mode) (struct ieee80211_hw *hw,
1913 enum nl80211_channel_type ch_type);
Larry Fingere97b7752011-02-19 16:29:07 -06001914 u8(*switch_channel) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06001915 void (*set_qos) (struct ieee80211_hw *hw, int aci);
1916 void (*set_bcn_reg) (struct ieee80211_hw *hw);
1917 void (*set_bcn_intv) (struct ieee80211_hw *hw);
1918 void (*update_interrupt_mask) (struct ieee80211_hw *hw,
1919 u32 add_msr, u32 rm_msr);
1920 void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
1921 void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001922 void (*update_rate_tbl) (struct ieee80211_hw *hw,
1923 struct ieee80211_sta *sta, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06001924 void (*pre_fill_tx_bd_desc)(struct ieee80211_hw *hw, u8 *tx_bd_desc,
1925 u8 *desc, u8 queue_index,
1926 struct sk_buff *skb, dma_addr_t addr);
Larry Finger0c817332010-12-08 11:12:31 -06001927 void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06001928 u16 (*rx_desc_buff_remained_cnt)(struct ieee80211_hw *hw,
1929 u8 queue_index);
1930 void (*rx_check_dma_ok)(struct ieee80211_hw *hw, u8 *header_desc,
1931 u8 queue_index);
Larry Finger0c817332010-12-08 11:12:31 -06001932 void (*fill_tx_desc) (struct ieee80211_hw *hw,
1933 struct ieee80211_hdr *hdr, u8 *pdesc_tx,
Larry Fingerf3355dd2014-03-04 16:53:47 -06001934 u8 *pbd_desc_tx,
Larry Finger0c817332010-12-08 11:12:31 -06001935 struct ieee80211_tx_info *info,
Thomas Huehn36323f82012-07-23 21:33:42 +02001936 struct ieee80211_sta *sta,
Chaoming_Li3dad6182011-04-25 12:52:49 -05001937 struct sk_buff *skb, u8 hw_queue,
1938 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001939 void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
George18d30062011-02-19 16:29:02 -06001940 u32 buffer_len, bool bIsPsPoll);
Larry Finger0c817332010-12-08 11:12:31 -06001941 void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
Larry Finger7ea47242011-02-19 16:28:57 -06001942 bool firstseg, bool lastseg,
Larry Finger0c817332010-12-08 11:12:31 -06001943 struct sk_buff *skb);
Larry Finger62e63972011-02-11 14:27:46 -06001944 bool (*cmd_send_packet)(struct ieee80211_hw *hw, struct sk_buff *skb);
Larry Finger7ea47242011-02-19 16:28:57 -06001945 bool (*query_rx_desc) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06001946 struct rtl_stats *stats,
1947 struct ieee80211_rx_status *rx_status,
1948 u8 *pdesc, struct sk_buff *skb);
1949 void (*set_channel_access) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06001950 bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
Larry Finger0c817332010-12-08 11:12:31 -06001951 void (*dm_watchdog) (struct ieee80211_hw *hw);
1952 void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
Larry Finger7ea47242011-02-19 16:28:57 -06001953 bool (*set_rf_power_state) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06001954 enum rf_pwrstate rfpwr_state);
1955 void (*led_control) (struct ieee80211_hw *hw,
1956 enum led_ctl_mode ledaction);
Larry Fingerf3355dd2014-03-04 16:53:47 -06001957 void (*set_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
1958 u8 desc_name, u8 *val);
Larry Finger7ea47242011-02-19 16:28:57 -06001959 u32 (*get_desc) (u8 *pdesc, bool istx, u8 desc_name);
Larry Finger2cddad32014-02-28 15:16:46 -06001960 bool (*is_tx_desc_closed) (struct ieee80211_hw *hw,
1961 u8 hw_queue, u16 index);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001962 void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
Larry Finger0c817332010-12-08 11:12:31 -06001963 void (*enable_hw_sec) (struct ieee80211_hw *hw);
1964 void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
Chaoming_Li3dad6182011-04-25 12:52:49 -05001965 u8 *macaddr, bool is_group, u8 enc_algo,
Larry Finger0c817332010-12-08 11:12:31 -06001966 bool is_wepkey, bool clear_all);
1967 void (*init_sw_leds) (struct ieee80211_hw *hw);
1968 void (*deinit_sw_leds) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06001969 u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06001970 void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
1971 u32 data);
Larry Finger7ea47242011-02-19 16:28:57 -06001972 u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
Larry Finger0c817332010-12-08 11:12:31 -06001973 u32 regaddr, u32 bitmask);
1974 void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
1975 u32 regaddr, u32 bitmask, u32 data);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001976 void (*linked_set_reg) (struct ieee80211_hw *hw);
Larry Finger26634c42013-03-24 22:06:33 -05001977 void (*chk_switch_dmdp) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05001978 void (*dualmac_easy_concurrent) (struct ieee80211_hw *hw);
1979 void (*dualmac_switch_to_dmdp) (struct ieee80211_hw *hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06001980 bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
1981 void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
1982 u8 *powerlevel);
1983 void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
1984 u8 *ppowerlevel, u8 channel);
1985 bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
1986 u8 configtype);
1987 bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
1988 u8 configtype);
1989 void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
1990 void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
1991 void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
Larry Finger0f015452012-10-25 13:46:46 -05001992 void (*c2h_command_handle) (struct ieee80211_hw *hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05001993 void (*bt_wifi_media_status_notify) (struct ieee80211_hw *hw,
1994 bool mstate);
1995 void (*bt_coex_off_before_lps) (struct ieee80211_hw *hw);
Larry Finger5b8df242013-05-30 18:05:55 -05001996 void (*fill_h2c_cmd) (struct ieee80211_hw *hw, u8 element_id,
1997 u32 cmd_len, u8 *p_cmdbuffer);
Larry Finger2cddad32014-02-28 15:16:46 -06001998 bool (*get_btc_status) (void);
Larry Fingercbd0c852014-02-28 15:16:48 -06001999 bool (*is_fw_header) (struct rtl92c_firmware_header *hdr);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002000 u32 (*rx_command_packet)(struct ieee80211_hw *hw,
2001 struct rtl_stats status, struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06002002};
2003
2004struct rtl_intf_ops {
2005 /*com */
Larry Fingere97b7752011-02-19 16:29:07 -06002006 void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
Larry Finger0c817332010-12-08 11:12:31 -06002007 int (*adapter_start) (struct ieee80211_hw *hw);
2008 void (*adapter_stop) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002009 bool (*check_buddy_priv)(struct ieee80211_hw *hw,
2010 struct rtl_priv **buddy_priv);
Larry Finger0c817332010-12-08 11:12:31 -06002011
Thomas Huehn36323f82012-07-23 21:33:42 +02002012 int (*adapter_tx) (struct ieee80211_hw *hw,
2013 struct ieee80211_sta *sta,
2014 struct sk_buff *skb,
2015 struct rtl_tcb_desc *ptcb_desc);
Larry Finger38506ec2014-09-22 09:39:19 -05002016 void (*flush)(struct ieee80211_hw *hw, u32 queues, bool drop);
Larry Finger0c817332010-12-08 11:12:31 -06002017 int (*reset_trx_ring) (struct ieee80211_hw *hw);
Thomas Huehn36323f82012-07-23 21:33:42 +02002018 bool (*waitq_insert) (struct ieee80211_hw *hw,
2019 struct ieee80211_sta *sta,
2020 struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06002021
2022 /*pci */
2023 void (*disable_aspm) (struct ieee80211_hw *hw);
2024 void (*enable_aspm) (struct ieee80211_hw *hw);
2025
2026 /*usb */
2027};
2028
2029struct rtl_mod_params {
2030 /* default: 0 = using hardware encryption */
Rusty Russelleb939922011-12-19 14:08:01 +00002031 bool sw_crypto;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002032
Larry Finger73a253c2011-10-07 11:27:33 -05002033 /* default: 0 = DBG_EMERG (0)*/
2034 int debug;
2035
Chaoming_Li3dad6182011-04-25 12:52:49 -05002036 /* default: 1 = using no linked power save */
2037 bool inactiveps;
2038
2039 /* default: 1 = using linked sw power save */
2040 bool swctrl_lps;
2041
2042 /* default: 1 = using linked fw power save */
2043 bool fwctrl_lps;
Adam Lee73070c42014-05-05 16:33:36 +08002044
2045 /* default: 0 = not using MSI interrupts mode */
2046 /* submodules should set their own defalut value */
2047 bool msi_support;
Larry Finger0c817332010-12-08 11:12:31 -06002048};
2049
Larry Finger62e63972011-02-11 14:27:46 -06002050struct rtl_hal_usbint_cfg {
2051 /* data - rx */
2052 u32 in_ep_num;
2053 u32 rx_urb_num;
2054 u32 rx_max_size;
2055
2056 /* op - rx */
2057 void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
2058 void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
2059 struct sk_buff_head *);
2060
2061 /* tx */
2062 void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
2063 int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
2064 struct sk_buff *);
2065 struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
2066 struct sk_buff_head *);
2067
2068 /* endpoint mapping */
2069 int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
Larry Finger17c9ac62011-02-19 16:29:57 -06002070 u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
Larry Finger62e63972011-02-11 14:27:46 -06002071};
2072
Larry Finger0c817332010-12-08 11:12:31 -06002073struct rtl_hal_cfg {
Larry Fingere97b7752011-02-19 16:29:07 -06002074 u8 bar_id;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002075 bool write_readback;
Larry Finger0c817332010-12-08 11:12:31 -06002076 char *name;
2077 char *fw_name;
Larry Finger62009b72013-11-18 11:11:26 -06002078 char *alt_fw_name;
Larry Finger0c817332010-12-08 11:12:31 -06002079 struct rtl_hal_ops *ops;
2080 struct rtl_mod_params *mod_params;
Larry Finger62e63972011-02-11 14:27:46 -06002081 struct rtl_hal_usbint_cfg *usb_interface_cfg;
Larry Finger0c817332010-12-08 11:12:31 -06002082
2083 /*this map used for some registers or vars
2084 defined int HAL but used in MAIN */
2085 u32 maps[RTL_VAR_MAP_MAX];
2086
2087};
2088
2089struct rtl_locks {
Larry Fingerd7043002010-12-17 19:36:25 -06002090 /* mutex */
Larry Finger8a09d6d2010-12-16 11:13:57 -06002091 struct mutex conf_mutex;
Stanislaw Gruszka65393062011-12-12 12:43:24 +01002092 struct mutex ps_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06002093
2094 /*spin lock */
Larry Fingerb9116b9a2011-12-16 21:17:16 -06002095 spinlock_t ips_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002096 spinlock_t irq_th_lock;
Larry Finger26634c42013-03-24 22:06:33 -05002097 spinlock_t irq_pci_lock;
2098 spinlock_t tx_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002099 spinlock_t h2c_lock;
2100 spinlock_t rf_ps_lock;
2101 spinlock_t rf_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002102 spinlock_t lps_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06002103 spinlock_t waitq_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002104 spinlock_t entry_list_lock;
Larry Finger3ce4d852012-07-11 14:37:28 -05002105 spinlock_t usb_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06002106
Larry Finger26634c42013-03-24 22:06:33 -05002107 /*FW clock change */
2108 spinlock_t fw_ps_lock;
2109
Larry Fingere97b7752011-02-19 16:29:07 -06002110 /*Dual mac*/
2111 spinlock_t cck_and_rw_pagea_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002112
2113 /*Easy concurrent*/
2114 spinlock_t check_sendpkt_lock;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002115
2116 spinlock_t iqk_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002117};
2118
2119struct rtl_works {
2120 struct ieee80211_hw *hw;
2121
2122 /*timer */
2123 struct timer_list watchdog_timer;
Larry Finger2461c7d2012-08-31 15:39:01 -05002124 struct timer_list dualmac_easyconcurrent_retrytimer;
Larry Finger26634c42013-03-24 22:06:33 -05002125 struct timer_list fw_clockoff_timer;
2126 struct timer_list fast_antenna_training_timer;
Larry Finger0c817332010-12-08 11:12:31 -06002127 /*task */
2128 struct tasklet_struct irq_tasklet;
2129 struct tasklet_struct irq_prepare_bcn_tasklet;
2130
2131 /*work queue */
2132 struct workqueue_struct *rtl_wq;
2133 struct delayed_work watchdog_wq;
2134 struct delayed_work ips_nic_off_wq;
Larry Fingere97b7752011-02-19 16:29:07 -06002135
2136 /* For SW LPS */
2137 struct delayed_work ps_work;
2138 struct delayed_work ps_rfon_wq;
Larry Finger26634c42013-03-24 22:06:33 -05002139 struct delayed_work fwevt_wq;
Stanislaw Gruszka41affd52011-12-12 12:43:23 +01002140
Larry Fingera2699132013-03-24 22:06:41 -05002141 struct work_struct lps_change_work;
Larry Finger5b8df242013-05-30 18:05:55 -05002142 struct work_struct fill_h2c_cmd;
Larry Finger0c817332010-12-08 11:12:31 -06002143};
2144
2145struct rtl_debug {
2146 u32 dbgp_type[DBGP_TYPE_MAX];
Larry Fingerd221ad12013-02-01 10:40:22 -06002147 int global_debuglevel;
Larry Finger0c817332010-12-08 11:12:31 -06002148 u64 global_debugcomponents;
Larry Fingere97b7752011-02-19 16:29:07 -06002149
2150 /* add for proc debug */
2151 struct proc_dir_entry *proc_dir;
2152 char proc_name[20];
Larry Finger0c817332010-12-08 11:12:31 -06002153};
2154
Larry Finger2461c7d2012-08-31 15:39:01 -05002155#define MIMO_PS_STATIC 0
2156#define MIMO_PS_DYNAMIC 1
2157#define MIMO_PS_NOLIMIT 3
2158
2159struct rtl_dualmac_easy_concurrent_ctl {
2160 enum band_type currentbandtype_backfordmdp;
2161 bool close_bbandrf_for_dmsp;
2162 bool change_to_dmdp;
2163 bool change_to_dmsp;
2164 bool switch_in_process;
2165};
2166
2167struct rtl_dmsp_ctl {
2168 bool activescan_for_slaveofdmsp;
2169 bool scan_for_anothermac_fordmsp;
2170 bool scan_for_itself_fordmsp;
2171 bool writedig_for_anothermacofdmsp;
2172 u32 curdigvalue_for_anothermacofdmsp;
2173 bool changecckpdstate_for_anothermacofdmsp;
2174 u8 curcckpdstate_for_anothermacofdmsp;
2175 bool changetxhighpowerlvl_for_anothermacofdmsp;
2176 u8 curtxhighlvl_for_anothermacofdmsp;
2177 long rssivalmin_for_anothermacofdmsp;
2178};
2179
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002180struct ps_t {
2181 u8 pre_ccastate;
2182 u8 cur_ccasate;
2183 u8 pre_rfstate;
2184 u8 cur_rfstate;
Larry Finger2cddad32014-02-28 15:16:46 -06002185 u8 initialize;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002186 long rssi_val_min;
2187};
2188
2189struct dig_t {
2190 u32 rssi_lowthresh;
2191 u32 rssi_highthresh;
2192 u32 fa_lowthresh;
2193 u32 fa_highthresh;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002194 long last_min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002195 long rssi_highpower_lowthresh;
2196 long rssi_highpower_highthresh;
2197 u32 recover_cnt;
2198 u32 pre_igvalue;
2199 u32 cur_igvalue;
2200 long rssi_val;
2201 u8 dig_enable_flag;
2202 u8 dig_ext_port_stage;
2203 u8 dig_algorithm;
2204 u8 dig_twoport_algorithm;
2205 u8 dig_dbgmode;
2206 u8 dig_slgorithm_switch;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002207 u8 cursta_cstate;
2208 u8 presta_cstate;
2209 u8 curmultista_cstate;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002210 u8 stop_dig;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002211 char back_val;
2212 char back_range_max;
2213 char back_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002214 u8 rx_gain_max;
2215 u8 rx_gain_min;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002216 u8 min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002217 u8 rssi_val_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002218 u8 pre_cck_cca_thres;
2219 u8 cur_cck_cca_thres;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002220 u8 pre_cck_pd_state;
2221 u8 cur_cck_pd_state;
2222 u8 pre_cck_fa_state;
2223 u8 cur_cck_fa_state;
2224 u8 pre_ccastate;
2225 u8 cur_ccasate;
2226 u8 large_fa_hit;
Larry Fingerb9a758a2013-11-18 11:11:27 -06002227 u8 dig_dynamic_min;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002228 u8 dig_dynamic_min_1;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002229 u8 forbidden_igi;
2230 u8 dig_state;
2231 u8 dig_highpwrstate;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002232 u8 cur_sta_cstate;
2233 u8 pre_sta_cstate;
2234 u8 cur_ap_cstate;
2235 u8 pre_ap_cstate;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002236 u8 cur_pd_thstate;
2237 u8 pre_pd_thstate;
2238 u8 cur_cs_ratiostate;
2239 u8 pre_cs_ratiostate;
2240 u8 backoff_enable_flag;
2241 char backoffval_range_max;
2242 char backoffval_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002243 u8 dig_min_0;
2244 u8 dig_min_1;
Larry Finger2cddad32014-02-28 15:16:46 -06002245 u8 bt30_cur_igi;
Larry Fingere6deaf82013-03-24 22:06:55 -05002246 bool media_connect_0;
2247 bool media_connect_1;
2248
2249 u32 antdiv_rssi_max;
2250 u32 rssi_max;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002251};
2252
Larry Finger2461c7d2012-08-31 15:39:01 -05002253struct rtl_global_var {
2254 /* from this list we can get
2255 * other adapter's rtl_priv */
2256 struct list_head glb_priv_list;
2257 spinlock_t glb_list_lock;
2258};
2259
Larry Fingeraa45a672014-02-28 15:16:43 -06002260struct rtl_btc_info {
2261 u8 bt_type;
2262 u8 btcoexist;
2263 u8 ant_num;
2264};
2265
Larry Finger2cddad32014-02-28 15:16:46 -06002266struct bt_coexist_info {
Larry Fingeraa45a672014-02-28 15:16:43 -06002267 struct rtl_btc_ops *btc_ops;
2268 struct rtl_btc_info btc_info;
Larry Finger2cddad32014-02-28 15:16:46 -06002269 /* EEPROM BT info. */
2270 u8 eeprom_bt_coexist;
2271 u8 eeprom_bt_type;
2272 u8 eeprom_bt_ant_num;
2273 u8 eeprom_bt_ant_isol;
2274 u8 eeprom_bt_radio_shared;
2275
2276 u8 bt_coexistence;
2277 u8 bt_ant_num;
2278 u8 bt_coexist_type;
2279 u8 bt_state;
2280 u8 bt_cur_state; /* 0:on, 1:off */
2281 u8 bt_ant_isolation; /* 0:good, 1:bad */
2282 u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
2283 u8 bt_service;
2284 u8 bt_radio_shared_type;
2285 u8 bt_rfreg_origin_1e;
2286 u8 bt_rfreg_origin_1f;
2287 u8 bt_rssi_state;
2288 u32 ratio_tx;
2289 u32 ratio_pri;
2290 u32 bt_edca_ul;
2291 u32 bt_edca_dl;
2292
2293 bool init_set;
2294 bool bt_busy_traffic;
2295 bool bt_traffic_mode_set;
2296 bool bt_non_traffic_mode_set;
2297
2298 bool fw_coexist_all_off;
2299 bool sw_coexist_all_off;
2300 bool hw_coexist_all_off;
2301 u32 cstate;
2302 u32 previous_state;
2303 u32 cstate_h;
2304 u32 previous_state_h;
2305
2306 u8 bt_pre_rssi_state;
2307 u8 bt_pre_rssi_state1;
2308
2309 u8 reg_bt_iso;
2310 u8 reg_bt_sco;
2311 bool balance_on;
2312 u8 bt_active_zero_cnt;
2313 bool cur_bt_disabled;
2314 bool pre_bt_disabled;
2315
2316 u8 bt_profile_case;
2317 u8 bt_profile_action;
2318 bool bt_busy;
2319 bool hold_for_bt_operation;
2320 u8 lps_counter;
Larry Fingeraa45a672014-02-28 15:16:43 -06002321};
2322
2323struct rtl_btc_ops {
2324 void (*btc_init_variables) (struct rtl_priv *rtlpriv);
2325 void (*btc_init_hal_vars) (struct rtl_priv *rtlpriv);
2326 void (*btc_init_hw_config) (struct rtl_priv *rtlpriv);
2327 void (*btc_ips_notify) (struct rtl_priv *rtlpriv, u8 type);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002328 void (*btc_lps_notify)(struct rtl_priv *rtlpriv, u8 type);
Larry Fingeraa45a672014-02-28 15:16:43 -06002329 void (*btc_scan_notify) (struct rtl_priv *rtlpriv, u8 scantype);
2330 void (*btc_connect_notify) (struct rtl_priv *rtlpriv, u8 action);
2331 void (*btc_mediastatus_notify) (struct rtl_priv *rtlpriv,
Larry Fingered364ab2014-09-04 16:03:46 -05002332 enum rt_media_status mstatus);
Larry Fingeraa45a672014-02-28 15:16:43 -06002333 void (*btc_periodical) (struct rtl_priv *rtlpriv);
2334 void (*btc_halt_notify) (void);
2335 void (*btc_btinfo_notify) (struct rtl_priv *rtlpriv,
2336 u8 *tmp_buf, u8 length);
2337 bool (*btc_is_limited_dig) (struct rtl_priv *rtlpriv);
2338 bool (*btc_is_disable_edca_turbo) (struct rtl_priv *rtlpriv);
2339 bool (*btc_is_bt_disabled) (struct rtl_priv *rtlpriv);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002340 void (*btc_special_packet_notify)(struct rtl_priv *rtlpriv,
2341 u8 pkt_type);
Larry Fingeraa45a672014-02-28 15:16:43 -06002342};
2343
2344struct proxim {
2345 bool proxim_on;
2346
2347 void *proximity_priv;
2348 int (*proxim_rx)(struct ieee80211_hw *hw, struct rtl_stats *status,
2349 struct sk_buff *skb);
2350 u8 (*proxim_get_var)(struct ieee80211_hw *hw, u8 type);
2351};
2352
Larry Finger0c817332010-12-08 11:12:31 -06002353struct rtl_priv {
Larry Finger26634c42013-03-24 22:06:33 -05002354 struct ieee80211_hw *hw;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002355 struct completion firmware_loading_complete;
Larry Finger2461c7d2012-08-31 15:39:01 -05002356 struct list_head list;
2357 struct rtl_priv *buddy_priv;
2358 struct rtl_global_var *glb_var;
2359 struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
2360 struct rtl_dmsp_ctl dmsp_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06002361 struct rtl_locks locks;
2362 struct rtl_works works;
2363 struct rtl_mac mac80211;
2364 struct rtl_hal rtlhal;
2365 struct rtl_regulatory regd;
2366 struct rtl_rfkill rfkill;
2367 struct rtl_io io;
2368 struct rtl_phy phy;
2369 struct rtl_dm dm;
2370 struct rtl_security sec;
2371 struct rtl_efuse efuse;
2372
2373 struct rtl_ps_ctl psc;
2374 struct rate_adaptive ra;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002375 struct dynamic_primary_cca primarycca;
Larry Finger0c817332010-12-08 11:12:31 -06002376 struct wireless_stats stats;
2377 struct rt_link_detect link_info;
2378 struct false_alarm_statistics falsealm_cnt;
2379
2380 struct rtl_rate_priv *rate_priv;
2381
Larry Finger2461c7d2012-08-31 15:39:01 -05002382 /* sta entry list for ap adhoc or mesh */
2383 struct list_head entry_list;
2384
Larry Finger0c817332010-12-08 11:12:31 -06002385 struct rtl_debug dbg;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002386 int max_fw_size;
Larry Finger0c817332010-12-08 11:12:31 -06002387
2388 /*
2389 *hal_cfg : for diff cards
2390 *intf_ops : for diff interrface usb/pcie
2391 */
2392 struct rtl_hal_cfg *cfg;
2393 struct rtl_intf_ops *intf_ops;
2394
2395 /*this var will be set by set_bit,
2396 and was used to indicate status of
2397 interface or hardware */
2398 unsigned long status;
2399
Larry Finger0985dfb2012-04-19 16:32:40 -05002400 /* tables for dm */
2401 struct dig_t dm_digtable;
2402 struct ps_t dm_pstable;
2403
Larry Fingerb9a758a2013-11-18 11:11:27 -06002404 u32 reg_874;
2405 u32 reg_c70;
2406 u32 reg_85c;
2407 u32 reg_a74;
2408 bool reg_init; /* true if regs saved */
2409 bool bt_operation_on;
2410 __le32 *usb_data;
2411 int usb_data_index;
2412 bool initialized;
Larry Fingera2699132013-03-24 22:06:41 -05002413 bool enter_ps; /* true when entering PS */
Larry Finger5b8df242013-05-30 18:05:55 -05002414 u8 rate_mask[5];
Larry Finger30899cc2012-03-19 15:44:31 -05002415
Larry Fingeraa45a672014-02-28 15:16:43 -06002416 /* intel Proximity, should be alloc mem
2417 * in intel Proximity module and can only
2418 * be used in intel Proximity mode
2419 */
2420 struct proxim proximity;
2421
2422 /*for bt coexist use*/
Larry Finger2cddad32014-02-28 15:16:46 -06002423 struct bt_coexist_info btcoexist;
Larry Fingeraa45a672014-02-28 15:16:43 -06002424
2425 /* separate 92ee from other ICs,
2426 * 92ee use new trx flow.
2427 */
2428 bool use_new_trx_flow;
2429
Larry Finger0c817332010-12-08 11:12:31 -06002430 /*This must be the last item so
2431 that it points to the data allocated
2432 beyond this structure like:
2433 rtl_pci_priv or rtl_usb_priv */
Larry Finger60ce3142013-09-18 21:21:35 -05002434 u8 priv[0] __aligned(sizeof(void *));
Larry Finger0c817332010-12-08 11:12:31 -06002435};
2436
2437#define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
2438#define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
2439#define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
2440#define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
2441#define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
2442
Larry Fingere97b7752011-02-19 16:29:07 -06002443
George18d30062011-02-19 16:29:02 -06002444/***************************************
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002445 Bluetooth Co-existence Related
George18d30062011-02-19 16:29:02 -06002446****************************************/
2447
2448enum bt_ant_num {
2449 ANT_X2 = 0,
2450 ANT_X1 = 1,
2451};
2452
2453enum bt_co_type {
2454 BT_2WIRE = 0,
2455 BT_ISSC_3WIRE = 1,
2456 BT_ACCEL = 2,
2457 BT_CSR_BC4 = 3,
2458 BT_CSR_BC8 = 4,
2459 BT_RTL8756 = 5,
Larry Finger0f015452012-10-25 13:46:46 -05002460 BT_RTL8723A = 6,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002461 BT_RTL8821A = 7,
Larry Fingeraa45a672014-02-28 15:16:43 -06002462 BT_RTL8723B = 8,
2463 BT_RTL8192E = 9,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002464 BT_RTL8812A = 11,
2465};
2466
2467enum bt_total_ant_num {
2468 ANT_TOTAL_X2 = 0,
2469 ANT_TOTAL_X1 = 1
George18d30062011-02-19 16:29:02 -06002470};
2471
2472enum bt_cur_state {
2473 BT_OFF = 0,
2474 BT_ON = 1,
2475};
2476
2477enum bt_service_type {
2478 BT_SCO = 0,
2479 BT_A2DP = 1,
2480 BT_HID = 2,
2481 BT_HID_IDLE = 3,
2482 BT_SCAN = 4,
2483 BT_IDLE = 5,
2484 BT_OTHER_ACTION = 6,
2485 BT_BUSY = 7,
2486 BT_OTHERBUSY = 8,
2487 BT_PAN = 9,
2488};
2489
2490enum bt_radio_shared {
2491 BT_RADIO_SHARED = 0,
2492 BT_RADIO_INDIVIDUAL = 1,
2493};
2494
Larry Fingere97b7752011-02-19 16:29:07 -06002495
Larry Finger0c817332010-12-08 11:12:31 -06002496/****************************************
2497 mem access macro define start
2498 Call endian free function when
2499 1. Read/write packet content.
2500 2. Before write integer to IO.
2501 3. After read integer from IO.
2502****************************************/
Larry Finger9e0bc672011-02-19 16:30:02 -06002503/* Convert little data endian to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002504#define EF1BYTE(_val) \
2505 ((u8)(_val))
2506#define EF2BYTE(_val) \
2507 (le16_to_cpu(_val))
2508#define EF4BYTE(_val) \
2509 (le32_to_cpu(_val))
2510
Chaoming_Li3dad6182011-04-25 12:52:49 -05002511/* Read data from memory */
2512#define READEF1BYTE(_ptr) \
2513 EF1BYTE(*((u8 *)(_ptr)))
Larry Finger9e0bc672011-02-19 16:30:02 -06002514/* Read le16 data from memory and convert to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002515#define READEF2BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002516 EF2BYTE(*(_ptr))
Chaoming_Li3dad6182011-04-25 12:52:49 -05002517#define READEF4BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002518 EF4BYTE(*(_ptr))
Larry Finger0c817332010-12-08 11:12:31 -06002519
Chaoming_Li3dad6182011-04-25 12:52:49 -05002520/* Write data to memory */
2521#define WRITEEF1BYTE(_ptr, _val) \
2522 (*((u8 *)(_ptr))) = EF1BYTE(_val)
Larry Finger9e0bc672011-02-19 16:30:02 -06002523/* Write le16 data to memory in host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002524#define WRITEEF2BYTE(_ptr, _val) \
2525 (*((u16 *)(_ptr))) = EF2BYTE(_val)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002526#define WRITEEF4BYTE(_ptr, _val) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002527 (*((u32 *)(_ptr))) = EF2BYTE(_val)
Larry Finger0c817332010-12-08 11:12:31 -06002528
Larry Finger9e0bc672011-02-19 16:30:02 -06002529/* Create a bit mask
2530 * Examples:
2531 * BIT_LEN_MASK_32(0) => 0x00000000
2532 * BIT_LEN_MASK_32(1) => 0x00000001
2533 * BIT_LEN_MASK_32(2) => 0x00000003
2534 * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
2535 */
Larry Finger0c817332010-12-08 11:12:31 -06002536#define BIT_LEN_MASK_32(__bitlen) \
2537 (0xFFFFFFFF >> (32 - (__bitlen)))
2538#define BIT_LEN_MASK_16(__bitlen) \
2539 (0xFFFF >> (16 - (__bitlen)))
2540#define BIT_LEN_MASK_8(__bitlen) \
2541 (0xFF >> (8 - (__bitlen)))
2542
Larry Finger9e0bc672011-02-19 16:30:02 -06002543/* Create an offset bit mask
2544 * Examples:
2545 * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
2546 * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
2547 */
Larry Finger0c817332010-12-08 11:12:31 -06002548#define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
2549 (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
2550#define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
2551 (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
2552#define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
2553 (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
2554
2555/*Description:
Larry Finger9e0bc672011-02-19 16:30:02 -06002556 * Return 4-byte value in host byte ordering from
2557 * 4-byte pointer in little-endian system.
2558 */
Larry Finger0c817332010-12-08 11:12:31 -06002559#define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002560 (EF4BYTE(*((__le32 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002561#define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002562 (EF2BYTE(*((__le16 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002563#define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
2564 (EF1BYTE(*((u8 *)(__pstart))))
2565
Chaoming_Li3dad6182011-04-25 12:52:49 -05002566/*Description:
2567Translate subfield (continuous bits in little-endian) of 4-byte
2568value to host byte ordering.*/
2569#define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2570 ( \
2571 (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
2572 BIT_LEN_MASK_32(__bitlen) \
2573 )
2574#define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2575 ( \
2576 (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
2577 BIT_LEN_MASK_16(__bitlen) \
2578 )
2579#define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2580 ( \
2581 (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
2582 BIT_LEN_MASK_8(__bitlen) \
2583 )
2584
Larry Finger9e0bc672011-02-19 16:30:02 -06002585/* Description:
2586 * Mask subfield (continuous bits in little-endian) of 4-byte value
2587 * and return the result in 4-byte value in host byte ordering.
2588 */
Larry Finger0c817332010-12-08 11:12:31 -06002589#define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2590 ( \
2591 LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
2592 (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
2593 )
2594#define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2595 ( \
2596 LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
2597 (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
2598 )
2599#define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2600 ( \
2601 LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
2602 (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
2603 )
2604
Larry Finger9e0bc672011-02-19 16:30:02 -06002605/* Description:
2606 * Set subfield of little-endian 4-byte value to specified value.
2607 */
Chaoming_Li3dad6182011-04-25 12:52:49 -05002608#define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002609 *((u32 *)(__pstart)) = \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002610 ( \
2611 LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
2612 ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
2613 );
2614#define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002615 *((u16 *)(__pstart)) = \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002616 ( \
2617 LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
2618 ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
2619 );
Larry Finger0c817332010-12-08 11:12:31 -06002620#define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
2621 *((u8 *)(__pstart)) = EF1BYTE \
2622 ( \
2623 LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
2624 ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
2625 );
2626
Chaoming_Li3dad6182011-04-25 12:52:49 -05002627#define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
2628 (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
2629
Larry Finger0c817332010-12-08 11:12:31 -06002630/****************************************
2631 mem access macro define end
2632****************************************/
2633
Larry Fingere97b7752011-02-19 16:29:07 -06002634#define byte(x, n) ((x >> (8 * n)) & 0xff)
2635
Chaoming_Li3dad6182011-04-25 12:52:49 -05002636#define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
Larry Finger0c817332010-12-08 11:12:31 -06002637#define RTL_WATCH_DOG_TIME 2000
2638#define MSECS(t) msecs_to_jiffies(t)
Larry Finger17c9ac62011-02-19 16:29:57 -06002639#define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
2640#define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
2641#define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
2642#define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
Larry Fingere6deaf82013-03-24 22:06:55 -05002643#define rtl_dm(rtlpriv) (&((rtlpriv)->dm))
Larry Finger0c817332010-12-08 11:12:31 -06002644
2645#define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
2646#define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
2647#define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
2648/*NIC halt, re-initialize hw parameters*/
2649#define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
2650#define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
2651#define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
2652/*Always enable ASPM and Clock Req in initialization.*/
2653#define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
Larry Fingere97b7752011-02-19 16:29:07 -06002654/* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
2655#define RT_PS_LEVEL_ASPM BIT(7)
Larry Finger0c817332010-12-08 11:12:31 -06002656/*When LPS is on, disable 2R if no packet is received or transmittd.*/
2657#define RT_RF_LPS_DISALBE_2R BIT(30)
2658#define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
2659#define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
2660 ((ppsc->cur_ps_level & _ps_flg) ? true : false)
2661#define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
2662 (ppsc->cur_ps_level &= (~(_ps_flg)))
2663#define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
2664 (ppsc->cur_ps_level |= _ps_flg)
2665
2666#define container_of_dwork_rtl(x, y, z) \
2667 container_of(container_of(x, struct delayed_work, work), y, z)
2668
Chaoming_Li3dad6182011-04-25 12:52:49 -05002669#define FILL_OCTET_STRING(_os, _octet, _len) \
2670 (_os).octet = (u8 *)(_octet); \
2671 (_os).length = (_len);
2672
2673#define CP_MACADDR(des, src) \
2674 ((des)[0] = (src)[0], (des)[1] = (src)[1],\
2675 (des)[2] = (src)[2], (des)[3] = (src)[3],\
2676 (des)[4] = (src)[4], (des)[5] = (src)[5])
2677
Larry Finger0c817332010-12-08 11:12:31 -06002678static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
2679{
2680 return rtlpriv->io.read8_sync(rtlpriv, addr);
2681}
2682
2683static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
2684{
2685 return rtlpriv->io.read16_sync(rtlpriv, addr);
2686}
2687
2688static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
2689{
2690 return rtlpriv->io.read32_sync(rtlpriv, addr);
2691}
2692
2693static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
2694{
2695 rtlpriv->io.write8_async(rtlpriv, addr, val8);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002696
2697 if (rtlpriv->cfg->write_readback)
2698 rtlpriv->io.read8_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002699}
2700
2701static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
2702{
2703 rtlpriv->io.write16_async(rtlpriv, addr, val16);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002704
2705 if (rtlpriv->cfg->write_readback)
2706 rtlpriv->io.read16_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002707}
2708
2709static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
2710 u32 addr, u32 val32)
2711{
2712 rtlpriv->io.write32_async(rtlpriv, addr, val32);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002713
2714 if (rtlpriv->cfg->write_readback)
2715 rtlpriv->io.read32_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002716}
2717
2718static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
2719 u32 regaddr, u32 bitmask)
2720{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002721 struct rtl_priv *rtlpriv = hw->priv;
2722
2723 return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002724}
2725
2726static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
2727 u32 bitmask, u32 data)
2728{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002729 struct rtl_priv *rtlpriv = hw->priv;
Larry Finger0c817332010-12-08 11:12:31 -06002730
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002731 rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06002732}
2733
2734static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
2735 enum radio_path rfpath, u32 regaddr,
2736 u32 bitmask)
2737{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002738 struct rtl_priv *rtlpriv = hw->priv;
2739
2740 return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002741}
2742
2743static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
2744 enum radio_path rfpath, u32 regaddr,
2745 u32 bitmask, u32 data)
2746{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002747 struct rtl_priv *rtlpriv = hw->priv;
2748
2749 rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06002750}
2751
2752static inline bool is_hal_stop(struct rtl_hal *rtlhal)
2753{
2754 return (_HAL_STATE_STOP == rtlhal->state);
2755}
2756
2757static inline void set_hal_start(struct rtl_hal *rtlhal)
2758{
2759 rtlhal->state = _HAL_STATE_START;
2760}
2761
2762static inline void set_hal_stop(struct rtl_hal *rtlhal)
2763{
2764 rtlhal->state = _HAL_STATE_STOP;
2765}
2766
2767static inline u8 get_rf_type(struct rtl_phy *rtlphy)
2768{
2769 return rtlphy->rf_type;
2770}
2771
Chaoming_Li3dad6182011-04-25 12:52:49 -05002772static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
2773{
2774 return (struct ieee80211_hdr *)(skb->data);
2775}
2776
Larry Fingerd3bb1422011-04-25 13:23:20 -05002777static inline __le16 rtl_get_fc(struct sk_buff *skb)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002778{
Larry Fingerd3bb1422011-04-25 13:23:20 -05002779 return rtl_get_hdr(skb)->frame_control;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002780}
2781
2782static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
2783{
2784 return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
2785}
2786
2787static inline u16 rtl_get_tid(struct sk_buff *skb)
2788{
2789 return rtl_get_tid_h(rtl_get_hdr(skb));
2790}
2791
2792static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
2793 struct ieee80211_vif *vif,
Larry Finger7101f402011-06-10 11:05:23 -05002794 const u8 *bssid)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002795{
2796 return ieee80211_find_sta(vif, bssid);
2797}
2798
Larry Finger2461c7d2012-08-31 15:39:01 -05002799static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
2800 u8 *mac_addr)
2801{
2802 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2803 return ieee80211_find_sta(mac->vif, mac_addr);
2804}
2805
Larry Finger0c817332010-12-08 11:12:31 -06002806#endif