blob: eab63e1d560904dd8e6d8007df57dc45db1b782b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* via-rhine.c: A Linux Ethernet device driver for VIA Rhine family chips. */
2/*
3 Written 1998-2001 by Donald Becker.
4
5 Current Maintainer: Roger Luethi <rl@hellgate.ch>
6
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
13
14 This driver is designed for the VIA VT86C100A Rhine-I.
15 It also works with the Rhine-II (6102) and Rhine-III (6105/6105L/6105LOM
16 and management NIC 6105M).
17
18 The author may be reached as becker@scyld.com, or C/O
19 Scyld Computing Corporation
20 410 Severn Ave., Suite 210
21 Annapolis MD 21403
22
23
24 This driver contains some changes from the original Donald Becker
25 version. He may or may not be interested in bug reports on this
26 code. You can find his versions at:
27 http://www.scyld.com/network/via-rhine.html
Jeff Garzik03a8c662006-06-27 07:57:22 -040028 [link no longer provides useful info -jgarzik]
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30*/
31
Joe Perchesdf4511f2011-04-16 14:15:25 +000032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define DRV_NAME "via-rhine"
Roger Luethi38f49e82010-12-06 00:59:40 +000035#define DRV_VERSION "1.5.0"
36#define DRV_RELDATE "2010-10-09"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Rusty Russelleb939922011-12-19 14:08:01 +000038#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/* A few user-configurable values.
41 These may be modified when a driver module is loaded. */
Francois Romieufc3e0f82012-01-07 22:39:37 +010042static int debug = 0;
43#define RHINE_MSG_DEFAULT \
44 (0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* Set the copy breakpoint for the copy-only-tiny-frames scheme.
47 Setting to > 1518 effectively disables this feature. */
Joe Perches8e95a202009-12-03 07:58:21 +000048#if defined(__alpha__) || defined(__arm__) || defined(__hppa__) || \
49 defined(CONFIG_SPARC) || defined(__ia64__) || \
50 defined(__sh__) || defined(__mips__)
Dustin Marquessb47157f2007-08-10 14:05:15 -070051static int rx_copybreak = 1518;
52#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070053static int rx_copybreak;
Dustin Marquessb47157f2007-08-10 14:05:15 -070054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Roger Luethib933b4d2006-08-14 23:00:21 -070056/* Work-around for broken BIOSes: they are unable to get the chip back out of
57 power state D3 so PXE booting fails. bootparam(7): via-rhine.avoid_D3=1 */
Rusty Russelleb939922011-12-19 14:08:01 +000058static bool avoid_D3;
Roger Luethib933b4d2006-08-14 23:00:21 -070059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/*
61 * In case you are looking for 'options[]' or 'full_duplex[]', they
62 * are gone. Use ethtool(8) instead.
63 */
64
65/* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
66 The Rhine has a 64 element 8390-like hash table. */
67static const int multicast_filter_limit = 32;
68
69
70/* Operational parameters that are set at compile time. */
71
72/* Keep the ring sizes a power of two for compile efficiency.
73 The compiler will convert <unsigned>'%'<2^N> into a bit mask.
74 Making the Tx ring too large decreases the effectiveness of channel
75 bonding and packet priority.
76 There are no ill effects from too-large receive rings. */
77#define TX_RING_SIZE 16
78#define TX_QUEUE_LEN 10 /* Limit ring entries actually used. */
Roger Luethi633949a2006-08-14 23:00:17 -070079#define RX_RING_SIZE 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* Operational parameters that usually are not changed. */
82
83/* Time in jiffies before concluding the transmitter is hung. */
84#define TX_TIMEOUT (2*HZ)
85
86#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
87
88#include <linux/module.h>
89#include <linux/moduleparam.h>
90#include <linux/kernel.h>
91#include <linux/string.h>
92#include <linux/timer.h>
93#include <linux/errno.h>
94#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <linux/interrupt.h>
96#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -040097#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#include <linux/netdevice.h>
99#include <linux/etherdevice.h>
100#include <linux/skbuff.h>
101#include <linux/init.h>
102#include <linux/delay.h>
103#include <linux/mii.h>
104#include <linux/ethtool.h>
105#include <linux/crc32.h>
Roger Luethi38f49e82010-12-06 00:59:40 +0000106#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#include <linux/bitops.h>
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800108#include <linux/workqueue.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#include <asm/processor.h> /* Processor type for cache alignment. */
110#include <asm/io.h>
111#include <asm/irq.h>
112#include <asm/uaccess.h>
Roger Luethie84df482007-03-06 19:57:37 +0100113#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115/* These identify the driver base version and may not be removed. */
Bill Pemberton76e239e2012-12-03 09:23:48 -0500116static const char version[] =
Joe Perchesdf4511f2011-04-16 14:15:25 +0000117 "v1.10-LK" DRV_VERSION " " DRV_RELDATE " Written by Donald Becker";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119/* This driver was written to use PCI memory space. Some early versions
120 of the Rhine may only work correctly with I/O space accesses. */
121#ifdef CONFIG_VIA_RHINE_MMIO
122#define USE_MMIO
123#else
124#endif
125
126MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
127MODULE_DESCRIPTION("VIA Rhine PCI Fast Ethernet driver");
128MODULE_LICENSE("GPL");
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130module_param(debug, int, 0);
131module_param(rx_copybreak, int, 0);
Roger Luethib933b4d2006-08-14 23:00:21 -0700132module_param(avoid_D3, bool, 0);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100133MODULE_PARM_DESC(debug, "VIA Rhine debug message flags");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134MODULE_PARM_DESC(rx_copybreak, "VIA Rhine copy breakpoint for copy-only-tiny-frames");
Roger Luethib933b4d2006-08-14 23:00:21 -0700135MODULE_PARM_DESC(avoid_D3, "Avoid power state D3 (work-around for broken BIOSes)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Roger Luethi38f49e82010-12-06 00:59:40 +0000137#define MCAM_SIZE 32
138#define VCAM_SIZE 32
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140/*
141 Theory of Operation
142
143I. Board Compatibility
144
145This driver is designed for the VIA 86c100A Rhine-II PCI Fast Ethernet
146controller.
147
148II. Board-specific settings
149
150Boards with this chip are functional only in a bus-master PCI slot.
151
152Many operational settings are loaded from the EEPROM to the Config word at
153offset 0x78. For most of these settings, this driver assumes that they are
154correct.
155If this driver is compiled to use PCI memory space operations the EEPROM
156must be configured to enable memory ops.
157
158III. Driver operation
159
160IIIa. Ring buffers
161
162This driver uses two statically allocated fixed-size descriptor lists
163formed into rings by a branch from the final descriptor to the beginning of
164the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
165
166IIIb/c. Transmit/Receive Structure
167
168This driver attempts to use a zero-copy receive and transmit scheme.
169
170Alas, all data buffers are required to start on a 32 bit boundary, so
171the driver must often copy transmit packets into bounce buffers.
172
173The driver allocates full frame size skbuffs for the Rx ring buffers at
174open() time and passes the skb->data field to the chip as receive data
175buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
176a fresh skbuff is allocated and the frame is copied to the new skbuff.
177When the incoming frame is larger, the skbuff is passed directly up the
178protocol stack. Buffers consumed this way are replaced by newly allocated
179skbuffs in the last phase of rhine_rx().
180
181The RX_COPYBREAK value is chosen to trade-off the memory wasted by
182using a full-sized skbuff for small frames vs. the copying costs of larger
183frames. New boards are typically used in generously configured machines
184and the underfilled buffers have negligible impact compared to the benefit of
185a single allocation size, so the default value of zero results in never
186copying packets. When copying is done, the cost is usually mitigated by using
187a combined copy/checksum routine. Copying also preloads the cache, which is
188most useful with small frames.
189
190Since the VIA chips are only able to transfer data to buffers on 32 bit
191boundaries, the IP header at offset 14 in an ethernet frame isn't
192longword aligned for further processing. Copying these unaligned buffers
193has the beneficial effect of 16-byte aligning the IP header.
194
195IIId. Synchronization
196
197The driver runs as two independent, single-threaded flows of control. One
198is the send-packet routine, which enforces single-threaded use by the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800199netdev_priv(dev)->lock spinlock. The other thread is the interrupt handler,
200which is single threaded by the hardware and interrupt handling software.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202The send packet thread has partial control over the Tx ring. It locks the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800203netdev_priv(dev)->lock whenever it's queuing a Tx packet. If the next slot in
204the ring is not available it stops the transmit queue by
205calling netif_stop_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207The interrupt handler has exclusive control over the Rx ring and records stats
208from the Tx ring. After reaping the stats, it marks the Tx queue entry as
209empty by incrementing the dirty_tx mark. If at least half of the entries in
210the Rx ring are available the transmit queue is woken up if it was stopped.
211
212IV. Notes
213
214IVb. References
215
216Preliminary VT86C100A manual from http://www.via.com.tw/
217http://www.scyld.com/expert/100mbps.html
218http://www.scyld.com/expert/NWay.html
219ftp://ftp.via.com.tw/public/lan/Products/NIC/VT86C100A/Datasheet/VT86C100A03.pdf
220ftp://ftp.via.com.tw/public/lan/Products/NIC/VT6102/Datasheet/VT6102_021.PDF
221
222
223IVc. Errata
224
225The VT86C100A manual is not reliable information.
226The 3043 chip does not handle unaligned transmit or receive buffers, resulting
227in significant performance degradation for bounce buffer copies on transmit
228and unaligned IP headers on receive.
229The chip does not pad to minimum transmit length.
230
231*/
232
233
234/* This table drives the PCI probe routines. It's mostly boilerplate in all
235 of the drivers, and will likely be provided by some future kernel.
236 Note the matching code -- the first table entry matchs all 56** cards but
237 second only the 1234 card.
238*/
239
240enum rhine_revs {
241 VT86C100A = 0x00,
242 VTunknown0 = 0x20,
243 VT6102 = 0x40,
244 VT8231 = 0x50, /* Integrated MAC */
245 VT8233 = 0x60, /* Integrated MAC */
246 VT8235 = 0x74, /* Integrated MAC */
247 VT8237 = 0x78, /* Integrated MAC */
248 VTunknown1 = 0x7C,
249 VT6105 = 0x80,
250 VT6105_B0 = 0x83,
251 VT6105L = 0x8A,
252 VT6107 = 0x8C,
253 VTunknown2 = 0x8E,
254 VT6105M = 0x90, /* Management adapter */
255};
256
257enum rhine_quirks {
258 rqWOL = 0x0001, /* Wake-On-LAN support */
259 rqForceReset = 0x0002,
260 rq6patterns = 0x0040, /* 6 instead of 4 patterns for WOL */
261 rqStatusWBRace = 0x0080, /* Tx Status Writeback Error possible */
262 rqRhineI = 0x0100, /* See comment below */
263};
264/*
265 * rqRhineI: VT86C100A (aka Rhine-I) uses different bits to enable
266 * MMIO as well as for the collision counter and the Tx FIFO underflow
267 * indicator. In addition, Tx and Rx buffers need to 4 byte aligned.
268 */
269
270/* Beware of PCI posted writes */
271#define IOSYNC do { ioread8(ioaddr + StationAddr); } while (0)
272
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000273static DEFINE_PCI_DEVICE_TABLE(rhine_pci_tbl) = {
Jeff Garzik46009c82006-06-27 09:12:38 -0400274 { 0x1106, 0x3043, PCI_ANY_ID, PCI_ANY_ID, }, /* VT86C100A */
275 { 0x1106, 0x3065, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6102 */
276 { 0x1106, 0x3106, PCI_ANY_ID, PCI_ANY_ID, }, /* 6105{,L,LOM} */
277 { 0x1106, 0x3053, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6105M */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 { } /* terminate list */
279};
280MODULE_DEVICE_TABLE(pci, rhine_pci_tbl);
281
282
283/* Offsets to the device registers. */
284enum register_offsets {
285 StationAddr=0x00, RxConfig=0x06, TxConfig=0x07, ChipCmd=0x08,
Roger Luethi38f49e82010-12-06 00:59:40 +0000286 ChipCmd1=0x09, TQWake=0x0A,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 IntrStatus=0x0C, IntrEnable=0x0E,
288 MulticastFilter0=0x10, MulticastFilter1=0x14,
289 RxRingPtr=0x18, TxRingPtr=0x1C, GFIFOTest=0x54,
Roger Luethi38f49e82010-12-06 00:59:40 +0000290 MIIPhyAddr=0x6C, MIIStatus=0x6D, PCIBusConfig=0x6E, PCIBusConfig1=0x6F,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 MIICmd=0x70, MIIRegAddr=0x71, MIIData=0x72, MACRegEEcsr=0x74,
292 ConfigA=0x78, ConfigB=0x79, ConfigC=0x7A, ConfigD=0x7B,
293 RxMissed=0x7C, RxCRCErrs=0x7E, MiscCmd=0x81,
294 StickyHW=0x83, IntrStatus2=0x84,
Roger Luethi38f49e82010-12-06 00:59:40 +0000295 CamMask=0x88, CamCon=0x92, CamAddr=0x93,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 WOLcrSet=0xA0, PwcfgSet=0xA1, WOLcgSet=0xA3, WOLcrClr=0xA4,
297 WOLcrClr1=0xA6, WOLcgClr=0xA7,
298 PwrcsrSet=0xA8, PwrcsrSet1=0xA9, PwrcsrClr=0xAC, PwrcsrClr1=0xAD,
299};
300
301/* Bits in ConfigD */
302enum backoff_bits {
303 BackOptional=0x01, BackModify=0x02,
304 BackCaptureEffect=0x04, BackRandom=0x08
305};
306
Roger Luethi38f49e82010-12-06 00:59:40 +0000307/* Bits in the TxConfig (TCR) register */
308enum tcr_bits {
309 TCR_PQEN=0x01,
310 TCR_LB0=0x02, /* loopback[0] */
311 TCR_LB1=0x04, /* loopback[1] */
312 TCR_OFSET=0x08,
313 TCR_RTGOPT=0x10,
314 TCR_RTFT0=0x20,
315 TCR_RTFT1=0x40,
316 TCR_RTSF=0x80,
317};
318
319/* Bits in the CamCon (CAMC) register */
320enum camcon_bits {
321 CAMC_CAMEN=0x01,
322 CAMC_VCAMSL=0x02,
323 CAMC_CAMWR=0x04,
324 CAMC_CAMRD=0x08,
325};
326
327/* Bits in the PCIBusConfig1 (BCR1) register */
328enum bcr1_bits {
329 BCR1_POT0=0x01,
330 BCR1_POT1=0x02,
331 BCR1_POT2=0x04,
332 BCR1_CTFT0=0x08,
333 BCR1_CTFT1=0x10,
334 BCR1_CTSF=0x20,
335 BCR1_TXQNOBK=0x40, /* for VT6105 */
336 BCR1_VIDFR=0x80, /* for VT6105 */
337 BCR1_MED0=0x40, /* for VT6102 */
338 BCR1_MED1=0x80, /* for VT6102 */
339};
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341#ifdef USE_MMIO
342/* Registers we check that mmio and reg are the same. */
343static const int mmio_verify_registers[] = {
344 RxConfig, TxConfig, IntrEnable, ConfigA, ConfigB, ConfigC, ConfigD,
345 0
346};
347#endif
348
349/* Bits in the interrupt status/mask registers. */
350enum intr_status_bits {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100351 IntrRxDone = 0x0001,
352 IntrTxDone = 0x0002,
353 IntrRxErr = 0x0004,
354 IntrTxError = 0x0008,
355 IntrRxEmpty = 0x0020,
356 IntrPCIErr = 0x0040,
357 IntrStatsMax = 0x0080,
358 IntrRxEarly = 0x0100,
359 IntrTxUnderrun = 0x0210,
360 IntrRxOverflow = 0x0400,
361 IntrRxDropped = 0x0800,
362 IntrRxNoBuf = 0x1000,
363 IntrTxAborted = 0x2000,
364 IntrLinkChange = 0x4000,
365 IntrRxWakeUp = 0x8000,
366 IntrTxDescRace = 0x080000, /* mapped from IntrStatus2 */
367 IntrNormalSummary = IntrRxDone | IntrTxDone,
368 IntrTxErrSummary = IntrTxDescRace | IntrTxAborted | IntrTxError |
369 IntrTxUnderrun,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
372/* Bits in WOLcrSet/WOLcrClr and PwrcsrSet/PwrcsrClr */
373enum wol_bits {
374 WOLucast = 0x10,
375 WOLmagic = 0x20,
376 WOLbmcast = 0x30,
377 WOLlnkon = 0x40,
378 WOLlnkoff = 0x80,
379};
380
381/* The Rx and Tx buffer descriptors. */
382struct rx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400383 __le32 rx_status;
384 __le32 desc_length; /* Chain flag, Buffer/frame length */
385 __le32 addr;
386 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387};
388struct tx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400389 __le32 tx_status;
390 __le32 desc_length; /* Chain flag, Tx Config, Frame length */
391 __le32 addr;
392 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393};
394
395/* Initial value for tx_desc.desc_length, Buffer size goes to bits 0-10 */
396#define TXDESC 0x00e08000
397
398enum rx_status_bits {
399 RxOK=0x8000, RxWholePkt=0x0300, RxErr=0x008F
400};
401
402/* Bits in *_desc.*_status */
403enum desc_status_bits {
404 DescOwn=0x80000000
405};
406
Roger Luethi38f49e82010-12-06 00:59:40 +0000407/* Bits in *_desc.*_length */
408enum desc_length_bits {
409 DescTag=0x00010000
410};
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/* Bits in ChipCmd. */
413enum chip_cmd_bits {
414 CmdInit=0x01, CmdStart=0x02, CmdStop=0x04, CmdRxOn=0x08,
415 CmdTxOn=0x10, Cmd1TxDemand=0x20, CmdRxDemand=0x40,
416 Cmd1EarlyRx=0x01, Cmd1EarlyTx=0x02, Cmd1FDuplex=0x04,
417 Cmd1NoTxPoll=0x08, Cmd1Reset=0x80,
418};
419
420struct rhine_private {
Roger Luethi38f49e82010-12-06 00:59:40 +0000421 /* Bit mask for configured VLAN ids */
422 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 /* Descriptor rings */
425 struct rx_desc *rx_ring;
426 struct tx_desc *tx_ring;
427 dma_addr_t rx_ring_dma;
428 dma_addr_t tx_ring_dma;
429
430 /* The addresses of receive-in-place skbuffs. */
431 struct sk_buff *rx_skbuff[RX_RING_SIZE];
432 dma_addr_t rx_skbuff_dma[RX_RING_SIZE];
433
434 /* The saved address of a sent-in-place packet/buffer, for later free(). */
435 struct sk_buff *tx_skbuff[TX_RING_SIZE];
436 dma_addr_t tx_skbuff_dma[TX_RING_SIZE];
437
Roger Luethi4be5de22006-04-04 20:49:16 +0200438 /* Tx bounce buffers (Rhine-I only) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 unsigned char *tx_buf[TX_RING_SIZE];
440 unsigned char *tx_bufs;
441 dma_addr_t tx_bufs_dma;
442
443 struct pci_dev *pdev;
444 long pioaddr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700445 struct net_device *dev;
446 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 spinlock_t lock;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100448 struct mutex task_lock;
449 bool task_enable;
450 struct work_struct slow_event_task;
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800451 struct work_struct reset_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Francois Romieufc3e0f82012-01-07 22:39:37 +0100453 u32 msg_enable;
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 /* Frequently used values: keep some adjacent for cache effect. */
456 u32 quirks;
457 struct rx_desc *rx_head_desc;
458 unsigned int cur_rx, dirty_rx; /* Producer/consumer ring indices */
459 unsigned int cur_tx, dirty_tx;
460 unsigned int rx_buf_sz; /* Based on MTU+slack. */
461 u8 wolopts;
462
463 u8 tx_thresh, rx_thresh;
464
465 struct mii_if_info mii_if;
466 void __iomem *base;
467};
468
Roger Luethi38f49e82010-12-06 00:59:40 +0000469#define BYTE_REG_BITS_ON(x, p) do { iowrite8((ioread8((p))|(x)), (p)); } while (0)
470#define WORD_REG_BITS_ON(x, p) do { iowrite16((ioread16((p))|(x)), (p)); } while (0)
471#define DWORD_REG_BITS_ON(x, p) do { iowrite32((ioread32((p))|(x)), (p)); } while (0)
472
473#define BYTE_REG_BITS_IS_ON(x, p) (ioread8((p)) & (x))
474#define WORD_REG_BITS_IS_ON(x, p) (ioread16((p)) & (x))
475#define DWORD_REG_BITS_IS_ON(x, p) (ioread32((p)) & (x))
476
477#define BYTE_REG_BITS_OFF(x, p) do { iowrite8(ioread8((p)) & (~(x)), (p)); } while (0)
478#define WORD_REG_BITS_OFF(x, p) do { iowrite16(ioread16((p)) & (~(x)), (p)); } while (0)
479#define DWORD_REG_BITS_OFF(x, p) do { iowrite32(ioread32((p)) & (~(x)), (p)); } while (0)
480
481#define BYTE_REG_BITS_SET(x, m, p) do { iowrite8((ioread8((p)) & (~(m)))|(x), (p)); } while (0)
482#define WORD_REG_BITS_SET(x, m, p) do { iowrite16((ioread16((p)) & (~(m)))|(x), (p)); } while (0)
483#define DWORD_REG_BITS_SET(x, m, p) do { iowrite32((ioread32((p)) & (~(m)))|(x), (p)); } while (0)
484
485
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486static int mdio_read(struct net_device *dev, int phy_id, int location);
487static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
488static int rhine_open(struct net_device *dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800489static void rhine_reset_task(struct work_struct *work);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100490static void rhine_slow_event_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491static void rhine_tx_timeout(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000492static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
493 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100494static irqreturn_t rhine_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495static void rhine_tx(struct net_device *dev);
Roger Luethi633949a2006-08-14 23:00:17 -0700496static int rhine_rx(struct net_device *dev, int limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497static void rhine_set_rx_mode(struct net_device *dev);
498static struct net_device_stats *rhine_get_stats(struct net_device *dev);
499static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Jeff Garzik7282d492006-09-13 14:30:00 -0400500static const struct ethtool_ops netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501static int rhine_close(struct net_device *dev);
Jiri Pirko8e586132011-12-08 19:52:37 -0500502static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid);
503static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100504static void rhine_restart_tx(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000506static void rhine_wait_bit(struct rhine_private *rp, u8 reg, u8 mask, bool low)
Francois Romieua384a332012-01-07 22:19:36 +0100507{
508 void __iomem *ioaddr = rp->base;
509 int i;
510
511 for (i = 0; i < 1024; i++) {
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000512 bool has_mask_bits = !!(ioread8(ioaddr + reg) & mask);
513
514 if (low ^ has_mask_bits)
Francois Romieua384a332012-01-07 22:19:36 +0100515 break;
516 udelay(10);
517 }
518 if (i > 64) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100519 netif_dbg(rp, hw, rp->dev, "%s bit wait (%02x/%02x) cycle "
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000520 "count: %04d\n", low ? "low" : "high", reg, mask, i);
Francois Romieua384a332012-01-07 22:19:36 +0100521 }
522}
523
524static void rhine_wait_bit_high(struct rhine_private *rp, u8 reg, u8 mask)
525{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000526 rhine_wait_bit(rp, reg, mask, false);
Francois Romieua384a332012-01-07 22:19:36 +0100527}
528
529static void rhine_wait_bit_low(struct rhine_private *rp, u8 reg, u8 mask)
530{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000531 rhine_wait_bit(rp, reg, mask, true);
Francois Romieua384a332012-01-07 22:19:36 +0100532}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Francois Romieua20a28b2011-12-30 14:53:58 +0100534static u32 rhine_get_events(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 void __iomem *ioaddr = rp->base;
537 u32 intr_status;
538
539 intr_status = ioread16(ioaddr + IntrStatus);
540 /* On Rhine-II, Bit 3 indicates Tx descriptor write-back race. */
541 if (rp->quirks & rqStatusWBRace)
542 intr_status |= ioread8(ioaddr + IntrStatus2) << 16;
543 return intr_status;
544}
545
Francois Romieua20a28b2011-12-30 14:53:58 +0100546static void rhine_ack_events(struct rhine_private *rp, u32 mask)
547{
548 void __iomem *ioaddr = rp->base;
549
550 if (rp->quirks & rqStatusWBRace)
551 iowrite8(mask >> 16, ioaddr + IntrStatus2);
552 iowrite16(mask, ioaddr + IntrStatus);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100553 mmiowb();
Francois Romieua20a28b2011-12-30 14:53:58 +0100554}
555
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556/*
557 * Get power related registers into sane state.
558 * Notify user about past WOL event.
559 */
560static void rhine_power_init(struct net_device *dev)
561{
562 struct rhine_private *rp = netdev_priv(dev);
563 void __iomem *ioaddr = rp->base;
564 u16 wolstat;
565
566 if (rp->quirks & rqWOL) {
567 /* Make sure chip is in power state D0 */
568 iowrite8(ioread8(ioaddr + StickyHW) & 0xFC, ioaddr + StickyHW);
569
570 /* Disable "force PME-enable" */
571 iowrite8(0x80, ioaddr + WOLcgClr);
572
573 /* Clear power-event config bits (WOL) */
574 iowrite8(0xFF, ioaddr + WOLcrClr);
575 /* More recent cards can manage two additional patterns */
576 if (rp->quirks & rq6patterns)
577 iowrite8(0x03, ioaddr + WOLcrClr1);
578
579 /* Save power-event status bits */
580 wolstat = ioread8(ioaddr + PwrcsrSet);
581 if (rp->quirks & rq6patterns)
582 wolstat |= (ioread8(ioaddr + PwrcsrSet1) & 0x03) << 8;
583
584 /* Clear power-event status bits */
585 iowrite8(0xFF, ioaddr + PwrcsrClr);
586 if (rp->quirks & rq6patterns)
587 iowrite8(0x03, ioaddr + PwrcsrClr1);
588
589 if (wolstat) {
590 char *reason;
591 switch (wolstat) {
592 case WOLmagic:
593 reason = "Magic packet";
594 break;
595 case WOLlnkon:
596 reason = "Link went up";
597 break;
598 case WOLlnkoff:
599 reason = "Link went down";
600 break;
601 case WOLucast:
602 reason = "Unicast packet";
603 break;
604 case WOLbmcast:
605 reason = "Multicast/broadcast packet";
606 break;
607 default:
608 reason = "Unknown";
609 }
Joe Perchesdf4511f2011-04-16 14:15:25 +0000610 netdev_info(dev, "Woke system up. Reason: %s\n",
611 reason);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 }
613 }
614}
615
616static void rhine_chip_reset(struct net_device *dev)
617{
618 struct rhine_private *rp = netdev_priv(dev);
619 void __iomem *ioaddr = rp->base;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100620 u8 cmd1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
622 iowrite8(Cmd1Reset, ioaddr + ChipCmd1);
623 IOSYNC;
624
625 if (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000626 netdev_info(dev, "Reset not complete yet. Trying harder.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627
628 /* Force reset */
629 if (rp->quirks & rqForceReset)
630 iowrite8(0x40, ioaddr + MiscCmd);
631
632 /* Reset can take somewhat longer (rare) */
Francois Romieua384a332012-01-07 22:19:36 +0100633 rhine_wait_bit_low(rp, ChipCmd1, Cmd1Reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 }
635
Francois Romieufc3e0f82012-01-07 22:39:37 +0100636 cmd1 = ioread8(ioaddr + ChipCmd1);
637 netif_info(rp, hw, dev, "Reset %s\n", (cmd1 & Cmd1Reset) ?
638 "failed" : "succeeded");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639}
640
641#ifdef USE_MMIO
642static void enable_mmio(long pioaddr, u32 quirks)
643{
644 int n;
645 if (quirks & rqRhineI) {
646 /* More recent docs say that this bit is reserved ... */
647 n = inb(pioaddr + ConfigA) | 0x20;
648 outb(n, pioaddr + ConfigA);
649 } else {
650 n = inb(pioaddr + ConfigD) | 0x80;
651 outb(n, pioaddr + ConfigD);
652 }
653}
654#endif
655
656/*
657 * Loads bytes 0x00-0x05, 0x6E-0x6F, 0x78-0x7B from EEPROM
658 * (plus 0x6C for Rhine-I/II)
659 */
Bill Pemberton76e239e2012-12-03 09:23:48 -0500660static void rhine_reload_eeprom(long pioaddr, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661{
662 struct rhine_private *rp = netdev_priv(dev);
663 void __iomem *ioaddr = rp->base;
Francois Romieua384a332012-01-07 22:19:36 +0100664 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 outb(0x20, pioaddr + MACRegEEcsr);
Francois Romieua384a332012-01-07 22:19:36 +0100667 for (i = 0; i < 1024; i++) {
668 if (!(inb(pioaddr + MACRegEEcsr) & 0x20))
669 break;
670 }
671 if (i > 512)
672 pr_info("%4d cycles used @ %s:%d\n", i, __func__, __LINE__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
674#ifdef USE_MMIO
675 /*
676 * Reloading from EEPROM overwrites ConfigA-D, so we must re-enable
677 * MMIO. If reloading EEPROM was done first this could be avoided, but
678 * it is not known if that still works with the "win98-reboot" problem.
679 */
680 enable_mmio(pioaddr, rp->quirks);
681#endif
682
683 /* Turn off EEPROM-controlled wake-up (magic packet) */
684 if (rp->quirks & rqWOL)
685 iowrite8(ioread8(ioaddr + ConfigA) & 0xFC, ioaddr + ConfigA);
686
687}
688
689#ifdef CONFIG_NET_POLL_CONTROLLER
690static void rhine_poll(struct net_device *dev)
691{
Francois Romieu05d334e2012-03-09 15:28:18 +0100692 struct rhine_private *rp = netdev_priv(dev);
693 const int irq = rp->pdev->irq;
694
695 disable_irq(irq);
696 rhine_interrupt(irq, dev);
697 enable_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698}
699#endif
700
Francois Romieu269f3112011-12-30 14:43:54 +0100701static void rhine_kick_tx_threshold(struct rhine_private *rp)
702{
703 if (rp->tx_thresh < 0xe0) {
704 void __iomem *ioaddr = rp->base;
705
706 rp->tx_thresh += 0x20;
707 BYTE_REG_BITS_SET(rp->tx_thresh, 0x80, ioaddr + TxConfig);
708 }
709}
710
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100711static void rhine_tx_err(struct rhine_private *rp, u32 status)
712{
713 struct net_device *dev = rp->dev;
714
715 if (status & IntrTxAborted) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100716 netif_info(rp, tx_err, dev,
717 "Abort %08x, frame dropped\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100718 }
719
720 if (status & IntrTxUnderrun) {
721 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100722 netif_info(rp, tx_err ,dev, "Transmitter underrun, "
723 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100724 }
725
Francois Romieufc3e0f82012-01-07 22:39:37 +0100726 if (status & IntrTxDescRace)
727 netif_info(rp, tx_err, dev, "Tx descriptor write-back race\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100728
729 if ((status & IntrTxError) &&
730 (status & (IntrTxAborted | IntrTxUnderrun | IntrTxDescRace)) == 0) {
731 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100732 netif_info(rp, tx_err, dev, "Unspecified error. "
733 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100734 }
735
736 rhine_restart_tx(dev);
737}
738
739static void rhine_update_rx_crc_and_missed_errord(struct rhine_private *rp)
740{
741 void __iomem *ioaddr = rp->base;
742 struct net_device_stats *stats = &rp->dev->stats;
743
744 stats->rx_crc_errors += ioread16(ioaddr + RxCRCErrs);
745 stats->rx_missed_errors += ioread16(ioaddr + RxMissed);
746
747 /*
748 * Clears the "tally counters" for CRC errors and missed frames(?).
749 * It has been reported that some chips need a write of 0 to clear
750 * these, for others the counters are set to 1 when written to and
751 * instead cleared when read. So we clear them both ways ...
752 */
753 iowrite32(0, ioaddr + RxMissed);
754 ioread16(ioaddr + RxCRCErrs);
755 ioread16(ioaddr + RxMissed);
756}
757
758#define RHINE_EVENT_NAPI_RX (IntrRxDone | \
759 IntrRxErr | \
760 IntrRxEmpty | \
761 IntrRxOverflow | \
762 IntrRxDropped | \
763 IntrRxNoBuf | \
764 IntrRxWakeUp)
765
766#define RHINE_EVENT_NAPI_TX_ERR (IntrTxError | \
767 IntrTxAborted | \
768 IntrTxUnderrun | \
769 IntrTxDescRace)
770#define RHINE_EVENT_NAPI_TX (IntrTxDone | RHINE_EVENT_NAPI_TX_ERR)
771
772#define RHINE_EVENT_NAPI (RHINE_EVENT_NAPI_RX | \
773 RHINE_EVENT_NAPI_TX | \
774 IntrStatsMax)
775#define RHINE_EVENT_SLOW (IntrPCIErr | IntrLinkChange)
776#define RHINE_EVENT (RHINE_EVENT_NAPI | RHINE_EVENT_SLOW)
777
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700778static int rhine_napipoll(struct napi_struct *napi, int budget)
Roger Luethi633949a2006-08-14 23:00:17 -0700779{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700780 struct rhine_private *rp = container_of(napi, struct rhine_private, napi);
781 struct net_device *dev = rp->dev;
Roger Luethi633949a2006-08-14 23:00:17 -0700782 void __iomem *ioaddr = rp->base;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100783 u16 enable_mask = RHINE_EVENT & 0xffff;
784 int work_done = 0;
785 u32 status;
Roger Luethi633949a2006-08-14 23:00:17 -0700786
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100787 status = rhine_get_events(rp);
788 rhine_ack_events(rp, status & ~RHINE_EVENT_SLOW);
789
790 if (status & RHINE_EVENT_NAPI_RX)
791 work_done += rhine_rx(dev, budget);
792
793 if (status & RHINE_EVENT_NAPI_TX) {
794 if (status & RHINE_EVENT_NAPI_TX_ERR) {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100795 /* Avoid scavenging before Tx engine turned off */
Francois Romieua384a332012-01-07 22:19:36 +0100796 rhine_wait_bit_low(rp, ChipCmd, CmdTxOn);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100797 if (ioread8(ioaddr + ChipCmd) & CmdTxOn)
798 netif_warn(rp, tx_err, dev, "Tx still on\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100799 }
Francois Romieufc3e0f82012-01-07 22:39:37 +0100800
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100801 rhine_tx(dev);
802
803 if (status & RHINE_EVENT_NAPI_TX_ERR)
804 rhine_tx_err(rp, status);
805 }
806
807 if (status & IntrStatsMax) {
808 spin_lock(&rp->lock);
809 rhine_update_rx_crc_and_missed_errord(rp);
810 spin_unlock(&rp->lock);
811 }
812
813 if (status & RHINE_EVENT_SLOW) {
814 enable_mask &= ~RHINE_EVENT_SLOW;
815 schedule_work(&rp->slow_event_task);
816 }
Roger Luethi633949a2006-08-14 23:00:17 -0700817
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700818 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800819 napi_complete(napi);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100820 iowrite16(enable_mask, ioaddr + IntrEnable);
821 mmiowb();
Roger Luethi633949a2006-08-14 23:00:17 -0700822 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700823 return work_done;
Roger Luethi633949a2006-08-14 23:00:17 -0700824}
Roger Luethi633949a2006-08-14 23:00:17 -0700825
Bill Pemberton76e239e2012-12-03 09:23:48 -0500826static void rhine_hw_init(struct net_device *dev, long pioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827{
828 struct rhine_private *rp = netdev_priv(dev);
829
830 /* Reset the chip to erase previous misconfiguration. */
831 rhine_chip_reset(dev);
832
833 /* Rhine-I needs extra time to recuperate before EEPROM reload */
834 if (rp->quirks & rqRhineI)
835 msleep(5);
836
837 /* Reload EEPROM controlled bytes cleared by soft reset */
838 rhine_reload_eeprom(pioaddr, dev);
839}
840
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800841static const struct net_device_ops rhine_netdev_ops = {
842 .ndo_open = rhine_open,
843 .ndo_stop = rhine_close,
844 .ndo_start_xmit = rhine_start_tx,
845 .ndo_get_stats = rhine_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000846 .ndo_set_rx_mode = rhine_set_rx_mode,
Ben Hutchings635ecaa2009-07-09 17:59:01 +0000847 .ndo_change_mtu = eth_change_mtu,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800848 .ndo_validate_addr = eth_validate_addr,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +0000849 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800850 .ndo_do_ioctl = netdev_ioctl,
851 .ndo_tx_timeout = rhine_tx_timeout,
Roger Luethi38f49e82010-12-06 00:59:40 +0000852 .ndo_vlan_rx_add_vid = rhine_vlan_rx_add_vid,
853 .ndo_vlan_rx_kill_vid = rhine_vlan_rx_kill_vid,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800854#ifdef CONFIG_NET_POLL_CONTROLLER
855 .ndo_poll_controller = rhine_poll,
856#endif
857};
858
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +0000859static int rhine_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860{
861 struct net_device *dev;
862 struct rhine_private *rp;
863 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 u32 quirks;
865 long pioaddr;
866 long memaddr;
867 void __iomem *ioaddr;
868 int io_size, phy_id;
869 const char *name;
870#ifdef USE_MMIO
871 int bar = 1;
872#else
873 int bar = 0;
874#endif
875
876/* when built into the kernel, we only print version if device is found */
877#ifndef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +0000878 pr_info_once("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879#endif
880
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 io_size = 256;
882 phy_id = 0;
883 quirks = 0;
884 name = "Rhine";
Auke Kok44c10132007-06-08 15:46:36 -0700885 if (pdev->revision < VTunknown0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 quirks = rqRhineI;
887 io_size = 128;
888 }
Auke Kok44c10132007-06-08 15:46:36 -0700889 else if (pdev->revision >= VT6102) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 quirks = rqWOL | rqForceReset;
Auke Kok44c10132007-06-08 15:46:36 -0700891 if (pdev->revision < VT6105) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 name = "Rhine II";
893 quirks |= rqStatusWBRace; /* Rhine-II exclusive */
894 }
895 else {
896 phy_id = 1; /* Integrated PHY, phy_id fixed to 1 */
Auke Kok44c10132007-06-08 15:46:36 -0700897 if (pdev->revision >= VT6105_B0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 quirks |= rq6patterns;
Auke Kok44c10132007-06-08 15:46:36 -0700899 if (pdev->revision < VT6105M)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 name = "Rhine III";
901 else
902 name = "Rhine III (Management Adapter)";
903 }
904 }
905
906 rc = pci_enable_device(pdev);
907 if (rc)
908 goto err_out;
909
910 /* this should always be supported */
Yang Hongyang284901a2009-04-06 19:01:15 -0700911 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 if (rc) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000913 dev_err(&pdev->dev,
914 "32-bit PCI DMA addresses not supported by the card!?\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 goto err_out;
916 }
917
918 /* sanity check */
919 if ((pci_resource_len(pdev, 0) < io_size) ||
920 (pci_resource_len(pdev, 1) < io_size)) {
921 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000922 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 goto err_out;
924 }
925
926 pioaddr = pci_resource_start(pdev, 0);
927 memaddr = pci_resource_start(pdev, 1);
928
929 pci_set_master(pdev);
930
931 dev = alloc_etherdev(sizeof(struct rhine_private));
932 if (!dev) {
933 rc = -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 goto err_out;
935 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 SET_NETDEV_DEV(dev, &pdev->dev);
937
938 rp = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700939 rp->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 rp->quirks = quirks;
941 rp->pioaddr = pioaddr;
942 rp->pdev = pdev;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100943 rp->msg_enable = netif_msg_init(debug, RHINE_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944
945 rc = pci_request_regions(pdev, DRV_NAME);
946 if (rc)
947 goto err_out_free_netdev;
948
949 ioaddr = pci_iomap(pdev, bar, io_size);
950 if (!ioaddr) {
951 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000952 dev_err(&pdev->dev,
953 "ioremap failed for device %s, region 0x%X @ 0x%lX\n",
954 pci_name(pdev), io_size, memaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 goto err_out_free_res;
956 }
957
958#ifdef USE_MMIO
959 enable_mmio(pioaddr, quirks);
960
961 /* Check that selected MMIO registers match the PIO ones */
962 i = 0;
963 while (mmio_verify_registers[i]) {
964 int reg = mmio_verify_registers[i++];
965 unsigned char a = inb(pioaddr+reg);
966 unsigned char b = readb(ioaddr+reg);
967 if (a != b) {
968 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000969 dev_err(&pdev->dev,
970 "MMIO do not match PIO [%02x] (%02x != %02x)\n",
971 reg, a, b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 goto err_out_unmap;
973 }
974 }
975#endif /* USE_MMIO */
976
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 rp->base = ioaddr;
978
979 /* Get chip registers into a sane state */
980 rhine_power_init(dev);
981 rhine_hw_init(dev, pioaddr);
982
983 for (i = 0; i < 6; i++)
984 dev->dev_addr[i] = ioread8(ioaddr + StationAddr + i);
985
Joe Perches482e3fe2011-04-16 14:15:26 +0000986 if (!is_valid_ether_addr(dev->dev_addr)) {
987 /* Report it and use a random ethernet address instead */
988 netdev_err(dev, "Invalid MAC address: %pM\n", dev->dev_addr);
Danny Kukawkaf2cedb62012-02-15 06:45:39 +0000989 eth_hw_addr_random(dev);
Joe Perches482e3fe2011-04-16 14:15:26 +0000990 netdev_info(dev, "Using random MAC address: %pM\n",
991 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 }
993
994 /* For Rhine-I/II, phy_id is loaded from EEPROM */
995 if (!phy_id)
996 phy_id = ioread8(ioaddr + 0x6C);
997
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 spin_lock_init(&rp->lock);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100999 mutex_init(&rp->task_lock);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001000 INIT_WORK(&rp->reset_task, rhine_reset_task);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001001 INIT_WORK(&rp->slow_event_task, rhine_slow_event_task);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001002
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 rp->mii_if.dev = dev;
1004 rp->mii_if.mdio_read = mdio_read;
1005 rp->mii_if.mdio_write = mdio_write;
1006 rp->mii_if.phy_id_mask = 0x1f;
1007 rp->mii_if.reg_num_mask = 0x1f;
1008
1009 /* The chip-specific entries in the device structure. */
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001010 dev->netdev_ops = &rhine_netdev_ops;
1011 dev->ethtool_ops = &netdev_ethtool_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001013
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001014 netif_napi_add(dev, &rp->napi, rhine_napipoll, 64);
Francois Romieu32b0f532008-07-11 00:30:14 +02001015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 if (rp->quirks & rqRhineI)
1017 dev->features |= NETIF_F_SG|NETIF_F_HW_CSUM;
1018
Roger Luethi38f49e82010-12-06 00:59:40 +00001019 if (pdev->revision >= VT6105M)
1020 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX |
1021 NETIF_F_HW_VLAN_FILTER;
1022
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 /* dev->name not defined before register_netdev()! */
1024 rc = register_netdev(dev);
1025 if (rc)
1026 goto err_out_unmap;
1027
Joe Perchesdf4511f2011-04-16 14:15:25 +00001028 netdev_info(dev, "VIA %s at 0x%lx, %pM, IRQ %d\n",
1029 name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030#ifdef USE_MMIO
Joe Perchesdf4511f2011-04-16 14:15:25 +00001031 memaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032#else
Joe Perchesdf4511f2011-04-16 14:15:25 +00001033 (long)ioaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034#endif
Joe Perchesdf4511f2011-04-16 14:15:25 +00001035 dev->dev_addr, pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
1037 pci_set_drvdata(pdev, dev);
1038
1039 {
1040 u16 mii_cmd;
1041 int mii_status = mdio_read(dev, phy_id, 1);
1042 mii_cmd = mdio_read(dev, phy_id, MII_BMCR) & ~BMCR_ISOLATE;
1043 mdio_write(dev, phy_id, MII_BMCR, mii_cmd);
1044 if (mii_status != 0xffff && mii_status != 0x0000) {
1045 rp->mii_if.advertising = mdio_read(dev, phy_id, 4);
Joe Perchesdf4511f2011-04-16 14:15:25 +00001046 netdev_info(dev,
1047 "MII PHY found at address %d, status 0x%04x advertising %04x Link %04x\n",
1048 phy_id,
1049 mii_status, rp->mii_if.advertising,
1050 mdio_read(dev, phy_id, 5));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
1052 /* set IFF_RUNNING */
1053 if (mii_status & BMSR_LSTATUS)
1054 netif_carrier_on(dev);
1055 else
1056 netif_carrier_off(dev);
1057
1058 }
1059 }
1060 rp->mii_if.phy_id = phy_id;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001061 if (avoid_D3)
1062 netif_info(rp, probe, dev, "No D3 power state at shutdown\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
1064 return 0;
1065
1066err_out_unmap:
1067 pci_iounmap(pdev, ioaddr);
1068err_out_free_res:
1069 pci_release_regions(pdev);
1070err_out_free_netdev:
1071 free_netdev(dev);
1072err_out:
1073 return rc;
1074}
1075
1076static int alloc_ring(struct net_device* dev)
1077{
1078 struct rhine_private *rp = netdev_priv(dev);
1079 void *ring;
1080 dma_addr_t ring_dma;
1081
1082 ring = pci_alloc_consistent(rp->pdev,
1083 RX_RING_SIZE * sizeof(struct rx_desc) +
1084 TX_RING_SIZE * sizeof(struct tx_desc),
1085 &ring_dma);
1086 if (!ring) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001087 netdev_err(dev, "Could not allocate DMA memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 return -ENOMEM;
1089 }
1090 if (rp->quirks & rqRhineI) {
1091 rp->tx_bufs = pci_alloc_consistent(rp->pdev,
1092 PKT_BUF_SZ * TX_RING_SIZE,
1093 &rp->tx_bufs_dma);
1094 if (rp->tx_bufs == NULL) {
1095 pci_free_consistent(rp->pdev,
1096 RX_RING_SIZE * sizeof(struct rx_desc) +
1097 TX_RING_SIZE * sizeof(struct tx_desc),
1098 ring, ring_dma);
1099 return -ENOMEM;
1100 }
1101 }
1102
1103 rp->rx_ring = ring;
1104 rp->tx_ring = ring + RX_RING_SIZE * sizeof(struct rx_desc);
1105 rp->rx_ring_dma = ring_dma;
1106 rp->tx_ring_dma = ring_dma + RX_RING_SIZE * sizeof(struct rx_desc);
1107
1108 return 0;
1109}
1110
1111static void free_ring(struct net_device* dev)
1112{
1113 struct rhine_private *rp = netdev_priv(dev);
1114
1115 pci_free_consistent(rp->pdev,
1116 RX_RING_SIZE * sizeof(struct rx_desc) +
1117 TX_RING_SIZE * sizeof(struct tx_desc),
1118 rp->rx_ring, rp->rx_ring_dma);
1119 rp->tx_ring = NULL;
1120
1121 if (rp->tx_bufs)
1122 pci_free_consistent(rp->pdev, PKT_BUF_SZ * TX_RING_SIZE,
1123 rp->tx_bufs, rp->tx_bufs_dma);
1124
1125 rp->tx_bufs = NULL;
1126
1127}
1128
1129static void alloc_rbufs(struct net_device *dev)
1130{
1131 struct rhine_private *rp = netdev_priv(dev);
1132 dma_addr_t next;
1133 int i;
1134
1135 rp->dirty_rx = rp->cur_rx = 0;
1136
1137 rp->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
1138 rp->rx_head_desc = &rp->rx_ring[0];
1139 next = rp->rx_ring_dma;
1140
1141 /* Init the ring entries */
1142 for (i = 0; i < RX_RING_SIZE; i++) {
1143 rp->rx_ring[i].rx_status = 0;
1144 rp->rx_ring[i].desc_length = cpu_to_le32(rp->rx_buf_sz);
1145 next += sizeof(struct rx_desc);
1146 rp->rx_ring[i].next_desc = cpu_to_le32(next);
1147 rp->rx_skbuff[i] = NULL;
1148 }
1149 /* Mark the last entry as wrapping the ring. */
1150 rp->rx_ring[i-1].next_desc = cpu_to_le32(rp->rx_ring_dma);
1151
1152 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1153 for (i = 0; i < RX_RING_SIZE; i++) {
Kevin Lob26b5552008-08-27 11:35:09 +08001154 struct sk_buff *skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 rp->rx_skbuff[i] = skb;
1156 if (skb == NULL)
1157 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159 rp->rx_skbuff_dma[i] =
David S. Miller689be432005-06-28 15:25:31 -07001160 pci_map_single(rp->pdev, skb->data, rp->rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 PCI_DMA_FROMDEVICE);
1162
1163 rp->rx_ring[i].addr = cpu_to_le32(rp->rx_skbuff_dma[i]);
1164 rp->rx_ring[i].rx_status = cpu_to_le32(DescOwn);
1165 }
1166 rp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1167}
1168
1169static void free_rbufs(struct net_device* dev)
1170{
1171 struct rhine_private *rp = netdev_priv(dev);
1172 int i;
1173
1174 /* Free all the skbuffs in the Rx queue. */
1175 for (i = 0; i < RX_RING_SIZE; i++) {
1176 rp->rx_ring[i].rx_status = 0;
1177 rp->rx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1178 if (rp->rx_skbuff[i]) {
1179 pci_unmap_single(rp->pdev,
1180 rp->rx_skbuff_dma[i],
1181 rp->rx_buf_sz, PCI_DMA_FROMDEVICE);
1182 dev_kfree_skb(rp->rx_skbuff[i]);
1183 }
1184 rp->rx_skbuff[i] = NULL;
1185 }
1186}
1187
1188static void alloc_tbufs(struct net_device* dev)
1189{
1190 struct rhine_private *rp = netdev_priv(dev);
1191 dma_addr_t next;
1192 int i;
1193
1194 rp->dirty_tx = rp->cur_tx = 0;
1195 next = rp->tx_ring_dma;
1196 for (i = 0; i < TX_RING_SIZE; i++) {
1197 rp->tx_skbuff[i] = NULL;
1198 rp->tx_ring[i].tx_status = 0;
1199 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1200 next += sizeof(struct tx_desc);
1201 rp->tx_ring[i].next_desc = cpu_to_le32(next);
Roger Luethi4be5de22006-04-04 20:49:16 +02001202 if (rp->quirks & rqRhineI)
1203 rp->tx_buf[i] = &rp->tx_bufs[i * PKT_BUF_SZ];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 }
1205 rp->tx_ring[i-1].next_desc = cpu_to_le32(rp->tx_ring_dma);
1206
1207}
1208
1209static void free_tbufs(struct net_device* dev)
1210{
1211 struct rhine_private *rp = netdev_priv(dev);
1212 int i;
1213
1214 for (i = 0; i < TX_RING_SIZE; i++) {
1215 rp->tx_ring[i].tx_status = 0;
1216 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1217 rp->tx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1218 if (rp->tx_skbuff[i]) {
1219 if (rp->tx_skbuff_dma[i]) {
1220 pci_unmap_single(rp->pdev,
1221 rp->tx_skbuff_dma[i],
1222 rp->tx_skbuff[i]->len,
1223 PCI_DMA_TODEVICE);
1224 }
1225 dev_kfree_skb(rp->tx_skbuff[i]);
1226 }
1227 rp->tx_skbuff[i] = NULL;
1228 rp->tx_buf[i] = NULL;
1229 }
1230}
1231
1232static void rhine_check_media(struct net_device *dev, unsigned int init_media)
1233{
1234 struct rhine_private *rp = netdev_priv(dev);
1235 void __iomem *ioaddr = rp->base;
1236
Francois Romieufc3e0f82012-01-07 22:39:37 +01001237 mii_check_media(&rp->mii_if, netif_msg_link(rp), init_media);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
1239 if (rp->mii_if.full_duplex)
1240 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1FDuplex,
1241 ioaddr + ChipCmd1);
1242 else
1243 iowrite8(ioread8(ioaddr + ChipCmd1) & ~Cmd1FDuplex,
1244 ioaddr + ChipCmd1);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001245
1246 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1247 rp->mii_if.force_media, netif_carrier_ok(dev));
Roger Luethi00b428c2006-03-28 20:53:56 +02001248}
1249
1250/* Called after status of force_media possibly changed */
Adrian Bunk0761be42006-04-10 23:22:21 -07001251static void rhine_set_carrier(struct mii_if_info *mii)
Roger Luethi00b428c2006-03-28 20:53:56 +02001252{
Francois Romieufc3e0f82012-01-07 22:39:37 +01001253 struct net_device *dev = mii->dev;
1254 struct rhine_private *rp = netdev_priv(dev);
1255
Roger Luethi00b428c2006-03-28 20:53:56 +02001256 if (mii->force_media) {
1257 /* autoneg is off: Link is always assumed to be up */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001258 if (!netif_carrier_ok(dev))
1259 netif_carrier_on(dev);
1260 } else /* Let MMI library update carrier status */
1261 rhine_check_media(dev, 0);
1262
1263 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1264 mii->force_media, netif_carrier_ok(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265}
1266
Roger Luethi38f49e82010-12-06 00:59:40 +00001267/**
1268 * rhine_set_cam - set CAM multicast filters
1269 * @ioaddr: register block of this Rhine
1270 * @idx: multicast CAM index [0..MCAM_SIZE-1]
1271 * @addr: multicast address (6 bytes)
1272 *
1273 * Load addresses into multicast filters.
1274 */
1275static void rhine_set_cam(void __iomem *ioaddr, int idx, u8 *addr)
1276{
1277 int i;
1278
1279 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1280 wmb();
1281
1282 /* Paranoid -- idx out of range should never happen */
1283 idx &= (MCAM_SIZE - 1);
1284
1285 iowrite8((u8) idx, ioaddr + CamAddr);
1286
1287 for (i = 0; i < 6; i++, addr++)
1288 iowrite8(*addr, ioaddr + MulticastFilter0 + i);
1289 udelay(10);
1290 wmb();
1291
1292 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1293 udelay(10);
1294
1295 iowrite8(0, ioaddr + CamCon);
1296}
1297
1298/**
1299 * rhine_set_vlan_cam - set CAM VLAN filters
1300 * @ioaddr: register block of this Rhine
1301 * @idx: VLAN CAM index [0..VCAM_SIZE-1]
1302 * @addr: VLAN ID (2 bytes)
1303 *
1304 * Load addresses into VLAN filters.
1305 */
1306static void rhine_set_vlan_cam(void __iomem *ioaddr, int idx, u8 *addr)
1307{
1308 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1309 wmb();
1310
1311 /* Paranoid -- idx out of range should never happen */
1312 idx &= (VCAM_SIZE - 1);
1313
1314 iowrite8((u8) idx, ioaddr + CamAddr);
1315
1316 iowrite16(*((u16 *) addr), ioaddr + MulticastFilter0 + 6);
1317 udelay(10);
1318 wmb();
1319
1320 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1321 udelay(10);
1322
1323 iowrite8(0, ioaddr + CamCon);
1324}
1325
1326/**
1327 * rhine_set_cam_mask - set multicast CAM mask
1328 * @ioaddr: register block of this Rhine
1329 * @mask: multicast CAM mask
1330 *
1331 * Mask sets multicast filters active/inactive.
1332 */
1333static void rhine_set_cam_mask(void __iomem *ioaddr, u32 mask)
1334{
1335 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1336 wmb();
1337
1338 /* write mask */
1339 iowrite32(mask, ioaddr + CamMask);
1340
1341 /* disable CAMEN */
1342 iowrite8(0, ioaddr + CamCon);
1343}
1344
1345/**
1346 * rhine_set_vlan_cam_mask - set VLAN CAM mask
1347 * @ioaddr: register block of this Rhine
1348 * @mask: VLAN CAM mask
1349 *
1350 * Mask sets VLAN filters active/inactive.
1351 */
1352static void rhine_set_vlan_cam_mask(void __iomem *ioaddr, u32 mask)
1353{
1354 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1355 wmb();
1356
1357 /* write mask */
1358 iowrite32(mask, ioaddr + CamMask);
1359
1360 /* disable CAMEN */
1361 iowrite8(0, ioaddr + CamCon);
1362}
1363
1364/**
1365 * rhine_init_cam_filter - initialize CAM filters
1366 * @dev: network device
1367 *
1368 * Initialize (disable) hardware VLAN and multicast support on this
1369 * Rhine.
1370 */
1371static void rhine_init_cam_filter(struct net_device *dev)
1372{
1373 struct rhine_private *rp = netdev_priv(dev);
1374 void __iomem *ioaddr = rp->base;
1375
1376 /* Disable all CAMs */
1377 rhine_set_vlan_cam_mask(ioaddr, 0);
1378 rhine_set_cam_mask(ioaddr, 0);
1379
1380 /* disable hardware VLAN support */
1381 BYTE_REG_BITS_ON(TCR_PQEN, ioaddr + TxConfig);
1382 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
1383}
1384
1385/**
1386 * rhine_update_vcam - update VLAN CAM filters
1387 * @rp: rhine_private data of this Rhine
1388 *
1389 * Update VLAN CAM filters to match configuration change.
1390 */
1391static void rhine_update_vcam(struct net_device *dev)
1392{
1393 struct rhine_private *rp = netdev_priv(dev);
1394 void __iomem *ioaddr = rp->base;
1395 u16 vid;
1396 u32 vCAMmask = 0; /* 32 vCAMs (6105M and better) */
1397 unsigned int i = 0;
1398
1399 for_each_set_bit(vid, rp->active_vlans, VLAN_N_VID) {
1400 rhine_set_vlan_cam(ioaddr, i, (u8 *)&vid);
1401 vCAMmask |= 1 << i;
1402 if (++i >= VCAM_SIZE)
1403 break;
1404 }
1405 rhine_set_vlan_cam_mask(ioaddr, vCAMmask);
1406}
1407
Jiri Pirko8e586132011-12-08 19:52:37 -05001408static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001409{
1410 struct rhine_private *rp = netdev_priv(dev);
1411
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001412 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001413 set_bit(vid, rp->active_vlans);
1414 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001415 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001416 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001417}
1418
Jiri Pirko8e586132011-12-08 19:52:37 -05001419static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001420{
1421 struct rhine_private *rp = netdev_priv(dev);
1422
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001423 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001424 clear_bit(vid, rp->active_vlans);
1425 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001426 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001427 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001428}
1429
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430static void init_registers(struct net_device *dev)
1431{
1432 struct rhine_private *rp = netdev_priv(dev);
1433 void __iomem *ioaddr = rp->base;
1434 int i;
1435
1436 for (i = 0; i < 6; i++)
1437 iowrite8(dev->dev_addr[i], ioaddr + StationAddr + i);
1438
1439 /* Initialize other registers. */
1440 iowrite16(0x0006, ioaddr + PCIBusConfig); /* Tune configuration??? */
1441 /* Configure initial FIFO thresholds. */
1442 iowrite8(0x20, ioaddr + TxConfig);
1443 rp->tx_thresh = 0x20;
1444 rp->rx_thresh = 0x60; /* Written in rhine_set_rx_mode(). */
1445
1446 iowrite32(rp->rx_ring_dma, ioaddr + RxRingPtr);
1447 iowrite32(rp->tx_ring_dma, ioaddr + TxRingPtr);
1448
1449 rhine_set_rx_mode(dev);
1450
Roger Luethi38f49e82010-12-06 00:59:40 +00001451 if (rp->pdev->revision >= VT6105M)
1452 rhine_init_cam_filter(dev);
1453
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001454 napi_enable(&rp->napi);
Stephen Hemmingerab197662006-08-14 23:00:18 -07001455
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001456 iowrite16(RHINE_EVENT & 0xffff, ioaddr + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
1458 iowrite16(CmdStart | CmdTxOn | CmdRxOn | (Cmd1NoTxPoll << 8),
1459 ioaddr + ChipCmd);
1460 rhine_check_media(dev, 1);
1461}
1462
1463/* Enable MII link status auto-polling (required for IntrLinkChange) */
Francois Romieua384a332012-01-07 22:19:36 +01001464static void rhine_enable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465{
Francois Romieua384a332012-01-07 22:19:36 +01001466 void __iomem *ioaddr = rp->base;
1467
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 iowrite8(0, ioaddr + MIICmd);
1469 iowrite8(MII_BMSR, ioaddr + MIIRegAddr);
1470 iowrite8(0x80, ioaddr + MIICmd);
1471
Francois Romieua384a332012-01-07 22:19:36 +01001472 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473
1474 iowrite8(MII_BMSR | 0x40, ioaddr + MIIRegAddr);
1475}
1476
1477/* Disable MII link status auto-polling (required for MDIO access) */
Francois Romieua384a332012-01-07 22:19:36 +01001478static void rhine_disable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479{
Francois Romieua384a332012-01-07 22:19:36 +01001480 void __iomem *ioaddr = rp->base;
1481
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 iowrite8(0, ioaddr + MIICmd);
1483
Francois Romieua384a332012-01-07 22:19:36 +01001484 if (rp->quirks & rqRhineI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 iowrite8(0x01, ioaddr + MIIRegAddr); // MII_BMSR
1486
John W. Linville38bb6b22006-05-19 10:51:21 -04001487 /* Can be called from ISR. Evil. */
1488 mdelay(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
1490 /* 0x80 must be set immediately before turning it off */
1491 iowrite8(0x80, ioaddr + MIICmd);
1492
Francois Romieua384a332012-01-07 22:19:36 +01001493 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494
1495 /* Heh. Now clear 0x80 again. */
1496 iowrite8(0, ioaddr + MIICmd);
1497 }
1498 else
Francois Romieua384a332012-01-07 22:19:36 +01001499 rhine_wait_bit_high(rp, MIIRegAddr, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500}
1501
1502/* Read and write over the MII Management Data I/O (MDIO) interface. */
1503
1504static int mdio_read(struct net_device *dev, int phy_id, int regnum)
1505{
1506 struct rhine_private *rp = netdev_priv(dev);
1507 void __iomem *ioaddr = rp->base;
1508 int result;
1509
Francois Romieua384a332012-01-07 22:19:36 +01001510 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
1512 /* rhine_disable_linkmon already cleared MIICmd */
1513 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1514 iowrite8(regnum, ioaddr + MIIRegAddr);
1515 iowrite8(0x40, ioaddr + MIICmd); /* Trigger read */
Francois Romieua384a332012-01-07 22:19:36 +01001516 rhine_wait_bit_low(rp, MIICmd, 0x40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 result = ioread16(ioaddr + MIIData);
1518
Francois Romieua384a332012-01-07 22:19:36 +01001519 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 return result;
1521}
1522
1523static void mdio_write(struct net_device *dev, int phy_id, int regnum, int value)
1524{
1525 struct rhine_private *rp = netdev_priv(dev);
1526 void __iomem *ioaddr = rp->base;
1527
Francois Romieua384a332012-01-07 22:19:36 +01001528 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
1530 /* rhine_disable_linkmon already cleared MIICmd */
1531 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1532 iowrite8(regnum, ioaddr + MIIRegAddr);
1533 iowrite16(value, ioaddr + MIIData);
1534 iowrite8(0x20, ioaddr + MIICmd); /* Trigger write */
Francois Romieua384a332012-01-07 22:19:36 +01001535 rhine_wait_bit_low(rp, MIICmd, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536
Francois Romieua384a332012-01-07 22:19:36 +01001537 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538}
1539
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001540static void rhine_task_disable(struct rhine_private *rp)
1541{
1542 mutex_lock(&rp->task_lock);
1543 rp->task_enable = false;
1544 mutex_unlock(&rp->task_lock);
1545
1546 cancel_work_sync(&rp->slow_event_task);
1547 cancel_work_sync(&rp->reset_task);
1548}
1549
1550static void rhine_task_enable(struct rhine_private *rp)
1551{
1552 mutex_lock(&rp->task_lock);
1553 rp->task_enable = true;
1554 mutex_unlock(&rp->task_lock);
1555}
1556
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557static int rhine_open(struct net_device *dev)
1558{
1559 struct rhine_private *rp = netdev_priv(dev);
1560 void __iomem *ioaddr = rp->base;
1561 int rc;
1562
Julia Lawall76781382009-11-18 08:23:53 +00001563 rc = request_irq(rp->pdev->irq, rhine_interrupt, IRQF_SHARED, dev->name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 dev);
1565 if (rc)
1566 return rc;
1567
Francois Romieufc3e0f82012-01-07 22:39:37 +01001568 netif_dbg(rp, ifup, dev, "%s() irq %d\n", __func__, rp->pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569
1570 rc = alloc_ring(dev);
1571 if (rc) {
1572 free_irq(rp->pdev->irq, dev);
1573 return rc;
1574 }
1575 alloc_rbufs(dev);
1576 alloc_tbufs(dev);
1577 rhine_chip_reset(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001578 rhine_task_enable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 init_registers(dev);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001580
1581 netif_dbg(rp, ifup, dev, "%s() Done - status %04x MII status: %04x\n",
1582 __func__, ioread16(ioaddr + ChipCmd),
1583 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584
1585 netif_start_queue(dev);
1586
1587 return 0;
1588}
1589
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001590static void rhine_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591{
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001592 struct rhine_private *rp = container_of(work, struct rhine_private,
1593 reset_task);
1594 struct net_device *dev = rp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001596 mutex_lock(&rp->task_lock);
1597
1598 if (!rp->task_enable)
1599 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001601 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001602 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
1604 /* clear all descriptors */
1605 free_tbufs(dev);
1606 free_rbufs(dev);
1607 alloc_tbufs(dev);
1608 alloc_rbufs(dev);
1609
1610 /* Reinitialize the hardware. */
1611 rhine_chip_reset(dev);
1612 init_registers(dev);
1613
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001614 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001616 dev->trans_start = jiffies; /* prevent tx timeout */
Eric Dumazet553e2332009-05-27 10:34:50 +00001617 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 netif_wake_queue(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001619
1620out_unlock:
1621 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622}
1623
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001624static void rhine_tx_timeout(struct net_device *dev)
1625{
1626 struct rhine_private *rp = netdev_priv(dev);
1627 void __iomem *ioaddr = rp->base;
1628
Joe Perchesdf4511f2011-04-16 14:15:25 +00001629 netdev_warn(dev, "Transmit timed out, status %04x, PHY status %04x, resetting...\n",
1630 ioread16(ioaddr + IntrStatus),
1631 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001632
1633 schedule_work(&rp->reset_task);
1634}
1635
Stephen Hemminger613573252009-08-31 19:50:58 +00001636static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
1637 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638{
1639 struct rhine_private *rp = netdev_priv(dev);
1640 void __iomem *ioaddr = rp->base;
1641 unsigned entry;
1642
1643 /* Caution: the write order is important here, set the field
1644 with the "ownership" bits last. */
1645
1646 /* Calculate the next Tx descriptor entry. */
1647 entry = rp->cur_tx % TX_RING_SIZE;
1648
Herbert Xu5b057c62006-06-23 02:06:41 -07001649 if (skb_padto(skb, ETH_ZLEN))
Patrick McHardy6ed10652009-06-23 06:03:08 +00001650 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
1652 rp->tx_skbuff[entry] = skb;
1653
1654 if ((rp->quirks & rqRhineI) &&
Patrick McHardy84fa7932006-08-29 16:44:56 -07001655 (((unsigned long)skb->data & 3) || skb_shinfo(skb)->nr_frags != 0 || skb->ip_summed == CHECKSUM_PARTIAL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 /* Must use alignment buffer. */
1657 if (skb->len > PKT_BUF_SZ) {
1658 /* packet too long, drop it */
1659 dev_kfree_skb(skb);
1660 rp->tx_skbuff[entry] = NULL;
Eric Dumazet553e2332009-05-27 10:34:50 +00001661 dev->stats.tx_dropped++;
Patrick McHardy6ed10652009-06-23 06:03:08 +00001662 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 }
Craig Brind3e0d1672006-04-27 02:30:46 -07001664
1665 /* Padding is not copied and so must be redone. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 skb_copy_and_csum_dev(skb, rp->tx_buf[entry]);
Craig Brind3e0d1672006-04-27 02:30:46 -07001667 if (skb->len < ETH_ZLEN)
1668 memset(rp->tx_buf[entry] + skb->len, 0,
1669 ETH_ZLEN - skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 rp->tx_skbuff_dma[entry] = 0;
1671 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_bufs_dma +
1672 (rp->tx_buf[entry] -
1673 rp->tx_bufs));
1674 } else {
1675 rp->tx_skbuff_dma[entry] =
1676 pci_map_single(rp->pdev, skb->data, skb->len,
1677 PCI_DMA_TODEVICE);
1678 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_skbuff_dma[entry]);
1679 }
1680
1681 rp->tx_ring[entry].desc_length =
1682 cpu_to_le32(TXDESC | (skb->len >= ETH_ZLEN ? skb->len : ETH_ZLEN));
1683
Roger Luethi38f49e82010-12-06 00:59:40 +00001684 if (unlikely(vlan_tx_tag_present(skb))) {
1685 rp->tx_ring[entry].tx_status = cpu_to_le32((vlan_tx_tag_get(skb)) << 16);
1686 /* request tagging */
1687 rp->tx_ring[entry].desc_length |= cpu_to_le32(0x020000);
1688 }
1689 else
1690 rp->tx_ring[entry].tx_status = 0;
1691
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 /* lock eth irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 wmb();
Roger Luethi38f49e82010-12-06 00:59:40 +00001694 rp->tx_ring[entry].tx_status |= cpu_to_le32(DescOwn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 wmb();
1696
1697 rp->cur_tx++;
1698
1699 /* Non-x86 Todo: explicitly flush cache lines here. */
1700
Roger Luethi38f49e82010-12-06 00:59:40 +00001701 if (vlan_tx_tag_present(skb))
1702 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1703 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1704
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 /* Wake the potentially-idle transmit channel */
1706 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1707 ioaddr + ChipCmd1);
1708 IOSYNC;
1709
1710 if (rp->cur_tx == rp->dirty_tx + TX_QUEUE_LEN)
1711 netif_stop_queue(dev);
1712
Francois Romieufc3e0f82012-01-07 22:39:37 +01001713 netif_dbg(rp, tx_queued, dev, "Transmit frame #%d queued in slot %d\n",
1714 rp->cur_tx - 1, entry);
1715
Patrick McHardy6ed10652009-06-23 06:03:08 +00001716 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717}
1718
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001719static void rhine_irq_disable(struct rhine_private *rp)
1720{
1721 iowrite16(0x0000, rp->base + IntrEnable);
1722 mmiowb();
1723}
1724
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725/* The interrupt handler does all of the Rx thread work and cleans up
1726 after the Tx thread. */
David Howells7d12e782006-10-05 14:55:46 +01001727static irqreturn_t rhine_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728{
1729 struct net_device *dev = dev_instance;
1730 struct rhine_private *rp = netdev_priv(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001731 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 int handled = 0;
1733
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001734 status = rhine_get_events(rp);
1735
Francois Romieufc3e0f82012-01-07 22:39:37 +01001736 netif_dbg(rp, intr, dev, "Interrupt, status %08x\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001737
1738 if (status & RHINE_EVENT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 handled = 1;
1740
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001741 rhine_irq_disable(rp);
1742 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 }
1744
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001745 if (status & ~(IntrLinkChange | IntrStatsMax | RHINE_EVENT_NAPI)) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001746 netif_err(rp, intr, dev, "Something Wicked happened! %08x\n",
1747 status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001748 }
1749
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 return IRQ_RETVAL(handled);
1751}
1752
1753/* This routine is logically part of the interrupt handler, but isolated
1754 for clarity. */
1755static void rhine_tx(struct net_device *dev)
1756{
1757 struct rhine_private *rp = netdev_priv(dev);
1758 int txstatus = 0, entry = rp->dirty_tx % TX_RING_SIZE;
1759
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 /* find and cleanup dirty tx descriptors */
1761 while (rp->dirty_tx != rp->cur_tx) {
1762 txstatus = le32_to_cpu(rp->tx_ring[entry].tx_status);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001763 netif_dbg(rp, tx_done, dev, "Tx scavenge %d status %08x\n",
1764 entry, txstatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 if (txstatus & DescOwn)
1766 break;
1767 if (txstatus & 0x8000) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001768 netif_dbg(rp, tx_done, dev,
1769 "Transmit error, Tx status %08x\n", txstatus);
Eric Dumazet553e2332009-05-27 10:34:50 +00001770 dev->stats.tx_errors++;
1771 if (txstatus & 0x0400)
1772 dev->stats.tx_carrier_errors++;
1773 if (txstatus & 0x0200)
1774 dev->stats.tx_window_errors++;
1775 if (txstatus & 0x0100)
1776 dev->stats.tx_aborted_errors++;
1777 if (txstatus & 0x0080)
1778 dev->stats.tx_heartbeat_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 if (((rp->quirks & rqRhineI) && txstatus & 0x0002) ||
1780 (txstatus & 0x0800) || (txstatus & 0x1000)) {
Eric Dumazet553e2332009-05-27 10:34:50 +00001781 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 rp->tx_ring[entry].tx_status = cpu_to_le32(DescOwn);
1783 break; /* Keep the skb - we try again */
1784 }
1785 /* Transmitter restarted in 'abnormal' handler. */
1786 } else {
1787 if (rp->quirks & rqRhineI)
Eric Dumazet553e2332009-05-27 10:34:50 +00001788 dev->stats.collisions += (txstatus >> 3) & 0x0F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 else
Eric Dumazet553e2332009-05-27 10:34:50 +00001790 dev->stats.collisions += txstatus & 0x0F;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001791 netif_dbg(rp, tx_done, dev, "collisions: %1.1x:%1.1x\n",
1792 (txstatus >> 3) & 0xF, txstatus & 0xF);
Eric Dumazet553e2332009-05-27 10:34:50 +00001793 dev->stats.tx_bytes += rp->tx_skbuff[entry]->len;
1794 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 }
1796 /* Free the original skb. */
1797 if (rp->tx_skbuff_dma[entry]) {
1798 pci_unmap_single(rp->pdev,
1799 rp->tx_skbuff_dma[entry],
1800 rp->tx_skbuff[entry]->len,
1801 PCI_DMA_TODEVICE);
1802 }
1803 dev_kfree_skb_irq(rp->tx_skbuff[entry]);
1804 rp->tx_skbuff[entry] = NULL;
1805 entry = (++rp->dirty_tx) % TX_RING_SIZE;
1806 }
1807 if ((rp->cur_tx - rp->dirty_tx) < TX_QUEUE_LEN - 4)
1808 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809}
1810
Roger Luethi38f49e82010-12-06 00:59:40 +00001811/**
1812 * rhine_get_vlan_tci - extract TCI from Rx data buffer
1813 * @skb: pointer to sk_buff
1814 * @data_size: used data area of the buffer including CRC
1815 *
1816 * If hardware VLAN tag extraction is enabled and the chip indicates a 802.1Q
1817 * packet, the extracted 802.1Q header (2 bytes TPID + 2 bytes TCI) is 4-byte
1818 * aligned following the CRC.
1819 */
1820static inline u16 rhine_get_vlan_tci(struct sk_buff *skb, int data_size)
1821{
1822 u8 *trailer = (u8 *)skb->data + ((data_size + 3) & ~3) + 2;
Harvey Harrison4562b2f2011-03-28 17:08:59 +00001823 return be16_to_cpup((__be16 *)trailer);
Roger Luethi38f49e82010-12-06 00:59:40 +00001824}
1825
Roger Luethi633949a2006-08-14 23:00:17 -07001826/* Process up to limit frames from receive ring */
1827static int rhine_rx(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828{
1829 struct rhine_private *rp = netdev_priv(dev);
Roger Luethi633949a2006-08-14 23:00:17 -07001830 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 int entry = rp->cur_rx % RX_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832
Francois Romieufc3e0f82012-01-07 22:39:37 +01001833 netif_dbg(rp, rx_status, dev, "%s(), entry %d status %08x\n", __func__,
1834 entry, le32_to_cpu(rp->rx_head_desc->rx_status));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835
1836 /* If EOP is set on the next entry, it's a new packet. Send it up. */
Roger Luethi633949a2006-08-14 23:00:17 -07001837 for (count = 0; count < limit; ++count) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 struct rx_desc *desc = rp->rx_head_desc;
1839 u32 desc_status = le32_to_cpu(desc->rx_status);
Roger Luethi38f49e82010-12-06 00:59:40 +00001840 u32 desc_length = le32_to_cpu(desc->desc_length);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 int data_size = desc_status >> 16;
1842
Roger Luethi633949a2006-08-14 23:00:17 -07001843 if (desc_status & DescOwn)
1844 break;
1845
Francois Romieufc3e0f82012-01-07 22:39:37 +01001846 netif_dbg(rp, rx_status, dev, "%s() status %08x\n", __func__,
1847 desc_status);
Roger Luethi633949a2006-08-14 23:00:17 -07001848
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 if ((desc_status & (RxWholePkt | RxErr)) != RxWholePkt) {
1850 if ((desc_status & RxWholePkt) != RxWholePkt) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001851 netdev_warn(dev,
1852 "Oversized Ethernet frame spanned multiple buffers, "
1853 "entry %#x length %d status %08x!\n",
1854 entry, data_size,
1855 desc_status);
1856 netdev_warn(dev,
1857 "Oversized Ethernet frame %p vs %p\n",
1858 rp->rx_head_desc,
1859 &rp->rx_ring[entry]);
Eric Dumazet553e2332009-05-27 10:34:50 +00001860 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 } else if (desc_status & RxErr) {
1862 /* There was a error. */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001863 netif_dbg(rp, rx_err, dev,
1864 "%s() Rx error %08x\n", __func__,
1865 desc_status);
Eric Dumazet553e2332009-05-27 10:34:50 +00001866 dev->stats.rx_errors++;
1867 if (desc_status & 0x0030)
1868 dev->stats.rx_length_errors++;
1869 if (desc_status & 0x0048)
1870 dev->stats.rx_fifo_errors++;
1871 if (desc_status & 0x0004)
1872 dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 if (desc_status & 0x0002) {
1874 /* this can also be updated outside the interrupt handler */
1875 spin_lock(&rp->lock);
Eric Dumazet553e2332009-05-27 10:34:50 +00001876 dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 spin_unlock(&rp->lock);
1878 }
1879 }
1880 } else {
Eric Dumazet89d71a62009-10-13 05:34:20 +00001881 struct sk_buff *skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 /* Length should omit the CRC */
1883 int pkt_len = data_size - 4;
Roger Luethi38f49e82010-12-06 00:59:40 +00001884 u16 vlan_tci = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
1886 /* Check if the packet is long enough to accept without
1887 copying to a minimally-sized skbuff. */
Eric Dumazet89d71a62009-10-13 05:34:20 +00001888 if (pkt_len < rx_copybreak)
1889 skb = netdev_alloc_skb_ip_align(dev, pkt_len);
1890 if (skb) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 pci_dma_sync_single_for_cpu(rp->pdev,
1892 rp->rx_skbuff_dma[entry],
1893 rp->rx_buf_sz,
1894 PCI_DMA_FROMDEVICE);
1895
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001896 skb_copy_to_linear_data(skb,
David S. Miller689be432005-06-28 15:25:31 -07001897 rp->rx_skbuff[entry]->data,
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001898 pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 skb_put(skb, pkt_len);
1900 pci_dma_sync_single_for_device(rp->pdev,
1901 rp->rx_skbuff_dma[entry],
1902 rp->rx_buf_sz,
1903 PCI_DMA_FROMDEVICE);
1904 } else {
1905 skb = rp->rx_skbuff[entry];
1906 if (skb == NULL) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001907 netdev_err(dev, "Inconsistent Rx descriptor chain\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 break;
1909 }
1910 rp->rx_skbuff[entry] = NULL;
1911 skb_put(skb, pkt_len);
1912 pci_unmap_single(rp->pdev,
1913 rp->rx_skbuff_dma[entry],
1914 rp->rx_buf_sz,
1915 PCI_DMA_FROMDEVICE);
1916 }
Roger Luethi38f49e82010-12-06 00:59:40 +00001917
1918 if (unlikely(desc_length & DescTag))
1919 vlan_tci = rhine_get_vlan_tci(skb, data_size);
1920
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 skb->protocol = eth_type_trans(skb, dev);
Roger Luethi38f49e82010-12-06 00:59:40 +00001922
1923 if (unlikely(desc_length & DescTag))
1924 __vlan_hwaccel_put_tag(skb, vlan_tci);
Roger Luethi633949a2006-08-14 23:00:17 -07001925 netif_receive_skb(skb);
Eric Dumazet553e2332009-05-27 10:34:50 +00001926 dev->stats.rx_bytes += pkt_len;
1927 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 }
1929 entry = (++rp->cur_rx) % RX_RING_SIZE;
1930 rp->rx_head_desc = &rp->rx_ring[entry];
1931 }
1932
1933 /* Refill the Rx ring buffers. */
1934 for (; rp->cur_rx - rp->dirty_rx > 0; rp->dirty_rx++) {
1935 struct sk_buff *skb;
1936 entry = rp->dirty_rx % RX_RING_SIZE;
1937 if (rp->rx_skbuff[entry] == NULL) {
Kevin Lob26b5552008-08-27 11:35:09 +08001938 skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 rp->rx_skbuff[entry] = skb;
1940 if (skb == NULL)
1941 break; /* Better luck next round. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 rp->rx_skbuff_dma[entry] =
David S. Miller689be432005-06-28 15:25:31 -07001943 pci_map_single(rp->pdev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 rp->rx_buf_sz,
1945 PCI_DMA_FROMDEVICE);
1946 rp->rx_ring[entry].addr = cpu_to_le32(rp->rx_skbuff_dma[entry]);
1947 }
1948 rp->rx_ring[entry].rx_status = cpu_to_le32(DescOwn);
1949 }
Roger Luethi633949a2006-08-14 23:00:17 -07001950
1951 return count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952}
1953
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954static void rhine_restart_tx(struct net_device *dev) {
1955 struct rhine_private *rp = netdev_priv(dev);
1956 void __iomem *ioaddr = rp->base;
1957 int entry = rp->dirty_tx % TX_RING_SIZE;
1958 u32 intr_status;
1959
1960 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001961 * If new errors occurred, we need to sort them out before doing Tx.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 * In that case the ISR will be back here RSN anyway.
1963 */
Francois Romieua20a28b2011-12-30 14:53:58 +01001964 intr_status = rhine_get_events(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965
1966 if ((intr_status & IntrTxErrSummary) == 0) {
1967
1968 /* We know better than the chip where it should continue. */
1969 iowrite32(rp->tx_ring_dma + entry * sizeof(struct tx_desc),
1970 ioaddr + TxRingPtr);
1971
1972 iowrite8(ioread8(ioaddr + ChipCmd) | CmdTxOn,
1973 ioaddr + ChipCmd);
Roger Luethi38f49e82010-12-06 00:59:40 +00001974
1975 if (rp->tx_ring[entry].desc_length & cpu_to_le32(0x020000))
1976 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1977 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1978
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1980 ioaddr + ChipCmd1);
1981 IOSYNC;
1982 }
1983 else {
1984 /* This should never happen */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001985 netif_warn(rp, tx_err, dev, "another error occurred %08x\n",
1986 intr_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 }
1988
1989}
1990
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001991static void rhine_slow_event_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992{
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001993 struct rhine_private *rp =
1994 container_of(work, struct rhine_private, slow_event_task);
1995 struct net_device *dev = rp->dev;
1996 u32 intr_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001998 mutex_lock(&rp->task_lock);
1999
2000 if (!rp->task_enable)
2001 goto out_unlock;
2002
2003 intr_status = rhine_get_events(rp);
2004 rhine_ack_events(rp, intr_status & RHINE_EVENT_SLOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005
2006 if (intr_status & IntrLinkChange)
John W. Linville38bb6b22006-05-19 10:51:21 -04002007 rhine_check_media(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008
Francois Romieufc3e0f82012-01-07 22:39:37 +01002009 if (intr_status & IntrPCIErr)
2010 netif_warn(rp, hw, dev, "PCI error\n");
2011
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002012 napi_disable(&rp->napi);
2013 rhine_irq_disable(rp);
2014 /* Slow and safe. Consider __napi_schedule as a replacement ? */
2015 napi_enable(&rp->napi);
2016 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002018out_unlock:
2019 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020}
2021
2022static struct net_device_stats *rhine_get_stats(struct net_device *dev)
2023{
2024 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002026 spin_lock_bh(&rp->lock);
2027 rhine_update_rx_crc_and_missed_errord(rp);
2028 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029
Eric Dumazet553e2332009-05-27 10:34:50 +00002030 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031}
2032
2033static void rhine_set_rx_mode(struct net_device *dev)
2034{
2035 struct rhine_private *rp = netdev_priv(dev);
2036 void __iomem *ioaddr = rp->base;
2037 u32 mc_filter[2]; /* Multicast hash filter */
Roger Luethi38f49e82010-12-06 00:59:40 +00002038 u8 rx_mode = 0x0C; /* Note: 0x02=accept runt, 0x01=accept errs */
2039 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040
2041 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 rx_mode = 0x1C;
2043 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2044 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002045 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00002046 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 /* Too many to match, or accept all multicasts. */
2048 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2049 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Roger Luethi38f49e82010-12-06 00:59:40 +00002050 } else if (rp->pdev->revision >= VT6105M) {
2051 int i = 0;
2052 u32 mCAMmask = 0; /* 32 mCAMs (6105M and better) */
2053 netdev_for_each_mc_addr(ha, dev) {
2054 if (i == MCAM_SIZE)
2055 break;
2056 rhine_set_cam(ioaddr, i, ha->addr);
2057 mCAMmask |= 1 << i;
2058 i++;
2059 }
2060 rhine_set_cam_mask(ioaddr, mCAMmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 memset(mc_filter, 0, sizeof(mc_filter));
Jiri Pirko22bedad32010-04-01 21:22:57 +00002063 netdev_for_each_mc_addr(ha, dev) {
2064 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065
2066 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2067 }
2068 iowrite32(mc_filter[0], ioaddr + MulticastFilter0);
2069 iowrite32(mc_filter[1], ioaddr + MulticastFilter1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 }
Roger Luethi38f49e82010-12-06 00:59:40 +00002071 /* enable/disable VLAN receive filtering */
2072 if (rp->pdev->revision >= VT6105M) {
2073 if (dev->flags & IFF_PROMISC)
2074 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2075 else
2076 BYTE_REG_BITS_ON(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2077 }
2078 BYTE_REG_BITS_ON(rx_mode, ioaddr + RxConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079}
2080
2081static void netdev_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2082{
2083 struct rhine_private *rp = netdev_priv(dev);
2084
Rick Jones23020ab2011-11-09 09:58:07 +00002085 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2086 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
2087 strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088}
2089
2090static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2091{
2092 struct rhine_private *rp = netdev_priv(dev);
2093 int rc;
2094
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002095 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 rc = mii_ethtool_gset(&rp->mii_if, cmd);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002097 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
2099 return rc;
2100}
2101
2102static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2103{
2104 struct rhine_private *rp = netdev_priv(dev);
2105 int rc;
2106
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002107 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 rc = mii_ethtool_sset(&rp->mii_if, cmd);
Roger Luethi00b428c2006-03-28 20:53:56 +02002109 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002110 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111
2112 return rc;
2113}
2114
2115static int netdev_nway_reset(struct net_device *dev)
2116{
2117 struct rhine_private *rp = netdev_priv(dev);
2118
2119 return mii_nway_restart(&rp->mii_if);
2120}
2121
2122static u32 netdev_get_link(struct net_device *dev)
2123{
2124 struct rhine_private *rp = netdev_priv(dev);
2125
2126 return mii_link_ok(&rp->mii_if);
2127}
2128
2129static u32 netdev_get_msglevel(struct net_device *dev)
2130{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002131 struct rhine_private *rp = netdev_priv(dev);
2132
2133 return rp->msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134}
2135
2136static void netdev_set_msglevel(struct net_device *dev, u32 value)
2137{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002138 struct rhine_private *rp = netdev_priv(dev);
2139
2140 rp->msg_enable = value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141}
2142
2143static void rhine_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2144{
2145 struct rhine_private *rp = netdev_priv(dev);
2146
2147 if (!(rp->quirks & rqWOL))
2148 return;
2149
2150 spin_lock_irq(&rp->lock);
2151 wol->supported = WAKE_PHY | WAKE_MAGIC |
2152 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2153 wol->wolopts = rp->wolopts;
2154 spin_unlock_irq(&rp->lock);
2155}
2156
2157static int rhine_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2158{
2159 struct rhine_private *rp = netdev_priv(dev);
2160 u32 support = WAKE_PHY | WAKE_MAGIC |
2161 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2162
2163 if (!(rp->quirks & rqWOL))
2164 return -EINVAL;
2165
2166 if (wol->wolopts & ~support)
2167 return -EINVAL;
2168
2169 spin_lock_irq(&rp->lock);
2170 rp->wolopts = wol->wolopts;
2171 spin_unlock_irq(&rp->lock);
2172
2173 return 0;
2174}
2175
Jeff Garzik7282d492006-09-13 14:30:00 -04002176static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177 .get_drvinfo = netdev_get_drvinfo,
2178 .get_settings = netdev_get_settings,
2179 .set_settings = netdev_set_settings,
2180 .nway_reset = netdev_nway_reset,
2181 .get_link = netdev_get_link,
2182 .get_msglevel = netdev_get_msglevel,
2183 .set_msglevel = netdev_set_msglevel,
2184 .get_wol = rhine_get_wol,
2185 .set_wol = rhine_set_wol,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186};
2187
2188static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2189{
2190 struct rhine_private *rp = netdev_priv(dev);
2191 int rc;
2192
2193 if (!netif_running(dev))
2194 return -EINVAL;
2195
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002196 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197 rc = generic_mii_ioctl(&rp->mii_if, if_mii(rq), cmd, NULL);
Roger Luethi00b428c2006-03-28 20:53:56 +02002198 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002199 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200
2201 return rc;
2202}
2203
2204static int rhine_close(struct net_device *dev)
2205{
2206 struct rhine_private *rp = netdev_priv(dev);
2207 void __iomem *ioaddr = rp->base;
2208
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002209 rhine_task_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002210 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08002211 netif_stop_queue(dev);
2212
Francois Romieufc3e0f82012-01-07 22:39:37 +01002213 netif_dbg(rp, ifdown, dev, "Shutting down ethercard, status was %04x\n",
2214 ioread16(ioaddr + ChipCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215
2216 /* Switch to loopback mode to avoid hardware races. */
2217 iowrite8(rp->tx_thresh | 0x02, ioaddr + TxConfig);
2218
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002219 rhine_irq_disable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220
2221 /* Stop the chip's Tx and Rx processes. */
2222 iowrite16(CmdStop, ioaddr + ChipCmd);
2223
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 free_irq(rp->pdev->irq, dev);
2225 free_rbufs(dev);
2226 free_tbufs(dev);
2227 free_ring(dev);
2228
2229 return 0;
2230}
2231
2232
Bill Pemberton76e239e2012-12-03 09:23:48 -05002233static void rhine_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234{
2235 struct net_device *dev = pci_get_drvdata(pdev);
2236 struct rhine_private *rp = netdev_priv(dev);
2237
2238 unregister_netdev(dev);
2239
2240 pci_iounmap(pdev, rp->base);
2241 pci_release_regions(pdev);
2242
2243 free_netdev(dev);
2244 pci_disable_device(pdev);
2245 pci_set_drvdata(pdev, NULL);
2246}
2247
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002248static void rhine_shutdown (struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 struct net_device *dev = pci_get_drvdata(pdev);
2251 struct rhine_private *rp = netdev_priv(dev);
2252 void __iomem *ioaddr = rp->base;
2253
2254 if (!(rp->quirks & rqWOL))
2255 return; /* Nothing to do for non-WOL adapters */
2256
2257 rhine_power_init(dev);
2258
2259 /* Make sure we use pattern 0, 1 and not 4, 5 */
2260 if (rp->quirks & rq6patterns)
Laura Garciaf11cf252008-02-23 18:56:35 +01002261 iowrite8(0x04, ioaddr + WOLcgClr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002263 spin_lock(&rp->lock);
2264
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 if (rp->wolopts & WAKE_MAGIC) {
2266 iowrite8(WOLmagic, ioaddr + WOLcrSet);
2267 /*
2268 * Turn EEPROM-controlled wake-up back on -- some hardware may
2269 * not cooperate otherwise.
2270 */
2271 iowrite8(ioread8(ioaddr + ConfigA) | 0x03, ioaddr + ConfigA);
2272 }
2273
2274 if (rp->wolopts & (WAKE_BCAST|WAKE_MCAST))
2275 iowrite8(WOLbmcast, ioaddr + WOLcgSet);
2276
2277 if (rp->wolopts & WAKE_PHY)
2278 iowrite8(WOLlnkon | WOLlnkoff, ioaddr + WOLcrSet);
2279
2280 if (rp->wolopts & WAKE_UCAST)
2281 iowrite8(WOLucast, ioaddr + WOLcrSet);
2282
2283 if (rp->wolopts) {
2284 /* Enable legacy WOL (for old motherboards) */
2285 iowrite8(0x01, ioaddr + PwcfgSet);
2286 iowrite8(ioread8(ioaddr + StickyHW) | 0x04, ioaddr + StickyHW);
2287 }
2288
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002289 spin_unlock(&rp->lock);
2290
Francois Romieue92b9b32012-01-07 22:58:27 +01002291 if (system_state == SYSTEM_POWER_OFF && !avoid_D3) {
Roger Luethib933b4d2006-08-14 23:00:21 -07002292 iowrite8(ioread8(ioaddr + StickyHW) | 0x03, ioaddr + StickyHW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293
Francois Romieue92b9b32012-01-07 22:58:27 +01002294 pci_wake_from_d3(pdev, true);
2295 pci_set_power_state(pdev, PCI_D3hot);
2296 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297}
2298
Francois Romieue92b9b32012-01-07 22:58:27 +01002299#ifdef CONFIG_PM_SLEEP
2300static int rhine_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301{
Francois Romieue92b9b32012-01-07 22:58:27 +01002302 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 struct net_device *dev = pci_get_drvdata(pdev);
2304 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305
2306 if (!netif_running(dev))
2307 return 0;
2308
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002309 rhine_task_disable(rp);
2310 rhine_irq_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002311 napi_disable(&rp->napi);
Francois Romieu32b0f532008-07-11 00:30:14 +02002312
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313 netif_device_detach(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002315 rhine_shutdown(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317 return 0;
2318}
2319
Francois Romieue92b9b32012-01-07 22:58:27 +01002320static int rhine_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321{
Francois Romieue92b9b32012-01-07 22:58:27 +01002322 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323 struct net_device *dev = pci_get_drvdata(pdev);
2324 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325
2326 if (!netif_running(dev))
2327 return 0;
2328
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329#ifdef USE_MMIO
2330 enable_mmio(rp->pioaddr, rp->quirks);
2331#endif
2332 rhine_power_init(dev);
2333 free_tbufs(dev);
2334 free_rbufs(dev);
2335 alloc_tbufs(dev);
2336 alloc_rbufs(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002337 rhine_task_enable(rp);
2338 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339 init_registers(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002340 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341
2342 netif_device_attach(dev);
2343
2344 return 0;
2345}
Francois Romieue92b9b32012-01-07 22:58:27 +01002346
2347static SIMPLE_DEV_PM_OPS(rhine_pm_ops, rhine_suspend, rhine_resume);
2348#define RHINE_PM_OPS (&rhine_pm_ops)
2349
2350#else
2351
2352#define RHINE_PM_OPS NULL
2353
2354#endif /* !CONFIG_PM_SLEEP */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355
2356static struct pci_driver rhine_driver = {
2357 .name = DRV_NAME,
2358 .id_table = rhine_pci_tbl,
2359 .probe = rhine_init_one,
Bill Pemberton76e239e2012-12-03 09:23:48 -05002360 .remove = rhine_remove_one,
Francois Romieue92b9b32012-01-07 22:58:27 +01002361 .shutdown = rhine_shutdown,
2362 .driver.pm = RHINE_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363};
2364
Roger Luethie84df482007-03-06 19:57:37 +01002365static struct dmi_system_id __initdata rhine_dmi_table[] = {
2366 {
2367 .ident = "EPIA-M",
2368 .matches = {
2369 DMI_MATCH(DMI_BIOS_VENDOR, "Award Software International, Inc."),
2370 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2371 },
2372 },
2373 {
2374 .ident = "KV7",
2375 .matches = {
2376 DMI_MATCH(DMI_BIOS_VENDOR, "Phoenix Technologies, LTD"),
2377 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2378 },
2379 },
2380 { NULL }
2381};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382
2383static int __init rhine_init(void)
2384{
2385/* when a module, this is printed whether or not devices are found in probe */
2386#ifdef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +00002387 pr_info("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002388#endif
Roger Luethie84df482007-03-06 19:57:37 +01002389 if (dmi_check_system(rhine_dmi_table)) {
2390 /* these BIOSes fail at PXE boot if chip is in D3 */
Rusty Russelleb939922011-12-19 14:08:01 +00002391 avoid_D3 = true;
Joe Perchesdf4511f2011-04-16 14:15:25 +00002392 pr_warn("Broken BIOS detected, avoid_D3 enabled\n");
Roger Luethie84df482007-03-06 19:57:37 +01002393 }
2394 else if (avoid_D3)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002395 pr_info("avoid_D3 set\n");
Roger Luethie84df482007-03-06 19:57:37 +01002396
Jeff Garzik29917622006-08-19 17:48:59 -04002397 return pci_register_driver(&rhine_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398}
2399
2400
2401static void __exit rhine_cleanup(void)
2402{
2403 pci_unregister_driver(&rhine_driver);
2404}
2405
2406
2407module_init(rhine_init);
2408module_exit(rhine_cleanup);