blob: 87cda65ef66b1e5cf85af246286efe38c09a73a8 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
Amit S. Kale3d396eb2006-10-21 15:33:03 -040028 *
29 */
30
31#include "netxen_nic.h"
32#include "netxen_nic_hw.h"
33#include "netxen_nic_phan_reg.h"
34
Dhananjay Phadkeba599d42009-02-24 16:38:22 -080035#include <linux/firmware.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030036#include <net/ip.h>
37
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070038#define MASK(n) ((1ULL<<(n))-1)
39#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
40#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
41#define MS_WIN(addr) (addr & 0x0ffc0000)
42
43#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
44
45#define CRB_BLK(off) ((off >> 20) & 0x3f)
46#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
47#define CRB_WINDOW_2M (0x130060)
48#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
49#define CRB_INDIRECT_2M (0x1e0000UL)
50
Dhananjay Phadkee98e3352009-04-07 22:50:38 +000051#ifndef readq
52static inline u64 readq(void __iomem *addr)
53{
54 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
55}
56#endif
57
58#ifndef writeq
59static inline void writeq(u64 val, void __iomem *addr)
60{
61 writel(((u32) (val)), (addr));
62 writel(((u32) (val >> 32)), (addr + 4));
63}
64#endif
65
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +000066#define ADDR_IN_RANGE(addr, low, high) \
67 (((addr) < (high)) && ((addr) >= (low)))
68
69#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
70 ((adapter)->ahw.pci_base0 + (off))
71#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
72 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
73#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
74 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
75
76static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
77 unsigned long off)
78{
79 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
80 return PCI_OFFSET_FIRST_RANGE(adapter, off);
81
82 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
83 return PCI_OFFSET_SECOND_RANGE(adapter, off);
84
85 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
86 return PCI_OFFSET_THIRD_RANGE(adapter, off);
87
88 return NULL;
89}
90
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070091#define CRB_WIN_LOCK_TIMEOUT 100000000
92static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
93 {{{0, 0, 0, 0} } }, /* 0: PCI */
94 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
95 {1, 0x0110000, 0x0120000, 0x130000},
96 {1, 0x0120000, 0x0122000, 0x124000},
97 {1, 0x0130000, 0x0132000, 0x126000},
98 {1, 0x0140000, 0x0142000, 0x128000},
99 {1, 0x0150000, 0x0152000, 0x12a000},
100 {1, 0x0160000, 0x0170000, 0x110000},
101 {1, 0x0170000, 0x0172000, 0x12e000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {0, 0x0000000, 0x0000000, 0x000000},
107 {0, 0x0000000, 0x0000000, 0x000000},
108 {1, 0x01e0000, 0x01e0800, 0x122000},
109 {0, 0x0000000, 0x0000000, 0x000000} } },
110 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
111 {{{0, 0, 0, 0} } }, /* 3: */
112 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
113 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
114 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
115 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
116 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {0, 0x0000000, 0x0000000, 0x000000},
131 {1, 0x08f0000, 0x08f2000, 0x172000} } },
132 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {0, 0x0000000, 0x0000000, 0x000000},
146 {0, 0x0000000, 0x0000000, 0x000000},
147 {1, 0x09f0000, 0x09f2000, 0x176000} } },
148 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {0, 0x0000000, 0x0000000, 0x000000},
161 {0, 0x0000000, 0x0000000, 0x000000},
162 {0, 0x0000000, 0x0000000, 0x000000},
163 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
164 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {0, 0x0000000, 0x0000000, 0x000000},
178 {0, 0x0000000, 0x0000000, 0x000000},
179 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
180 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
181 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
182 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
183 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
184 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
185 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
186 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
187 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
188 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
189 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
190 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
191 {{{0, 0, 0, 0} } }, /* 23: */
192 {{{0, 0, 0, 0} } }, /* 24: */
193 {{{0, 0, 0, 0} } }, /* 25: */
194 {{{0, 0, 0, 0} } }, /* 26: */
195 {{{0, 0, 0, 0} } }, /* 27: */
196 {{{0, 0, 0, 0} } }, /* 28: */
197 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
198 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
199 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
200 {{{0} } }, /* 32: PCI */
201 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
202 {1, 0x2110000, 0x2120000, 0x130000},
203 {1, 0x2120000, 0x2122000, 0x124000},
204 {1, 0x2130000, 0x2132000, 0x126000},
205 {1, 0x2140000, 0x2142000, 0x128000},
206 {1, 0x2150000, 0x2152000, 0x12a000},
207 {1, 0x2160000, 0x2170000, 0x110000},
208 {1, 0x2170000, 0x2172000, 0x12e000},
209 {0, 0x0000000, 0x0000000, 0x000000},
210 {0, 0x0000000, 0x0000000, 0x000000},
211 {0, 0x0000000, 0x0000000, 0x000000},
212 {0, 0x0000000, 0x0000000, 0x000000},
213 {0, 0x0000000, 0x0000000, 0x000000},
214 {0, 0x0000000, 0x0000000, 0x000000},
215 {0, 0x0000000, 0x0000000, 0x000000},
216 {0, 0x0000000, 0x0000000, 0x000000} } },
217 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
218 {{{0} } }, /* 35: */
219 {{{0} } }, /* 36: */
220 {{{0} } }, /* 37: */
221 {{{0} } }, /* 38: */
222 {{{0} } }, /* 39: */
223 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
224 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
225 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
226 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
227 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
228 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
229 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
230 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
231 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
232 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
233 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
234 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
235 {{{0} } }, /* 52: */
236 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
237 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
238 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
239 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
240 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
241 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
242 {{{0} } }, /* 59: I2C0 */
243 {{{0} } }, /* 60: I2C1 */
244 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
245 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
246 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
247};
248
249/*
250 * top 12 bits of crb internal address (hub, agent)
251 */
252static unsigned crb_hub_agt[64] =
253{
254 0,
255 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
256 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
257 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
258 0,
259 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
260 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
261 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
262 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
263 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
264 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
265 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
266 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
267 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
268 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
269 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
270 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
274 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
276 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
277 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
278 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
279 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
280 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
281 0,
282 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
283 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
284 0,
285 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
286 0,
287 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
288 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
289 0,
290 0,
291 0,
292 0,
293 0,
294 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
295 0,
296 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
297 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
298 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
299 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
300 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
301 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
302 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
303 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
304 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
305 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
306 0,
307 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
308 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
309 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
310 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
311 0,
312 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
313 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
314 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
315 0,
316 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
317 0,
318};
319
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400320/* PCI Windowing for DDR regions. */
321
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700322#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400323
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400324int netxen_nic_set_mac(struct net_device *netdev, void *p)
325{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700326 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400327 struct sockaddr *addr = p;
328
329 if (netif_running(netdev))
330 return -EBUSY;
331
332 if (!is_valid_ether_addr(addr->sa_data))
333 return -EADDRNOTAVAIL;
334
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400335 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
336
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700337 /* For P3, MAC addr is not set in NIU */
338 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
339 if (adapter->macaddr_set)
340 adapter->macaddr_set(adapter, addr->sa_data);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400341
342 return 0;
343}
344
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700345#define NETXEN_UNICAST_ADDR(port, index) \
346 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
347#define NETXEN_MCAST_ADDR(port, index) \
348 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
349#define MAC_HI(addr) \
350 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
351#define MAC_LO(addr) \
352 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
353
354static int
355netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
356{
357 u32 val = 0;
358 u16 port = adapter->physical_port;
359 u8 *addr = adapter->netdev->dev_addr;
360
361 if (adapter->mc_enabled)
362 return 0;
363
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +0000364 val = adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700365 val |= (1UL << (28+port));
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +0000366 adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700367
368 /* add broadcast addr to filter */
369 val = 0xffffff;
370 netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
371 netxen_crb_writelit_adapter(adapter,
372 NETXEN_UNICAST_ADDR(port, 0)+4, val);
373
374 /* add station addr to filter */
375 val = MAC_HI(addr);
376 netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
377 val = MAC_LO(addr);
378 netxen_crb_writelit_adapter(adapter,
379 NETXEN_UNICAST_ADDR(port, 1)+4, val);
380
381 adapter->mc_enabled = 1;
382 return 0;
383}
384
385static int
386netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
387{
388 u32 val = 0;
389 u16 port = adapter->physical_port;
390 u8 *addr = adapter->netdev->dev_addr;
391
392 if (!adapter->mc_enabled)
393 return 0;
394
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +0000395 val = adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700396 val &= ~(1UL << (28+port));
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +0000397 adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700398
399 val = MAC_HI(addr);
400 netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
401 val = MAC_LO(addr);
402 netxen_crb_writelit_adapter(adapter,
403 NETXEN_UNICAST_ADDR(port, 0)+4, val);
404
405 netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
406 netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
407
408 adapter->mc_enabled = 0;
409 return 0;
410}
411
412static int
413netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
414 int index, u8 *addr)
415{
416 u32 hi = 0, lo = 0;
417 u16 port = adapter->physical_port;
418
419 lo = MAC_LO(addr);
420 hi = MAC_HI(addr);
421
422 netxen_crb_writelit_adapter(adapter,
423 NETXEN_MCAST_ADDR(port, index), hi);
424 netxen_crb_writelit_adapter(adapter,
425 NETXEN_MCAST_ADDR(port, index)+4, lo);
426
427 return 0;
428}
429
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700430void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400431{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700432 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400433 struct dev_mc_list *mc_ptr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700434 u8 null_addr[6];
435 int index = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400436
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700437 memset(null_addr, 0, 6);
438
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400439 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700440
441 adapter->set_promisc(adapter,
442 NETXEN_NIU_PROMISC_MODE);
443
444 /* Full promiscuous mode */
445 netxen_nic_disable_mcast_filter(adapter);
446
447 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400448 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700449
450 if (netdev->mc_count == 0) {
451 adapter->set_promisc(adapter,
452 NETXEN_NIU_NON_PROMISC_MODE);
453 netxen_nic_disable_mcast_filter(adapter);
454 return;
455 }
456
457 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
458 if (netdev->flags & IFF_ALLMULTI ||
459 netdev->mc_count > adapter->max_mc_count) {
460 netxen_nic_disable_mcast_filter(adapter);
461 return;
462 }
463
464 netxen_nic_enable_mcast_filter(adapter);
465
466 for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
467 netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
468
469 if (index != netdev->mc_count)
470 printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
471 netxen_nic_driver_name, netdev->name);
472
473 /* Clear out remaining addresses */
474 for (; index < adapter->max_mc_count; index++)
475 netxen_nic_set_mcast_addr(adapter, index, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400476}
477
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700478static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
479 u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
480{
481 nx_mac_list_t *cur, *prev;
482
483 /* if in del_list, move it to adapter->mac_list */
484 for (cur = *del_list, prev = NULL; cur;) {
485 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
486 if (prev == NULL)
487 *del_list = cur->next;
488 else
489 prev->next = cur->next;
490 cur->next = adapter->mac_list;
491 adapter->mac_list = cur;
492 return 0;
493 }
494 prev = cur;
495 cur = cur->next;
496 }
497
498 /* make sure to add each mac address only once */
499 for (cur = adapter->mac_list; cur; cur = cur->next) {
500 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
501 return 0;
502 }
503 /* not in del_list, create new entry and add to add_list */
504 cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
505 if (cur == NULL) {
506 printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
507 "not work properly from now.\n", __func__);
508 return -1;
509 }
510
511 memcpy(cur->mac_addr, addr, ETH_ALEN);
512 cur->next = *add_list;
513 *add_list = cur;
514 return 0;
515}
516
517static int
518netxen_send_cmd_descs(struct netxen_adapter *adapter,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000519 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700520{
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000521 u32 i, producer, consumer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700522 struct netxen_cmd_buffer *pbuf;
523 struct cmd_desc_type0 *cmd_desc;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000524 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700525
526 i = 0;
527
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000528 tx_ring = &adapter->tx_ring;
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800529 netif_tx_lock_bh(adapter->netdev);
530
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000531 producer = tx_ring->producer;
532 consumer = tx_ring->sw_consumer;
533
534 if (nr_desc > find_diff_among(producer, consumer, tx_ring->num_desc)) {
535 netif_tx_unlock_bh(adapter->netdev);
536 return -EBUSY;
537 }
538
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700539 do {
540 cmd_desc = &cmd_desc_arr[i];
541
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000542 pbuf = &tx_ring->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700543 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700544 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700545
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000546 memcpy(&tx_ring->desc_head[producer],
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700547 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
548
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000549 producer = get_next_index(producer, tx_ring->num_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700550 i++;
551
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000552 } while (i != nr_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700553
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000554 tx_ring->producer = producer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700555
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000556 netxen_nic_update_cmd_producer(adapter, tx_ring, producer);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700557
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800558 netif_tx_unlock_bh(adapter->netdev);
559
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700560 return 0;
561}
562
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700563static int nx_p3_sre_macaddr_change(struct net_device *dev,
564 u8 *addr, unsigned op)
565{
Wang Chen4cf16532008-11-12 23:38:14 -0800566 struct netxen_adapter *adapter = netdev_priv(dev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700567 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800568 nx_mac_req_t *mac_req;
569 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700570 int rv;
571
572 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800573 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
574
575 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
576 req.req_hdr = cpu_to_le64(word);
577
578 mac_req = (nx_mac_req_t *)&req.words[0];
579 mac_req->op = op;
580 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700581
582 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
583 if (rv != 0) {
584 printk(KERN_ERR "ERROR. Could not send mac update\n");
585 return rv;
586 }
587
588 return 0;
589}
590
591void netxen_p3_nic_set_multi(struct net_device *netdev)
592{
593 struct netxen_adapter *adapter = netdev_priv(netdev);
594 nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
595 struct dev_mc_list *mc_ptr;
596 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700597 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700598
599 del_list = adapter->mac_list;
600 adapter->mac_list = NULL;
601
602 nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700603 nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
604
605 if (netdev->flags & IFF_PROMISC) {
606 mode = VPORT_MISS_MODE_ACCEPT_ALL;
607 goto send_fw_cmd;
608 }
609
610 if ((netdev->flags & IFF_ALLMULTI) ||
611 (netdev->mc_count > adapter->max_mc_count)) {
612 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
613 goto send_fw_cmd;
614 }
615
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700616 if (netdev->mc_count > 0) {
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700617 for (mc_ptr = netdev->mc_list; mc_ptr;
618 mc_ptr = mc_ptr->next) {
619 nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
620 &add_list, &del_list);
621 }
622 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700623
624send_fw_cmd:
625 adapter->set_promisc(adapter, mode);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700626 for (cur = del_list; cur;) {
627 nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
628 next = cur->next;
629 kfree(cur);
630 cur = next;
631 }
632 for (cur = add_list; cur;) {
633 nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
634 next = cur->next;
635 cur->next = adapter->mac_list;
636 adapter->mac_list = cur;
637 cur = next;
638 }
639}
640
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700641int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
642{
643 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800644 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700645
646 memset(&req, 0, sizeof(nx_nic_req_t));
647
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800648 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
649
650 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
651 ((u64)adapter->portnum << 16);
652 req.req_hdr = cpu_to_le64(word);
653
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700654 req.words[0] = cpu_to_le64(mode);
655
656 return netxen_send_cmd_descs(adapter,
657 (struct cmd_desc_type0 *)&req, 1);
658}
659
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800660void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
661{
662 nx_mac_list_t *cur, *next;
663
664 cur = adapter->mac_list;
665
666 while (cur) {
667 next = cur->next;
668 kfree(cur);
669 cur = next;
670 }
671}
672
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700673#define NETXEN_CONFIG_INTR_COALESCE 3
674
675/*
676 * Send the interrupt coalescing parameter set by ethtool to the card.
677 */
678int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
679{
680 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800681 u64 word;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700682 int rv;
683
684 memset(&req, 0, sizeof(nx_nic_req_t));
685
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800686 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
687
688 word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
689 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700690
691 memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
692
693 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
694 if (rv != 0) {
695 printk(KERN_ERR "ERROR. Could not send "
696 "interrupt coalescing parameters\n");
697 }
698
699 return rv;
700}
701
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000702#define RSS_HASHTYPE_IP_TCP 0x3
703
704int netxen_config_rss(struct netxen_adapter *adapter, int enable)
705{
706 nx_nic_req_t req;
707 u64 word;
708 int i, rv;
709
710 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
711 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
712 0x255b0ec26d5a56daULL };
713
714
715 memset(&req, 0, sizeof(nx_nic_req_t));
716 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
717
718 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
719 req.req_hdr = cpu_to_le64(word);
720
721 /*
722 * RSS request:
723 * bits 3-0: hash_method
724 * 5-4: hash_type_ipv4
725 * 7-6: hash_type_ipv6
726 * 8: enable
727 * 9: use indirection table
728 * 47-10: reserved
729 * 63-48: indirection table mask
730 */
731 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
732 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
733 ((u64)(enable & 0x1) << 8) |
734 ((0x7ULL) << 48);
735 req.words[0] = cpu_to_le64(word);
736 for (i = 0; i < 5; i++)
737 req.words[i+1] = cpu_to_le64(key[i]);
738
739
740 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
741 if (rv != 0) {
742 printk(KERN_ERR "%s: could not configure RSS\n",
743 adapter->netdev->name);
744 }
745
746 return rv;
747}
748
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000749int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
750{
751 nx_nic_req_t req;
752 u64 word;
753 int rv;
754
755 memset(&req, 0, sizeof(nx_nic_req_t));
756 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
757
758 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
759 req.req_hdr = cpu_to_le64(word);
760 req.words[0] = cpu_to_le64(enable);
761
762 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
763 if (rv != 0) {
764 printk(KERN_ERR "%s: could not configure link notification\n",
765 adapter->netdev->name);
766 }
767
768 return rv;
769}
770
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400771/*
772 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
773 * @returns 0 on success, negative on failure
774 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700775
776#define MTU_FUDGE_FACTOR 100
777
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400778int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
779{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700780 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700781 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700782 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400783
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700784 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
785 max_mtu = P3_MAX_MTU;
786 else
787 max_mtu = P2_MAX_MTU;
788
789 if (mtu > max_mtu) {
790 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
791 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400792 return -EINVAL;
793 }
794
Amit S. Kale80922fb2006-12-04 09:18:00 -0800795 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700796 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400797
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700798 if (!rc)
799 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700800
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700801 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400802}
803
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400804static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +0000805 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400806{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000807 int i, v, addr;
Al Virof305f782007-12-22 19:44:00 +0000808 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400809
810 addr = base;
811 ptr32 = buf;
812 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +0000813 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400814 return -1;
Al Virof305f782007-12-22 19:44:00 +0000815 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400816 ptr32++;
817 addr += sizeof(u32);
818 }
819 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +0000820 __le32 local;
821 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400822 return -1;
Al Virof305f782007-12-22 19:44:00 +0000823 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400824 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
825 }
826
827 return 0;
828}
829
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700830int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400831{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700832 __le32 *pmac = (__le32 *) mac;
833 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400834
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700835 offset = NETXEN_USER_START +
836 offsetof(struct netxen_new_user_info, mac_addr) +
837 adapter->portnum * sizeof(u64);
838
839 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400840 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700841
Al Virof305f782007-12-22 19:44:00 +0000842 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700843
844 offset = NETXEN_USER_START_OLD +
845 offsetof(struct netxen_user_old_info, mac_addr) +
846 adapter->portnum * sizeof(u64);
847
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400848 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700849 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400850 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700851
Al Virof305f782007-12-22 19:44:00 +0000852 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400853 return -1;
854 }
855 return 0;
856}
857
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700858int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
859{
860 uint32_t crbaddr, mac_hi, mac_lo;
861 int pci_func = adapter->ahw.pci_func;
862
863 crbaddr = CRB_MAC_BLOCK_START +
864 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
865
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +0000866 mac_lo = adapter->hw_read_wx(adapter, crbaddr);
867 mac_hi = adapter->hw_read_wx(adapter, crbaddr+4);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700868
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700869 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800870 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700871 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800872 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700873
874 return 0;
875}
876
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700877#define CRB_WIN_LOCK_TIMEOUT 100000000
878
879static int crb_win_lock(struct netxen_adapter *adapter)
880{
881 int done = 0, timeout = 0;
882
883 while (!done) {
884 /* acquire semaphore3 from PCI HW block */
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +0000885 done = adapter->hw_read_wx(adapter,
886 NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700887 if (done == 1)
888 break;
889 if (timeout >= CRB_WIN_LOCK_TIMEOUT)
890 return -1;
891 timeout++;
892 udelay(1);
893 }
894 netxen_crb_writelit_adapter(adapter,
895 NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
896 return 0;
897}
898
899static void crb_win_unlock(struct netxen_adapter *adapter)
900{
901 int val;
902
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +0000903 val = adapter->hw_read_wx(adapter,
904 NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700905}
906
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400907/*
908 * Changes the CRB window to the specified window.
909 */
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700910void
911netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400912{
913 void __iomem *offset;
914 u32 tmp;
915 int count = 0;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700916 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400917
918 if (adapter->curr_window == wndw)
919 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400920 /*
921 * Move the CRB window.
922 * We need to write to the "direct access" region of PCI
923 * to avoid a race condition where the window register has
924 * not been successfully written across CRB before the target
925 * register address is received by PCI. The direct region bypasses
926 * the CRB bus.
927 */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700928 offset = PCI_OFFSET_SECOND_RANGE(adapter,
929 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400930
931 if (wndw & 0x1)
932 wndw = NETXEN_WINDOW_ONE;
933
934 writel(wndw, offset);
935
936 /* MUST make sure window is set before we forge on... */
937 while ((tmp = readl(offset)) != wndw) {
938 printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
939 "registered properly: 0x%08x.\n",
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700940 netxen_nic_driver_name, __func__, tmp);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400941 mdelay(1);
942 if (count >= 10)
943 break;
944 count++;
945 }
946
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700947 if (wndw == NETXEN_WINDOW_ONE)
948 adapter->curr_window = 1;
949 else
950 adapter->curr_window = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400951}
952
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700953/*
954 * Return -1 if off is not valid,
955 * 1 if window access is needed. 'off' is set to offset from
956 * CRB space in 128M pci map
957 * 0 if no window access is needed. 'off' is set to 2M addr
958 * In: 'off' is offset from base in 128M pci map
959 */
960static int
961netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
962 ulong *off, int len)
963{
964 unsigned long end = *off + len;
965 crb_128M_2M_sub_block_map_t *m;
966
967
968 if (*off >= NETXEN_CRB_MAX)
969 return -1;
970
971 if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
972 *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
973 (ulong)adapter->ahw.pci_base0;
974 return 0;
975 }
976
977 if (*off < NETXEN_PCI_CRBSPACE)
978 return -1;
979
980 *off -= NETXEN_PCI_CRBSPACE;
981 end = *off + len;
982
983 /*
984 * Try direct map
985 */
986 m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
987
988 if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
989 *off = *off + m->start_2M - m->start_128M +
990 (ulong)adapter->ahw.pci_base0;
991 return 0;
992 }
993
994 /*
995 * Not in direct map, use crb window
996 */
997 return 1;
998}
999
1000/*
1001 * In: 'off' is offset from CRB space in 128M pci map
1002 * Out: 'off' is 2M pci map addr
1003 * side effect: lock crb window
1004 */
1005static void
1006netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
1007{
1008 u32 win_read;
1009
1010 adapter->crb_win = CRB_HI(*off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001011 writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001012 /*
1013 * Read back value to make sure write has gone through before trying
1014 * to use it.
1015 */
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001016 win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001017 if (win_read != adapter->crb_win) {
1018 printk(KERN_ERR "%s: Written crbwin (0x%x) != "
1019 "Read crbwin (0x%x), off=0x%lx\n",
1020 __func__, adapter->crb_win, win_read, *off);
1021 }
1022 *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
1023 (ulong)adapter->ahw.pci_base0;
1024}
1025
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001026static int
1027netxen_do_load_firmware(struct netxen_adapter *adapter, const char *fwname,
1028 const struct firmware *fw)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001029{
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001030 u64 *ptr64;
1031 u32 i, flashaddr, size;
1032 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001033
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001034 if (fw)
1035 dev_info(&pdev->dev, "loading firmware from file %s\n", fwname);
1036 else
1037 dev_info(&pdev->dev, "loading firmware from flash\n");
Dhananjay Phadke29566402008-07-21 19:44:04 -07001038
1039 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001040 adapter->hw_write_wx(adapter,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001041 NETXEN_ROMUSB_GLB_CAS_RST, 1);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001042
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001043 if (fw) {
1044 __le64 data;
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301045
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001046 size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
1047
1048 ptr64 = (u64 *)&fw->data[NETXEN_BOOTLD_START];
1049 flashaddr = NETXEN_BOOTLD_START;
1050
1051 for (i = 0; i < size; i++) {
1052 data = cpu_to_le64(ptr64[i]);
1053 adapter->pci_mem_write(adapter, flashaddr, &data, 8);
1054 flashaddr += 8;
1055 }
1056
1057 size = *(u32 *)&fw->data[NX_FW_SIZE_OFFSET];
1058 size = (__force u32)cpu_to_le32(size) / 8;
1059
1060 ptr64 = (u64 *)&fw->data[NETXEN_IMAGE_START];
1061 flashaddr = NETXEN_IMAGE_START;
1062
1063 for (i = 0; i < size; i++) {
1064 data = cpu_to_le64(ptr64[i]);
1065
1066 if (adapter->pci_mem_write(adapter,
1067 flashaddr, &data, 8))
1068 return -EIO;
1069
1070 flashaddr += 8;
1071 }
1072 } else {
1073 u32 data;
1074
1075 size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 4;
1076 flashaddr = NETXEN_BOOTLD_START;
1077
1078 for (i = 0; i < size; i++) {
1079 if (netxen_rom_fast_read(adapter,
1080 flashaddr, (int *)&data) != 0)
1081 return -EIO;
1082
1083 if (adapter->pci_mem_write(adapter,
1084 flashaddr, &data, 4))
1085 return -EIO;
1086
1087 flashaddr += 4;
1088 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001089 }
Dhananjay Phadke29566402008-07-21 19:44:04 -07001090 msleep(1);
1091
1092 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001093 adapter->hw_write_wx(adapter,
Dhananjay Phadke29566402008-07-21 19:44:04 -07001094 NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
1095 else {
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001096 adapter->hw_write_wx(adapter,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001097 NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001098 adapter->hw_write_wx(adapter,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001099 NETXEN_ROMUSB_GLB_CAS_RST, 0);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001100 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001101
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301102 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001103}
1104
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001105static int
1106netxen_validate_firmware(struct netxen_adapter *adapter, const char *fwname,
1107 const struct firmware *fw)
1108{
1109 __le32 val;
1110 u32 major, minor, build, ver, min_ver, bios;
1111 struct pci_dev *pdev = adapter->pdev;
1112
1113 if (fw->size < NX_FW_MIN_SIZE)
1114 return -EINVAL;
1115
1116 val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_MAGIC_OFFSET]);
1117 if ((__force u32)val != NETXEN_BDINFO_MAGIC)
1118 return -EINVAL;
1119
1120 val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
1121 major = (__force u32)val & 0xff;
1122 minor = ((__force u32)val >> 8) & 0xff;
1123 build = (__force u32)val >> 16;
1124
1125 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
1126 min_ver = NETXEN_VERSION_CODE(4, 0, 216);
1127 else
1128 min_ver = NETXEN_VERSION_CODE(3, 4, 216);
1129
1130 ver = NETXEN_VERSION_CODE(major, minor, build);
1131
1132 if ((major > _NETXEN_NIC_LINUX_MAJOR) || (ver < min_ver)) {
1133 dev_err(&pdev->dev,
1134 "%s: firmware version %d.%d.%d unsupported\n",
1135 fwname, major, minor, build);
1136 return -EINVAL;
1137 }
1138
1139 val = cpu_to_le32(*(u32 *)&fw->data[NX_BIOS_VERSION_OFFSET]);
1140 netxen_rom_fast_read(adapter, NX_BIOS_VERSION_OFFSET, (int *)&bios);
1141 if ((__force u32)val != bios) {
1142 dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
1143 fwname);
1144 return -EINVAL;
1145 }
1146
Dhananjay Phadke567c6c42009-03-02 16:02:17 +00001147 /* check if flashed firmware is newer */
1148 if (netxen_rom_fast_read(adapter,
1149 NX_FW_VERSION_OFFSET, (int *)&val))
1150 return -EIO;
1151 major = (__force u32)val & 0xff;
1152 minor = ((__force u32)val >> 8) & 0xff;
1153 build = (__force u32)val >> 16;
1154 if (NETXEN_VERSION_CODE(major, minor, build) > ver)
1155 return -EINVAL;
1156
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001157 netxen_nic_reg_write(adapter, NETXEN_CAM_RAM(0x1fc),
1158 NETXEN_BDINFO_MAGIC);
1159 return 0;
1160}
1161
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001162static char *fw_name[] = { "nxromimg.bin", "nx3fwct.bin", "nx3fwmn.bin" };
1163
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001164int netxen_load_firmware(struct netxen_adapter *adapter)
1165{
1166 u32 capability, flashed_ver;
1167 const struct firmware *fw;
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001168 int fw_type;
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001169 struct pci_dev *pdev = adapter->pdev;
1170 int rc = 0;
1171
1172 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001173 fw_type = NX_P2_MN_ROMIMAGE;
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001174 goto request_fw;
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001175 } else {
1176 fw_type = NX_P3_CT_ROMIMAGE;
Dhananjay Phadke567c6c42009-03-02 16:02:17 +00001177 goto request_fw;
1178 }
1179
1180request_mn:
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001181 capability = 0;
1182
1183 netxen_rom_fast_read(adapter,
1184 NX_FW_VERSION_OFFSET, (int *)&flashed_ver);
1185 if (flashed_ver >= NETXEN_VERSION_CODE(4, 0, 220)) {
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001186 capability = adapter->hw_read_wx(adapter,
1187 NX_PEG_TUNE_CAPABILITY);
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001188 if (capability & NX_PEG_TUNE_MN_PRESENT) {
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001189 fw_type = NX_P3_MN_ROMIMAGE;
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001190 goto request_fw;
1191 }
1192 }
1193
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001194request_fw:
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001195 rc = request_firmware(&fw, fw_name[fw_type], &pdev->dev);
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001196 if (rc != 0) {
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001197 if (fw_type == NX_P3_CT_ROMIMAGE) {
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001198 msleep(1);
Dhananjay Phadke567c6c42009-03-02 16:02:17 +00001199 goto request_mn;
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001200 }
1201
1202 fw = NULL;
1203 goto load_fw;
1204 }
1205
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001206 rc = netxen_validate_firmware(adapter, fw_name[fw_type], fw);
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001207 if (rc != 0) {
1208 release_firmware(fw);
1209
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001210 if (fw_type == NX_P3_CT_ROMIMAGE) {
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001211 msleep(1);
Dhananjay Phadke567c6c42009-03-02 16:02:17 +00001212 goto request_mn;
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001213 }
1214
1215 fw = NULL;
1216 }
1217
1218load_fw:
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001219 rc = netxen_do_load_firmware(adapter, fw_name[fw_type], fw);
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001220
1221 if (fw)
1222 release_firmware(fw);
1223 return rc;
1224}
1225
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001226int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001227netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001228{
1229 void __iomem *addr;
1230
1231 if (ADDR_IN_WINDOW1(off)) {
1232 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1233 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001234 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001235 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001236 }
1237
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001238 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001239 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001240 return 1;
1241 }
1242
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001243 writel(data, addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001244
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001245 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001246 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001247
1248 return 0;
1249}
1250
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001251u32
1252netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001253{
1254 void __iomem *addr;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001255 u32 data;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001256
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001257 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1258 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1259 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001260 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001261 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001262 }
1263
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001264 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001265 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001266 return 1;
1267 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001268
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001269 data = readl(addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001270
1271 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001272 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1273
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001274 return data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001275}
1276
1277int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001278netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001279{
1280 unsigned long flags = 0;
1281 int rv;
1282
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001283 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, 4);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001284
1285 if (rv == -1) {
1286 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1287 __func__, off);
1288 dump_stack();
1289 return -1;
1290 }
1291
1292 if (rv == 1) {
1293 write_lock_irqsave(&adapter->adapter_lock, flags);
1294 crb_win_lock(adapter);
1295 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001296 writel(data, (void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001297 crb_win_unlock(adapter);
1298 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001299 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001300 writel(data, (void __iomem *)off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001301
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001302
1303 return 0;
1304}
1305
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001306u32
1307netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001308{
1309 unsigned long flags = 0;
1310 int rv;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001311 u32 data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001312
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001313 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, 4);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001314
1315 if (rv == -1) {
1316 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1317 __func__, off);
1318 dump_stack();
1319 return -1;
1320 }
1321
1322 if (rv == 1) {
1323 write_lock_irqsave(&adapter->adapter_lock, flags);
1324 crb_win_lock(adapter);
1325 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001326 data = readl((void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001327 crb_win_unlock(adapter);
1328 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001329 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001330 data = readl((void __iomem *)off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001331
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001332 return data;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001333}
1334
1335void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001336{
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001337 adapter->hw_write_wx(adapter, off, val);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001338}
1339
1340int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001341{
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001342 return adapter->hw_read_wx(adapter, off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001343}
1344
1345/* Change the window to 0, write and change back to window 1. */
1346void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
1347{
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001348 adapter->hw_write_wx(adapter, index, value);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001349}
1350
1351/* Change the window to 0, read and change back to window 1. */
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001352u32 netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001353{
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001354 return adapter->hw_read_wx(adapter, index);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001355}
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001356
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001357void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
1358{
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001359 adapter->hw_write_wx(adapter, index, value);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001360}
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001361
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001362u32 netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001363{
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001364 return adapter->hw_read_wx(adapter, index);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001365}
1366
1367/*
1368 * check memory access boundary.
1369 * used by test agent. support ddr access only for now
1370 */
1371static unsigned long
1372netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
1373 unsigned long long addr, int size)
1374{
1375 if (!ADDR_IN_RANGE(addr,
1376 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1377 !ADDR_IN_RANGE(addr+size-1,
1378 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1379 ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
1380 return 0;
1381 }
1382
1383 return 1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001384}
1385
Jeff Garzik47906542007-11-23 21:23:36 -05001386static int netxen_pci_set_window_warning_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001387
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001388unsigned long
1389netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1390 unsigned long long addr)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001391{
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001392 void __iomem *offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001393 int window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001394 unsigned long long qdr_max;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001395 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001396
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001397 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1398 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1399 } else {
1400 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1401 }
1402
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001403 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1404 /* DDR network side */
1405 addr -= NETXEN_ADDR_DDR_NET;
1406 window = (addr >> 25) & 0x3ff;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001407 if (adapter->ahw.ddr_mn_window != window) {
1408 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001409 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1410 NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
1411 writel(window, offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001412 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001413 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001414 }
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001415 addr -= (window * NETXEN_WINDOW_ONE);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001416 addr += NETXEN_PCI_DDR_NET;
1417 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1418 addr -= NETXEN_ADDR_OCM0;
1419 addr += NETXEN_PCI_OCM0;
1420 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1421 addr -= NETXEN_ADDR_OCM1;
1422 addr += NETXEN_PCI_OCM1;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001423 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001424 /* QDR network side */
1425 addr -= NETXEN_ADDR_QDR_NET;
1426 window = (addr >> 22) & 0x3f;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001427 if (adapter->ahw.qdr_sn_window != window) {
1428 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001429 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1430 NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
1431 writel((window << 22), offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001432 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001433 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001434 }
1435 addr -= (window * 0x400000);
1436 addr += NETXEN_PCI_QDR_NET;
1437 } else {
1438 /*
1439 * peg gdb frequently accesses memory that doesn't exist,
1440 * this limits the chit chat so debugging isn't slowed down.
1441 */
1442 if ((netxen_pci_set_window_warning_count++ < 8)
1443 || (netxen_pci_set_window_warning_count % 64 == 0))
1444 printk("%s: Warning:netxen_nic_pci_set_window()"
1445 " Unknown address range!\n",
1446 netxen_nic_driver_name);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001447 addr = -1UL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001448 }
1449 return addr;
1450}
1451
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001452/*
1453 * Note : only 32-bit writes!
1454 */
1455int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1456 u64 off, u32 data)
1457{
1458 writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
1459 return 0;
1460}
1461
1462u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
1463{
1464 return readl((void __iomem *)(pci_base_offset(adapter, off)));
1465}
1466
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001467unsigned long
1468netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1469 unsigned long long addr)
1470{
1471 int window;
1472 u32 win_read;
1473
1474 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1475 /* DDR network side */
1476 window = MN_WIN(addr);
1477 adapter->ahw.ddr_mn_window = window;
1478 adapter->hw_write_wx(adapter,
1479 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001480 window);
1481 win_read = adapter->hw_read_wx(adapter,
1482 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001483 if ((win_read << 17) != window) {
1484 printk(KERN_INFO "Written MNwin (0x%x) != "
1485 "Read MNwin (0x%x)\n", window, win_read);
1486 }
1487 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
1488 } else if (ADDR_IN_RANGE(addr,
1489 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1490 if ((addr & 0x00ff800) == 0xff800) {
1491 printk("%s: QM access not handled.\n", __func__);
1492 addr = -1UL;
1493 }
1494
1495 window = OCM_WIN(addr);
1496 adapter->ahw.ddr_mn_window = window;
1497 adapter->hw_write_wx(adapter,
1498 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001499 window);
1500 win_read = adapter->hw_read_wx(adapter,
1501 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001502 if ((win_read >> 7) != window) {
1503 printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
1504 "Read OCMwin (0x%x)\n",
1505 __func__, window, win_read);
1506 }
1507 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
1508
1509 } else if (ADDR_IN_RANGE(addr,
1510 NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
1511 /* QDR network side */
1512 window = MS_WIN(addr);
1513 adapter->ahw.qdr_sn_window = window;
1514 adapter->hw_write_wx(adapter,
1515 adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001516 window);
1517 win_read = adapter->hw_read_wx(adapter,
1518 adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001519 if (win_read != window) {
1520 printk(KERN_INFO "%s: Written MSwin (0x%x) != "
1521 "Read MSwin (0x%x)\n",
1522 __func__, window, win_read);
1523 }
1524 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
1525
1526 } else {
1527 /*
1528 * peg gdb frequently accesses memory that doesn't exist,
1529 * this limits the chit chat so debugging isn't slowed down.
1530 */
1531 if ((netxen_pci_set_window_warning_count++ < 8)
1532 || (netxen_pci_set_window_warning_count%64 == 0)) {
1533 printk("%s: Warning:%s Unknown address range!\n",
1534 __func__, netxen_nic_driver_name);
1535}
1536 addr = -1UL;
1537 }
1538 return addr;
1539}
1540
1541static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
1542 unsigned long long addr)
1543{
1544 int window;
1545 unsigned long long qdr_max;
1546
1547 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1548 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1549 else
1550 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1551
1552 if (ADDR_IN_RANGE(addr,
1553 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1554 /* DDR network side */
1555 BUG(); /* MN access can not come here */
1556 } else if (ADDR_IN_RANGE(addr,
1557 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1558 return 1;
1559 } else if (ADDR_IN_RANGE(addr,
1560 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1561 return 1;
1562 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
1563 /* QDR network side */
1564 window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
1565 if (adapter->ahw.qdr_sn_window == window)
1566 return 1;
1567 }
1568
1569 return 0;
1570}
1571
1572static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
1573 u64 off, void *data, int size)
1574{
1575 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001576 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001577 int ret = 0;
1578 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001579 unsigned long mem_base;
1580 unsigned long mem_page;
1581
1582 write_lock_irqsave(&adapter->adapter_lock, flags);
1583
1584 /*
1585 * If attempting to access unknown address or straddle hw windows,
1586 * do not access.
1587 */
1588 start = adapter->pci_set_window(adapter, off);
1589 if ((start == -1UL) ||
1590 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1591 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1592 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001593 "offset is 0x%llx\n", netxen_nic_driver_name,
1594 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001595 return -1;
1596 }
1597
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001598 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001599 if (!addr) {
1600 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1601 mem_base = pci_resource_start(adapter->pdev, 0);
1602 mem_page = start & PAGE_MASK;
1603 /* Map two pages whenever user tries to access addresses in two
1604 consecutive pages.
1605 */
1606 if (mem_page != ((start + size - 1) & PAGE_MASK))
1607 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
1608 else
1609 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001610 if (mem_ptr == NULL) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001611 *(uint8_t *)data = 0;
1612 return -1;
1613 }
1614 addr = mem_ptr;
1615 addr += start & (PAGE_SIZE - 1);
1616 write_lock_irqsave(&adapter->adapter_lock, flags);
1617 }
1618
1619 switch (size) {
1620 case 1:
1621 *(uint8_t *)data = readb(addr);
1622 break;
1623 case 2:
1624 *(uint16_t *)data = readw(addr);
1625 break;
1626 case 4:
1627 *(uint32_t *)data = readl(addr);
1628 break;
1629 case 8:
1630 *(uint64_t *)data = readq(addr);
1631 break;
1632 default:
1633 ret = -1;
1634 break;
1635 }
1636 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001637
1638 if (mem_ptr)
1639 iounmap(mem_ptr);
1640 return ret;
1641}
1642
1643static int
1644netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
1645 void *data, int size)
1646{
1647 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001648 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001649 int ret = 0;
1650 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001651 unsigned long mem_base;
1652 unsigned long mem_page;
1653
1654 write_lock_irqsave(&adapter->adapter_lock, flags);
1655
1656 /*
1657 * If attempting to access unknown address or straddle hw windows,
1658 * do not access.
1659 */
1660 start = adapter->pci_set_window(adapter, off);
1661 if ((start == -1UL) ||
1662 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1663 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1664 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001665 "offset is 0x%llx\n", netxen_nic_driver_name,
1666 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001667 return -1;
1668 }
1669
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001670 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001671 if (!addr) {
1672 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1673 mem_base = pci_resource_start(adapter->pdev, 0);
1674 mem_page = start & PAGE_MASK;
1675 /* Map two pages whenever user tries to access addresses in two
1676 * consecutive pages.
1677 */
1678 if (mem_page != ((start + size - 1) & PAGE_MASK))
1679 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
1680 else
1681 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001682 if (mem_ptr == NULL)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001683 return -1;
1684 addr = mem_ptr;
1685 addr += start & (PAGE_SIZE - 1);
1686 write_lock_irqsave(&adapter->adapter_lock, flags);
1687 }
1688
1689 switch (size) {
1690 case 1:
1691 writeb(*(uint8_t *)data, addr);
1692 break;
1693 case 2:
1694 writew(*(uint16_t *)data, addr);
1695 break;
1696 case 4:
1697 writel(*(uint32_t *)data, addr);
1698 break;
1699 case 8:
1700 writeq(*(uint64_t *)data, addr);
1701 break;
1702 default:
1703 ret = -1;
1704 break;
1705 }
1706 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001707 if (mem_ptr)
1708 iounmap(mem_ptr);
1709 return ret;
1710}
1711
1712#define MAX_CTL_CHECK 1000
1713
1714int
1715netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1716 u64 off, void *data, int size)
1717{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001718 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001719 int i, j, ret = 0, loop, sz[2], off0;
1720 uint32_t temp;
1721 uint64_t off8, tmpw, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001722 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001723
1724 /*
1725 * If not MN, go check for MS or invalid.
1726 */
1727 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1728 return netxen_nic_pci_mem_write_direct(adapter,
1729 off, data, size);
1730
1731 off8 = off & 0xfffffff8;
1732 off0 = off & 0x7;
1733 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1734 sz[1] = size - sz[0];
1735 loop = ((off0 + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001736 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001737
1738 if ((size != 8) || (off0 != 0)) {
1739 for (i = 0; i < loop; i++) {
1740 if (adapter->pci_mem_read(adapter,
1741 off8 + (i << 3), &word[i], 8))
1742 return -1;
1743 }
1744 }
1745
1746 switch (size) {
1747 case 1:
1748 tmpw = *((uint8_t *)data);
1749 break;
1750 case 2:
1751 tmpw = *((uint16_t *)data);
1752 break;
1753 case 4:
1754 tmpw = *((uint32_t *)data);
1755 break;
1756 case 8:
1757 default:
1758 tmpw = *((uint64_t *)data);
1759 break;
1760 }
1761 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1762 word[0] |= tmpw << (off0 * 8);
1763
1764 if (loop == 2) {
1765 word[1] &= ~(~0ULL << (sz[1] * 8));
1766 word[1] |= tmpw >> (sz[0] * 8);
1767 }
1768
1769 write_lock_irqsave(&adapter->adapter_lock, flags);
1770 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1771
1772 for (i = 0; i < loop; i++) {
1773 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001774 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001775 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001776 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001777 writel(word[i] & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001778 (mem_crb+MIU_TEST_AGT_WRDATA_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001779 writel((word[i] >> 32) & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001780 (mem_crb+MIU_TEST_AGT_WRDATA_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001781 writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001782 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001783 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001784 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001785
1786 for (j = 0; j < MAX_CTL_CHECK; j++) {
1787 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001788 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001789 if ((temp & MIU_TA_CTL_BUSY) == 0)
1790 break;
1791 }
1792
1793 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001794 if (printk_ratelimit())
1795 dev_err(&adapter->pdev->dev,
1796 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001797 ret = -1;
1798 break;
1799 }
1800 }
1801
1802 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1803 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1804 return ret;
1805}
1806
1807int
1808netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1809 u64 off, void *data, int size)
1810{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001811 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001812 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1813 uint32_t temp;
1814 uint64_t off8, val, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001815 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001816
1817
1818 /*
1819 * If not MN, go check for MS or invalid.
1820 */
1821 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1822 return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
1823
1824 off8 = off & 0xfffffff8;
1825 off0[0] = off & 0x7;
1826 off0[1] = 0;
1827 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1828 sz[1] = size - sz[0];
1829 loop = ((off0[0] + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001830 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001831
1832 write_lock_irqsave(&adapter->adapter_lock, flags);
1833 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1834
1835 for (i = 0; i < loop; i++) {
1836 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001837 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001838 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001839 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001840 writel(MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001841 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001842 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001843 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001844
1845 for (j = 0; j < MAX_CTL_CHECK; j++) {
1846 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001847 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001848 if ((temp & MIU_TA_CTL_BUSY) == 0)
1849 break;
1850 }
1851
1852 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001853 if (printk_ratelimit())
1854 dev_err(&adapter->pdev->dev,
1855 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001856 break;
1857 }
1858
1859 start = off0[i] >> 2;
1860 end = (off0[i] + sz[i] - 1) >> 2;
1861 for (k = start; k <= end; k++) {
1862 word[i] |= ((uint64_t) readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001863 (mem_crb +
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001864 MIU_TEST_AGT_RDDATA(k))) << (32*k));
1865 }
1866 }
1867
1868 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1869 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1870
1871 if (j >= MAX_CTL_CHECK)
1872 return -1;
1873
1874 if (sz[0] == 8) {
1875 val = word[0];
1876 } else {
1877 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1878 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1879 }
1880
1881 switch (size) {
1882 case 1:
1883 *(uint8_t *)data = val;
1884 break;
1885 case 2:
1886 *(uint16_t *)data = val;
1887 break;
1888 case 4:
1889 *(uint32_t *)data = val;
1890 break;
1891 case 8:
1892 *(uint64_t *)data = val;
1893 break;
1894 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001895 return 0;
1896}
1897
1898int
1899netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1900 u64 off, void *data, int size)
1901{
1902 int i, j, ret = 0, loop, sz[2], off0;
1903 uint32_t temp;
1904 uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1905
1906 /*
1907 * If not MN, go check for MS or invalid.
1908 */
1909 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1910 mem_crb = NETXEN_CRB_QDR_NET;
1911 else {
1912 mem_crb = NETXEN_CRB_DDR_NET;
1913 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1914 return netxen_nic_pci_mem_write_direct(adapter,
1915 off, data, size);
1916 }
1917
1918 off8 = off & 0xfffffff8;
1919 off0 = off & 0x7;
1920 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1921 sz[1] = size - sz[0];
1922 loop = ((off0 + size - 1) >> 3) + 1;
1923
1924 if ((size != 8) || (off0 != 0)) {
1925 for (i = 0; i < loop; i++) {
1926 if (adapter->pci_mem_read(adapter, off8 + (i << 3),
1927 &word[i], 8))
1928 return -1;
1929 }
1930 }
1931
1932 switch (size) {
1933 case 1:
1934 tmpw = *((uint8_t *)data);
1935 break;
1936 case 2:
1937 tmpw = *((uint16_t *)data);
1938 break;
1939 case 4:
1940 tmpw = *((uint32_t *)data);
1941 break;
1942 case 8:
1943 default:
1944 tmpw = *((uint64_t *)data);
1945 break;
1946 }
1947
1948 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1949 word[0] |= tmpw << (off0 * 8);
1950
1951 if (loop == 2) {
1952 word[1] &= ~(~0ULL << (sz[1] * 8));
1953 word[1] |= tmpw >> (sz[0] * 8);
1954 }
1955
1956 /*
1957 * don't lock here - write_wx gets the lock if each time
1958 * write_lock_irqsave(&adapter->adapter_lock, flags);
1959 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1960 */
1961
1962 for (i = 0; i < loop; i++) {
1963 temp = off8 + (i << 3);
1964 adapter->hw_write_wx(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001965 mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001966 temp = 0;
1967 adapter->hw_write_wx(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001968 mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001969 temp = word[i] & 0xffffffff;
1970 adapter->hw_write_wx(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001971 mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001972 temp = (word[i] >> 32) & 0xffffffff;
1973 adapter->hw_write_wx(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001974 mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001975 temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
1976 adapter->hw_write_wx(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001977 mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001978 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
1979 adapter->hw_write_wx(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001980 mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001981
1982 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001983 temp = adapter->hw_read_wx(adapter,
1984 mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001985 if ((temp & MIU_TA_CTL_BUSY) == 0)
1986 break;
1987 }
1988
1989 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001990 if (printk_ratelimit())
1991 dev_err(&adapter->pdev->dev,
1992 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001993 ret = -1;
1994 break;
1995 }
1996 }
1997
1998 /*
1999 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
2000 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
2001 */
2002 return ret;
2003}
2004
2005int
2006netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
2007 u64 off, void *data, int size)
2008{
2009 int i, j = 0, k, start, end, loop, sz[2], off0[2];
2010 uint32_t temp;
2011 uint64_t off8, val, mem_crb, word[2] = {0, 0};
2012
2013 /*
2014 * If not MN, go check for MS or invalid.
2015 */
2016
2017 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
2018 mem_crb = NETXEN_CRB_QDR_NET;
2019 else {
2020 mem_crb = NETXEN_CRB_DDR_NET;
2021 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
2022 return netxen_nic_pci_mem_read_direct(adapter,
2023 off, data, size);
2024 }
2025
2026 off8 = off & 0xfffffff8;
2027 off0[0] = off & 0x7;
2028 off0[1] = 0;
2029 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
2030 sz[1] = size - sz[0];
2031 loop = ((off0[0] + size - 1) >> 3) + 1;
2032
2033 /*
2034 * don't lock here - write_wx gets the lock if each time
2035 * write_lock_irqsave(&adapter->adapter_lock, flags);
2036 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
2037 */
2038
2039 for (i = 0; i < loop; i++) {
2040 temp = off8 + (i << 3);
2041 adapter->hw_write_wx(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002042 mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002043 temp = 0;
2044 adapter->hw_write_wx(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002045 mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002046 temp = MIU_TA_CTL_ENABLE;
2047 adapter->hw_write_wx(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002048 mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002049 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
2050 adapter->hw_write_wx(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002051 mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002052
2053 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002054 temp = adapter->hw_read_wx(adapter,
2055 mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002056 if ((temp & MIU_TA_CTL_BUSY) == 0)
2057 break;
2058 }
2059
2060 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08002061 if (printk_ratelimit())
2062 dev_err(&adapter->pdev->dev,
2063 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002064 break;
2065 }
2066
2067 start = off0[i] >> 2;
2068 end = (off0[i] + sz[i] - 1) >> 2;
2069 for (k = start; k <= end; k++) {
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002070 temp = adapter->hw_read_wx(adapter,
2071 mem_crb + MIU_TEST_AGT_RDDATA(k));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002072 word[i] |= ((uint64_t)temp << (32 * k));
2073 }
2074 }
2075
2076 /*
2077 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
2078 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
2079 */
2080
2081 if (j >= MAX_CTL_CHECK)
2082 return -1;
2083
2084 if (sz[0] == 8) {
2085 val = word[0];
2086 } else {
2087 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
2088 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
2089 }
2090
2091 switch (size) {
2092 case 1:
2093 *(uint8_t *)data = val;
2094 break;
2095 case 2:
2096 *(uint16_t *)data = val;
2097 break;
2098 case 4:
2099 *(uint32_t *)data = val;
2100 break;
2101 case 8:
2102 *(uint64_t *)data = val;
2103 break;
2104 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002105 return 0;
2106}
2107
2108/*
2109 * Note : only 32-bit writes!
2110 */
2111int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
2112 u64 off, u32 data)
2113{
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002114 adapter->hw_write_wx(adapter, off, data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002115
2116 return 0;
2117}
2118
2119u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
2120{
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002121 return adapter->hw_read_wx(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002122}
2123
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002124int netxen_nic_get_board_info(struct netxen_adapter *adapter)
2125{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002126 int offset, board_type, magic, header_version;
2127 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002128
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002129 offset = NETXEN_BRDCFG_START +
2130 offsetof(struct netxen_board_info, magic);
2131 if (netxen_rom_fast_read(adapter, offset, &magic))
2132 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002133
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002134 offset = NETXEN_BRDCFG_START +
2135 offsetof(struct netxen_board_info, header_version);
2136 if (netxen_rom_fast_read(adapter, offset, &header_version))
2137 return -EIO;
2138
2139 if (magic != NETXEN_BDINFO_MAGIC ||
2140 header_version != NETXEN_BDINFO_VERSION) {
2141 dev_err(&pdev->dev,
2142 "invalid board config, magic=%08x, version=%08x\n",
2143 magic, header_version);
2144 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002145 }
2146
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002147 offset = NETXEN_BRDCFG_START +
2148 offsetof(struct netxen_board_info, board_type);
2149 if (netxen_rom_fast_read(adapter, offset, &board_type))
2150 return -EIO;
2151
2152 adapter->ahw.board_type = board_type;
2153
2154 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002155 u32 gpio = netxen_nic_reg_read(adapter,
2156 NETXEN_ROMUSB_GLB_PAD_GPIO_I);
2157 if ((gpio & 0x8000) == 0)
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002158 board_type = NETXEN_BRDTYPE_P3_10G_TP;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002159 }
2160
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00002161 switch (board_type) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002162 case NETXEN_BRDTYPE_P2_SB35_4G:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002163 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002164 break;
2165 case NETXEN_BRDTYPE_P2_SB31_10G:
2166 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
2167 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
2168 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002169 case NETXEN_BRDTYPE_P3_HMEZ:
2170 case NETXEN_BRDTYPE_P3_XG_LOM:
2171 case NETXEN_BRDTYPE_P3_10G_CX4:
2172 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
2173 case NETXEN_BRDTYPE_P3_IMEZ:
2174 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07002175 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
2176 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002177 case NETXEN_BRDTYPE_P3_10G_XFP:
2178 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002179 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002180 break;
2181 case NETXEN_BRDTYPE_P1_BD:
2182 case NETXEN_BRDTYPE_P1_SB:
2183 case NETXEN_BRDTYPE_P1_SMAX:
2184 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002185 case NETXEN_BRDTYPE_P3_REF_QG:
2186 case NETXEN_BRDTYPE_P3_4_GB:
2187 case NETXEN_BRDTYPE_P3_4_GB_MM:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002188 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002189 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002190 case NETXEN_BRDTYPE_P3_10G_TP:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002191 adapter->ahw.port_type = (adapter->portnum < 2) ?
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002192 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
2193 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002194 default:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002195 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
2196 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002197 break;
2198 }
2199
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002200 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002201}
2202
2203/* NIU access sections */
2204
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002205int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002206{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07002207 new_mtu += MTU_FUDGE_FACTOR;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002208 netxen_nic_write_w0(adapter,
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07002209 NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
2210 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002211 return 0;
2212}
2213
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002214int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002215{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07002216 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07002217 if (adapter->physical_port == 0)
Jeff Garzik47906542007-11-23 21:23:36 -05002218 netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -07002219 new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05002220 else
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -07002221 netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
2222 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002223 return 0;
2224}
2225
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002226void
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002227netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
2228 unsigned long off, int data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002229{
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002230 adapter->hw_write_wx(adapter, off, data);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002231}
2232
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002233void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002234{
Al Viroa608ab9c2007-01-02 10:39:10 +00002235 __u32 status;
2236 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002237 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002238
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002239 if (!netif_carrier_ok(adapter->netdev)) {
2240 adapter->link_speed = 0;
2241 adapter->link_duplex = -1;
2242 adapter->link_autoneg = AUTONEG_ENABLE;
2243 return;
2244 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002245
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002246 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002247 port_mode = adapter->hw_read_wx(adapter,
2248 NETXEN_PORT_MODE_ADDR);
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002249 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
2250 adapter->link_speed = SPEED_1000;
2251 adapter->link_duplex = DUPLEX_FULL;
2252 adapter->link_autoneg = AUTONEG_DISABLE;
2253 return;
2254 }
2255
Amit S. Kale80922fb2006-12-04 09:18:00 -08002256 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002257 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002258 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
2259 &status) == 0) {
2260 if (netxen_get_phy_link(status)) {
2261 switch (netxen_get_phy_speed(status)) {
2262 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002263 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002264 break;
2265 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002266 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002267 break;
2268 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002269 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002270 break;
2271 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002272 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002273 break;
2274 }
2275 switch (netxen_get_phy_duplex(status)) {
2276 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002277 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002278 break;
2279 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002280 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002281 break;
2282 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002283 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002284 break;
2285 }
Amit S. Kale80922fb2006-12-04 09:18:00 -08002286 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002287 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002288 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08002289 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002290 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002291 } else
2292 goto link_down;
2293 } else {
2294 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002295 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002296 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002297 }
2298 }
2299}
2300
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002301void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002302{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002303 u32 fw_major, fw_minor, fw_build;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002304 char brd_name[NETXEN_MAX_SHORT_NAME];
Harvey Harrison8d748492008-04-22 11:48:35 -07002305 char serial_num[32];
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002306 int i, addr, val;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002307 int *ptr32;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002308 struct pci_dev *pdev = adapter->pdev;
Harvey Harrison8d748492008-04-22 11:48:35 -07002309
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002310 adapter->driver_mismatch = 0;
2311
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002312 ptr32 = (int *)&serial_num;
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002313 addr = NETXEN_USER_START +
2314 offsetof(struct netxen_new_user_info, serial_num);
2315 for (i = 0; i < 8; i++) {
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002316 if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
2317 dev_err(&pdev->dev, "error reading board info\n");
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002318 adapter->driver_mismatch = 1;
2319 return;
2320 }
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002321 ptr32[i] = cpu_to_le32(val);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002322 addr += sizeof(u32);
2323 }
2324
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002325 fw_major = adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR);
2326 fw_minor = adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR);
2327 fw_build = adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002328
Dhananjay Phadke29566402008-07-21 19:44:04 -07002329 adapter->fw_major = fw_major;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002330 adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
Dhananjay Phadke29566402008-07-21 19:44:04 -07002331
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002332 if (adapter->portnum == 0) {
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002333 get_brd_name_by_type(adapter->ahw.board_type, brd_name);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002334
Dhananjay Phadke11d89d62008-08-08 00:08:45 -07002335 printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
2336 brd_name, serial_num, adapter->ahw.revision_id);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002337 }
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002338
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002339 if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002340 adapter->driver_mismatch = 1;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002341 dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
Dhananjay Phadke58735562008-07-21 19:44:10 -07002342 fw_major, fw_minor, fw_build);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002343 return;
2344 }
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002345
2346 dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
2347 fw_major, fw_minor, fw_build);
2348
2349 if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002350 i = adapter->hw_read_wx(adapter, NETXEN_MIU_MN_CONTROL);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002351 adapter->ahw.cut_through = (i & 0x4) ? 1 : 0;
2352 dev_info(&pdev->dev, "firmware running in %s mode\n",
2353 adapter->ahw.cut_through ? "cut-through" : "legacy");
2354 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002355}
2356
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002357int
2358netxen_nic_wol_supported(struct netxen_adapter *adapter)
2359{
2360 u32 wol_cfg;
2361
2362 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
2363 return 0;
2364
2365 wol_cfg = netxen_nic_reg_read(adapter, NETXEN_WOL_CONFIG_NV);
2366 if (wol_cfg & (1UL << adapter->portnum)) {
2367 wol_cfg = netxen_nic_reg_read(adapter, NETXEN_WOL_CONFIG);
2368 if (wol_cfg & (1 << adapter->portnum))
2369 return 1;
2370 }
2371
2372 return 0;
2373}