Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 1 | #ifndef _ASM_POWERPC_EXCEPTION_H |
| 2 | #define _ASM_POWERPC_EXCEPTION_H |
| 3 | /* |
| 4 | * Extracted from head_64.S |
| 5 | * |
| 6 | * PowerPC version |
| 7 | * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) |
| 8 | * |
| 9 | * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP |
| 10 | * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> |
| 11 | * Adapted for Power Macintosh by Paul Mackerras. |
| 12 | * Low-level exception handlers and MMU support |
| 13 | * rewritten by Paul Mackerras. |
| 14 | * Copyright (C) 1996 Paul Mackerras. |
| 15 | * |
| 16 | * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and |
| 17 | * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com |
| 18 | * |
| 19 | * This file contains the low-level support and setup for the |
| 20 | * PowerPC-64 platform, including trap and interrupt dispatch. |
| 21 | * |
| 22 | * This program is free software; you can redistribute it and/or |
| 23 | * modify it under the terms of the GNU General Public License |
| 24 | * as published by the Free Software Foundation; either version |
| 25 | * 2 of the License, or (at your option) any later version. |
| 26 | */ |
| 27 | /* |
| 28 | * The following macros define the code that appears as |
| 29 | * the prologue to each of the exception handlers. They |
| 30 | * are split into two parts to allow a single kernel binary |
| 31 | * to be used for pSeries and iSeries. |
| 32 | * |
| 33 | * We make as much of the exception code common between native |
| 34 | * exception handlers (including pSeries LPAR) and iSeries LPAR |
| 35 | * implementations as possible. |
| 36 | */ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 37 | #include <asm/head-64.h> |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 38 | |
| 39 | #define EX_R9 0 |
| 40 | #define EX_R10 8 |
| 41 | #define EX_R11 16 |
| 42 | #define EX_R12 24 |
| 43 | #define EX_R13 32 |
| 44 | #define EX_SRR0 40 |
| 45 | #define EX_DAR 48 |
| 46 | #define EX_DSISR 56 |
| 47 | #define EX_CCR 60 |
| 48 | #define EX_R3 64 |
| 49 | #define EX_LR 72 |
Paul Mackerras | 48404f2 | 2011-05-01 19:48:20 +0000 | [diff] [blame] | 50 | #define EX_CFAR 80 |
Haren Myneni | a09688c | 2012-12-06 21:48:26 +0000 | [diff] [blame] | 51 | #define EX_PPR 88 /* SMT thread status register (priority) */ |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 52 | #define EX_CTR 96 |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 53 | |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 54 | #ifdef CONFIG_RELOCATABLE |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 55 | #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 56 | mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \ |
| 57 | LOAD_HANDLER(r12,label); \ |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 58 | mtctr r12; \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 59 | mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \ |
| 60 | li r10,MSR_RI; \ |
| 61 | mtmsrd r10,1; /* Set RI (EE=0) */ \ |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 62 | bctr; |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 63 | #else |
| 64 | /* If not relocatable, we can jump directly -- and save messing with LR */ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 65 | #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 66 | mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \ |
| 67 | mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \ |
| 68 | li r10,MSR_RI; \ |
| 69 | mtmsrd r10,1; /* Set RI (EE=0) */ \ |
| 70 | b label; |
| 71 | #endif |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 72 | #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \ |
| 73 | __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 74 | |
| 75 | /* |
| 76 | * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on |
| 77 | * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which |
| 78 | * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr. |
| 79 | */ |
| 80 | #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 81 | EXCEPTION_PROLOG_0(area); \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 82 | EXCEPTION_PROLOG_1(area, extra, vec); \ |
| 83 | EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) |
| 84 | |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 85 | /* |
| 86 | * We're short on space and time in the exception prolog, so we can't |
Michael Ellerman | 2751023 | 2016-07-26 15:29:29 +1000 | [diff] [blame] | 87 | * use the normal LOAD_REG_IMMEDIATE macro to load the address of label. |
| 88 | * Instead we get the base of the kernel from paca->kernelbase and or in the low |
| 89 | * part of label. This requires that the label be within 64KB of kernelbase, and |
| 90 | * that kernelbase be 64K aligned. |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 91 | */ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 92 | #define LOAD_HANDLER(reg, label) \ |
Michael Ellerman | d8d42b0 | 2016-07-26 15:29:30 +1000 | [diff] [blame] | 93 | ld reg,PACAKBASE(r13); /* get high part of &label */ \ |
Nicholas Piggin | 57f2664 | 2016-09-28 11:31:48 +1000 | [diff] [blame] | 94 | ori reg,reg,(FIXED_SYMBOL_ABS_ADDR(label))@l; |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 95 | |
Benjamin Herrenschmidt | a5d4f3a | 2011-04-05 14:20:31 +1000 | [diff] [blame] | 96 | /* Exception register prefixes */ |
| 97 | #define EXC_HV H |
| 98 | #define EXC_STD |
| 99 | |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 100 | #if defined(CONFIG_RELOCATABLE) |
| 101 | /* |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 102 | * If we support interrupts with relocation on AND we're a relocatable kernel, |
| 103 | * we need to use CTR to get to the 2nd level handler. So, save/restore it |
| 104 | * when required. |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 105 | */ |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 106 | #define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13) |
| 107 | #define GET_CTR(reg, area) ld reg,area+EX_CTR(r13) |
| 108 | #define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 109 | #else |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 110 | /* ...else CTR is unused and in register. */ |
| 111 | #define SAVE_CTR(reg, area) |
| 112 | #define GET_CTR(reg, area) mfctr reg |
| 113 | #define RESTORE_CTR(reg, area) |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 114 | #endif |
| 115 | |
Haren Myneni | 13e7a8e | 2012-12-06 21:50:32 +0000 | [diff] [blame] | 116 | /* |
| 117 | * PPR save/restore macros used in exceptions_64s.S |
| 118 | * Used for P7 or later processors |
| 119 | */ |
| 120 | #define SAVE_PPR(area, ra, rb) \ |
| 121 | BEGIN_FTR_SECTION_NESTED(940) \ |
| 122 | ld ra,PACACURRENT(r13); \ |
| 123 | ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \ |
| 124 | std rb,TASKTHREADPPR(ra); \ |
| 125 | END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940) |
| 126 | |
| 127 | #define RESTORE_PPR_PACA(area, ra) \ |
| 128 | BEGIN_FTR_SECTION_NESTED(941) \ |
| 129 | ld ra,area+EX_PPR(r13); \ |
| 130 | mtspr SPRN_PPR,ra; \ |
| 131 | END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941) |
| 132 | |
| 133 | /* |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 134 | * Get an SPR into a register if the CPU has the given feature |
Haren Myneni | 13e7a8e | 2012-12-06 21:50:32 +0000 | [diff] [blame] | 135 | */ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 136 | #define OPT_GET_SPR(ra, spr, ftr) \ |
Haren Myneni | 13e7a8e | 2012-12-06 21:50:32 +0000 | [diff] [blame] | 137 | BEGIN_FTR_SECTION_NESTED(943) \ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 138 | mfspr ra,spr; \ |
| 139 | END_FTR_SECTION_NESTED(ftr,ftr,943) |
Haren Myneni | 13e7a8e | 2012-12-06 21:50:32 +0000 | [diff] [blame] | 140 | |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 141 | /* |
Mahesh Salgaonkar | d410ae2 | 2014-03-11 10:56:18 +0530 | [diff] [blame] | 142 | * Set an SPR from a register if the CPU has the given feature |
| 143 | */ |
| 144 | #define OPT_SET_SPR(ra, spr, ftr) \ |
| 145 | BEGIN_FTR_SECTION_NESTED(943) \ |
| 146 | mtspr spr,ra; \ |
| 147 | END_FTR_SECTION_NESTED(ftr,ftr,943) |
| 148 | |
| 149 | /* |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 150 | * Save a register to the PACA if the CPU has the given feature |
| 151 | */ |
| 152 | #define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \ |
| 153 | BEGIN_FTR_SECTION_NESTED(943) \ |
| 154 | std ra,offset(r13); \ |
| 155 | END_FTR_SECTION_NESTED(ftr,ftr,943) |
| 156 | |
| 157 | #define EXCEPTION_PROLOG_0(area) \ |
Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 158 | GET_PACA(r13); \ |
Haren Myneni | 44e9309 | 2012-12-06 21:51:04 +0000 | [diff] [blame] | 159 | std r9,area+EX_R9(r13); /* save r9 */ \ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 160 | OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \ |
| 161 | HMT_MEDIUM; \ |
Haren Myneni | 44e9309 | 2012-12-06 21:51:04 +0000 | [diff] [blame] | 162 | std r10,area+EX_R10(r13); /* save r10 - r12 */ \ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 163 | OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR) |
| 164 | |
| 165 | #define __EXCEPTION_PROLOG_1(area, extra, vec) \ |
| 166 | OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \ |
| 167 | OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \ |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 168 | SAVE_CTR(r10, area); \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 169 | mfcr r9; \ |
| 170 | extra(vec); \ |
| 171 | std r11,area+EX_R11(r13); \ |
| 172 | std r12,area+EX_R12(r13); \ |
| 173 | GET_SCRATCH0(r10); \ |
| 174 | std r10,area+EX_R13(r13) |
| 175 | #define EXCEPTION_PROLOG_1(area, extra, vec) \ |
| 176 | __EXCEPTION_PROLOG_1(area, extra, vec) |
Stephen Rothwell | 7180e3e | 2007-08-22 13:48:37 +1000 | [diff] [blame] | 177 | |
Benjamin Herrenschmidt | a5d4f3a | 2011-04-05 14:20:31 +1000 | [diff] [blame] | 178 | #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \ |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 179 | ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \ |
Benjamin Herrenschmidt | a5d4f3a | 2011-04-05 14:20:31 +1000 | [diff] [blame] | 180 | mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 181 | LOAD_HANDLER(r12,label) \ |
Benjamin Herrenschmidt | a5d4f3a | 2011-04-05 14:20:31 +1000 | [diff] [blame] | 182 | mtspr SPRN_##h##SRR0,r12; \ |
| 183 | mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \ |
| 184 | mtspr SPRN_##h##SRR1,r10; \ |
| 185 | h##rfid; \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 186 | b . /* prevent speculative execution */ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 187 | #define EXCEPTION_PROLOG_PSERIES_1(label, h) \ |
Benjamin Herrenschmidt | a5d4f3a | 2011-04-05 14:20:31 +1000 | [diff] [blame] | 188 | __EXCEPTION_PROLOG_PSERIES_1(label, h) |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 189 | |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 190 | #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 191 | EXCEPTION_PROLOG_0(area); \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 192 | EXCEPTION_PROLOG_1(area, extra, vec); \ |
Benjamin Herrenschmidt | a5d4f3a | 2011-04-05 14:20:31 +1000 | [diff] [blame] | 193 | EXCEPTION_PROLOG_PSERIES_1(label, h); |
Benjamin Herrenschmidt | c5a8c0c | 2009-07-16 19:36:57 +0000 | [diff] [blame] | 194 | |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 195 | #define __KVMTEST(h, n) \ |
| 196 | lbz r10,HSTATE_IN_GUEST(r13); \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 197 | cmpwi r10,0; \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 198 | bne do_kvm_##h##n |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 199 | |
Aneesh Kumar K.V | dd96b2c | 2013-10-07 22:17:55 +0530 | [diff] [blame] | 200 | #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE |
| 201 | /* |
| 202 | * If hv is possible, interrupts come into to the hv version |
| 203 | * of the kvmppc_interrupt code, which then jumps to the PR handler, |
| 204 | * kvmppc_interrupt_pr, if the guest is a PR guest. |
| 205 | */ |
| 206 | #define kvmppc_interrupt kvmppc_interrupt_hv |
| 207 | #else |
| 208 | #define kvmppc_interrupt kvmppc_interrupt_pr |
| 209 | #endif |
| 210 | |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 211 | #define __KVM_HANDLER_PROLOG(area, n) \ |
Paul Mackerras | 0acb911 | 2013-02-04 18:10:51 +0000 | [diff] [blame] | 212 | BEGIN_FTR_SECTION_NESTED(947) \ |
| 213 | ld r10,area+EX_CFAR(r13); \ |
| 214 | std r10,HSTATE_CFAR(r13); \ |
| 215 | END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \ |
Paul Mackerras | 4b8473c | 2013-09-20 14:52:39 +1000 | [diff] [blame] | 216 | BEGIN_FTR_SECTION_NESTED(948) \ |
| 217 | ld r10,area+EX_PPR(r13); \ |
| 218 | std r10,HSTATE_PPR(r13); \ |
| 219 | END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 220 | ld r10,area+EX_R10(r13); \ |
Paul Mackerras | 0acb911 | 2013-02-04 18:10:51 +0000 | [diff] [blame] | 221 | stw r9,HSTATE_SCRATCH1(r13); \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 222 | ld r9,area+EX_R9(r13); \ |
Paul Mackerras | 0acb911 | 2013-02-04 18:10:51 +0000 | [diff] [blame] | 223 | std r12,HSTATE_SCRATCH0(r13); \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 224 | |
| 225 | #define __KVM_HANDLER(area, h, n) \ |
| 226 | __KVM_HANDLER_PROLOG(area, n) \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 227 | li r12,n; \ |
| 228 | b kvmppc_interrupt |
| 229 | |
| 230 | #define __KVM_HANDLER_SKIP(area, h, n) \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 231 | cmpwi r10,KVM_GUEST_MODE_SKIP; \ |
| 232 | ld r10,area+EX_R10(r13); \ |
| 233 | beq 89f; \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 234 | stw r9,HSTATE_SCRATCH1(r13); \ |
Paul Mackerras | 4b8473c | 2013-09-20 14:52:39 +1000 | [diff] [blame] | 235 | BEGIN_FTR_SECTION_NESTED(948) \ |
| 236 | ld r9,area+EX_PPR(r13); \ |
| 237 | std r9,HSTATE_PPR(r13); \ |
| 238 | END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 239 | ld r9,area+EX_R9(r13); \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 240 | std r12,HSTATE_SCRATCH0(r13); \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 241 | li r12,n; \ |
| 242 | b kvmppc_interrupt; \ |
| 243 | 89: mtocrf 0x80,r9; \ |
| 244 | ld r9,area+EX_R9(r13); \ |
| 245 | b kvmppc_skip_##h##interrupt |
| 246 | |
| 247 | #ifdef CONFIG_KVM_BOOK3S_64_HANDLER |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 248 | #define KVMTEST(h, n) __KVMTEST(h, n) |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 249 | #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n) |
| 250 | #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n) |
| 251 | |
| 252 | #else |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 253 | #define KVMTEST(h, n) |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 254 | #define KVM_HANDLER(area, h, n) |
| 255 | #define KVM_HANDLER_SKIP(area, h, n) |
| 256 | #endif |
| 257 | |
| 258 | #define NOTEST(n) |
| 259 | |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 260 | /* |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 261 | * The common exception prolog is used for all except a few exceptions |
| 262 | * such as a segment miss on a kernel address. We have to be prepared |
| 263 | * to take another exception from the point where we first touch the |
| 264 | * kernel stack onwards. |
| 265 | * |
| 266 | * On entry r13 points to the paca, r9-r13 are saved in the paca, |
| 267 | * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and |
| 268 | * SRR1, and relocation is on. |
| 269 | */ |
| 270 | #define EXCEPTION_PROLOG_COMMON(n, area) \ |
| 271 | andi. r10,r12,MSR_PR; /* See if coming from user */ \ |
| 272 | mr r10,r1; /* Save r1 */ \ |
| 273 | subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \ |
| 274 | beq- 1f; \ |
| 275 | ld r1,PACAKSAVE(r13); /* kernel stack to use */ \ |
Michael Neuling | 90ff5d6 | 2013-12-16 15:12:43 +1100 | [diff] [blame] | 276 | 1: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \ |
Paul Mackerras | 1977b50 | 2011-05-01 19:46:44 +0000 | [diff] [blame] | 277 | blt+ cr1,3f; /* abort if it is */ \ |
| 278 | li r1,(n); /* will be reloaded later */ \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 279 | sth r1,PACA_TRAP_SAVE(r13); \ |
Paul Mackerras | 1977b50 | 2011-05-01 19:46:44 +0000 | [diff] [blame] | 280 | std r3,area+EX_R3(r13); \ |
| 281 | addi r3,r13,area; /* r3 -> where regs are saved*/ \ |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 282 | RESTORE_CTR(r1, area); \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 283 | b bad_stack; \ |
| 284 | 3: std r9,_CCR(r1); /* save CR in stackframe */ \ |
| 285 | std r11,_NIP(r1); /* save SRR0 in stackframe */ \ |
| 286 | std r12,_MSR(r1); /* save SRR1 in stackframe */ \ |
| 287 | std r10,0(r1); /* make stack chain pointer */ \ |
| 288 | std r0,GPR0(r1); /* save r0 in stackframe */ \ |
| 289 | std r10,GPR1(r1); /* save r1 in stackframe */ \ |
Haren Myneni | 5d75b26 | 2012-12-06 21:46:37 +0000 | [diff] [blame] | 290 | beq 4f; /* if from kernel mode */ \ |
Christophe Leroy | c223c90 | 2016-05-17 08:33:46 +0200 | [diff] [blame] | 291 | ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \ |
Haren Myneni | 44e9309 | 2012-12-06 21:51:04 +0000 | [diff] [blame] | 292 | SAVE_PPR(area, r9, r10); \ |
Mahesh Salgaonkar | b14a7253 | 2013-10-30 20:03:51 +0530 | [diff] [blame] | 293 | 4: EXCEPTION_PROLOG_COMMON_2(area) \ |
| 294 | EXCEPTION_PROLOG_COMMON_3(n) \ |
| 295 | ACCOUNT_STOLEN_TIME |
| 296 | |
| 297 | /* Save original regs values from save area to stack frame. */ |
| 298 | #define EXCEPTION_PROLOG_COMMON_2(area) \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 299 | ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \ |
| 300 | ld r10,area+EX_R10(r13); \ |
| 301 | std r9,GPR9(r1); \ |
| 302 | std r10,GPR10(r1); \ |
| 303 | ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \ |
| 304 | ld r10,area+EX_R12(r13); \ |
| 305 | ld r11,area+EX_R13(r13); \ |
| 306 | std r9,GPR11(r1); \ |
| 307 | std r10,GPR12(r1); \ |
| 308 | std r11,GPR13(r1); \ |
Paul Mackerras | 48404f2 | 2011-05-01 19:48:20 +0000 | [diff] [blame] | 309 | BEGIN_FTR_SECTION_NESTED(66); \ |
| 310 | ld r10,area+EX_CFAR(r13); \ |
| 311 | std r10,ORIG_GPR3(r1); \ |
| 312 | END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \ |
Mahesh Salgaonkar | b14a7253 | 2013-10-30 20:03:51 +0530 | [diff] [blame] | 313 | GET_CTR(r10, area); \ |
| 314 | std r10,_CTR(r1); |
| 315 | |
| 316 | #define EXCEPTION_PROLOG_COMMON_3(n) \ |
| 317 | std r2,GPR2(r1); /* save r2 in stackframe */ \ |
| 318 | SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \ |
| 319 | SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \ |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 320 | mflr r9; /* Get LR, later save to stack */ \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 321 | ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 322 | std r9,_LINK(r1); \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 323 | lbz r10,PACASOFTIRQEN(r13); \ |
| 324 | mfspr r11,SPRN_XER; /* save XER in stackframe */ \ |
| 325 | std r10,SOFTE(r1); \ |
| 326 | std r11,_XER(r1); \ |
| 327 | li r9,(n)+1; \ |
| 328 | std r9,_TRAP(r1); /* set trap number */ \ |
| 329 | li r10,0; \ |
| 330 | ld r11,exception_marker@toc(r2); \ |
| 331 | std r10,RESULT(r1); /* clear regs->result */ \ |
Mahesh Salgaonkar | b14a7253 | 2013-10-30 20:03:51 +0530 | [diff] [blame] | 332 | std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 333 | |
| 334 | /* |
| 335 | * Exception vectors. |
| 336 | */ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 337 | #define STD_EXCEPTION_PSERIES(vec, label) \ |
Paul Mackerras | 673b189 | 2011-04-05 13:59:58 +1000 | [diff] [blame] | 338 | SET_SCRATCH0(r13); /* save r13 */ \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 339 | EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \ |
| 340 | EXC_STD, KVMTEST_PR, vec); \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 341 | |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 342 | /* Version of above for when we have to branch out-of-line */ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 343 | #define __OOL_EXCEPTION(vec, label, hdlr) \ |
| 344 | SET_SCRATCH0(r13) \ |
| 345 | EXCEPTION_PROLOG_0(PACA_EXGEN) \ |
| 346 | b hdlr; |
| 347 | |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 348 | #define STD_EXCEPTION_PSERIES_OOL(vec, label) \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 349 | EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \ |
| 350 | EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD) |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 351 | |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 352 | #define STD_EXCEPTION_HV(loc, vec, label) \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 353 | SET_SCRATCH0(r13); /* save r13 */ \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 354 | EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \ |
| 355 | EXC_HV, KVMTEST_HV, vec); |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 356 | |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 357 | #define STD_EXCEPTION_HV_OOL(vec, label) \ |
| 358 | EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \ |
| 359 | EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV) |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 360 | |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 361 | #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 362 | /* No guest interrupts come through here */ \ |
| 363 | SET_SCRATCH0(r13); /* save r13 */ \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 364 | EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec); |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 365 | |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 366 | #define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \ |
Michael Ellerman | c9f6951 | 2013-06-25 17:47:55 +1000 | [diff] [blame] | 367 | EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 368 | EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD) |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 369 | |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 370 | #define STD_RELON_EXCEPTION_HV(loc, vec, label) \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 371 | /* No guest interrupts come through here */ \ |
| 372 | SET_SCRATCH0(r13); /* save r13 */ \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 373 | EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_HV, NOTEST, vec); |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 374 | |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 375 | #define STD_RELON_EXCEPTION_HV_OOL(vec, label) \ |
Michael Ellerman | c9f6951 | 2013-06-25 17:47:55 +1000 | [diff] [blame] | 376 | EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 377 | EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV) |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 378 | |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 379 | /* This associate vector numbers with bits in paca->irq_happened */ |
| 380 | #define SOFTEN_VALUE_0x500 PACA_IRQ_EE |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 381 | #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 382 | #define SOFTEN_VALUE_0x980 PACA_IRQ_DEC |
Ian Munsie | 1dbdafe | 2012-11-14 18:49:46 +0000 | [diff] [blame] | 383 | #define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL |
Ian Munsie | 655bb3f | 2012-11-14 18:49:45 +0000 | [diff] [blame] | 384 | #define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL |
Mahesh Salgaonkar | 0869b6f | 2014-07-29 18:40:01 +0530 | [diff] [blame] | 385 | #define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI |
Benjamin Herrenschmidt | 9baaef0a | 2016-07-08 16:37:06 +1000 | [diff] [blame] | 386 | #define SOFTEN_VALUE_0xea0 PACA_IRQ_EE |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 387 | |
| 388 | #define __SOFTEN_TEST(h, vec) \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 389 | lbz r10,PACASOFTIRQEN(r13); \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 390 | cmpwi r10,0; \ |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 391 | li r10,SOFTEN_VALUE_##vec; \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 392 | beq masked_##h##interrupt |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 393 | |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 394 | #define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec) |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 395 | |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 396 | #define SOFTEN_TEST_PR(vec) \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 397 | KVMTEST(EXC_STD, vec); \ |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 398 | _SOFTEN_TEST(EXC_STD, vec) |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 399 | |
| 400 | #define SOFTEN_TEST_HV(vec) \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 401 | KVMTEST(EXC_HV, vec); \ |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 402 | _SOFTEN_TEST(EXC_HV, vec) |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 403 | |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 404 | #define KVMTEST_PR(vec) \ |
| 405 | KVMTEST(EXC_STD, vec) |
| 406 | |
| 407 | #define KVMTEST_HV(vec) \ |
| 408 | KVMTEST(EXC_HV, vec) |
| 409 | |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 410 | #define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec) |
| 411 | #define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec) |
| 412 | |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 413 | #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 414 | SET_SCRATCH0(r13); /* save r13 */ \ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 415 | EXCEPTION_PROLOG_0(PACA_EXGEN); \ |
| 416 | __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 417 | EXCEPTION_PROLOG_PSERIES_1(label, h); |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 418 | |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 419 | #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \ |
| 420 | __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) |
Benjamin Herrenschmidt | b3e6b5d | 2011-04-05 14:27:11 +1000 | [diff] [blame] | 421 | |
| 422 | #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 423 | _MASKABLE_EXCEPTION_PSERIES(vec, label, \ |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 424 | EXC_STD, SOFTEN_TEST_PR) |
Benjamin Herrenschmidt | b3e6b5d | 2011-04-05 14:27:11 +1000 | [diff] [blame] | 425 | |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 426 | #define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label) \ |
| 427 | EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec); \ |
| 428 | EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD) |
| 429 | |
Benjamin Herrenschmidt | b3e6b5d | 2011-04-05 14:27:11 +1000 | [diff] [blame] | 430 | #define MASKABLE_EXCEPTION_HV(loc, vec, label) \ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 431 | _MASKABLE_EXCEPTION_PSERIES(vec, label, \ |
| 432 | EXC_HV, SOFTEN_TEST_HV) |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 433 | |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 434 | #define MASKABLE_EXCEPTION_HV_OOL(vec, label) \ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 435 | EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 436 | EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV) |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 437 | |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 438 | #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 439 | SET_SCRATCH0(r13); /* save r13 */ \ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 440 | EXCEPTION_PROLOG_0(PACA_EXGEN); \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 441 | __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \ |
| 442 | EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) |
| 443 | |
| 444 | #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 445 | __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) |
| 446 | |
| 447 | #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 448 | _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \ |
| 449 | EXC_STD, SOFTEN_NOTEST_PR) |
| 450 | |
| 451 | #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \ |
Michael Neuling | 4700dfa | 2012-11-02 17:21:28 +1100 | [diff] [blame] | 452 | _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \ |
| 453 | EXC_HV, SOFTEN_NOTEST_HV) |
| 454 | |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 455 | #define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \ |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 456 | EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_NOTEST_HV, vec); \ |
Michael Ellerman | da2bc46 | 2016-09-30 19:43:18 +1000 | [diff] [blame] | 457 | EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV) |
Paul Mackerras | 1707dd1 | 2013-02-04 18:10:15 +0000 | [diff] [blame] | 458 | |
Benjamin Herrenschmidt | 1b70117 | 2012-03-01 15:42:56 +1100 | [diff] [blame] | 459 | /* |
| 460 | * Our exception common code can be passed various "additions" |
| 461 | * to specify the behaviour of interrupts, whether to kick the |
| 462 | * runlatch, etc... |
| 463 | */ |
| 464 | |
Michael Ellerman | 9daf112 | 2014-07-15 21:15:38 +1000 | [diff] [blame] | 465 | /* |
| 466 | * This addition reconciles our actual IRQ state with the various software |
| 467 | * flags that track it. This may call C code. |
| 468 | */ |
| 469 | #define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11) |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 470 | |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 471 | #define ADD_NVGPRS \ |
Anton Blanchard | b1576fe | 2014-02-04 16:04:35 +1100 | [diff] [blame] | 472 | bl save_nvgprs |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 473 | |
| 474 | #define RUNLATCH_ON \ |
| 475 | BEGIN_FTR_SECTION \ |
Stuart Yoder | 9778b69 | 2012-07-05 04:41:35 +0000 | [diff] [blame] | 476 | CURRENT_THREAD_INFO(r3, r1); \ |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 477 | ld r4,TI_LOCAL_FLAGS(r3); \ |
| 478 | andi. r0,r4,_TLF_RUNLATCH; \ |
| 479 | beql ppc64_runlatch_on_trampoline; \ |
| 480 | END_FTR_SECTION_IFSET(CPU_FTR_CTRL) |
| 481 | |
| 482 | #define EXCEPTION_COMMON(trap, label, hdlr, ret, additions) \ |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 483 | EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \ |
Michael Ellerman | a1d711c | 2014-07-15 21:15:37 +1000 | [diff] [blame] | 484 | /* Volatile regs are potentially clobbered here */ \ |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 485 | additions; \ |
| 486 | addi r3,r1,STACK_FRAME_OVERHEAD; \ |
| 487 | bl hdlr; \ |
| 488 | b ret |
| 489 | |
| 490 | #define STD_EXCEPTION_COMMON(trap, label, hdlr) \ |
| 491 | EXCEPTION_COMMON(trap, label, hdlr, ret_from_except, \ |
Michael Ellerman | 9daf112 | 2014-07-15 21:15:38 +1000 | [diff] [blame] | 492 | ADD_NVGPRS;ADD_RECONCILE) |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 493 | |
| 494 | /* |
| 495 | * Like STD_EXCEPTION_COMMON, but for exceptions that can occur |
Benjamin Herrenschmidt | 7450f6f | 2012-03-01 10:52:01 +1100 | [diff] [blame] | 496 | * in the idle task and therefore need the special idle handling |
| 497 | * (finish nap and runlatch) |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 498 | */ |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 499 | #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \ |
| 500 | EXCEPTION_COMMON(trap, label, hdlr, ret_from_except_lite, \ |
Michael Ellerman | 9daf112 | 2014-07-15 21:15:38 +1000 | [diff] [blame] | 501 | FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON) |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 502 | |
| 503 | /* |
| 504 | * When the idle code in power4_idle puts the CPU into NAP mode, |
| 505 | * it has to do so in a loop, and relies on the external interrupt |
| 506 | * and decrementer interrupt entry code to get it out of the loop. |
| 507 | * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags |
| 508 | * to signal that it is in the loop and needs help to get out. |
| 509 | */ |
| 510 | #ifdef CONFIG_PPC_970_NAP |
| 511 | #define FINISH_NAP \ |
| 512 | BEGIN_FTR_SECTION \ |
Stuart Yoder | 9778b69 | 2012-07-05 04:41:35 +0000 | [diff] [blame] | 513 | CURRENT_THREAD_INFO(r11, r1); \ |
Stephen Rothwell | f9ff0f3 | 2007-08-22 13:46:44 +1000 | [diff] [blame] | 514 | ld r9,TI_LOCAL_FLAGS(r11); \ |
| 515 | andi. r10,r9,_TLF_NAPPING; \ |
| 516 | bnel power4_fixup_nap; \ |
| 517 | END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP) |
| 518 | #else |
| 519 | #define FINISH_NAP |
| 520 | #endif |
| 521 | |
| 522 | #endif /* _ASM_POWERPC_EXCEPTION_H */ |