blob: 2e4e7d878c8eeda322d701cb3f407d67ecff0a58 [file] [log] [blame]
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +10001#ifndef _ASM_POWERPC_EXCEPTION_H
2#define _ASM_POWERPC_EXCEPTION_H
3/*
4 * Extracted from head_64.S
5 *
6 * PowerPC version
7 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
8 *
9 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
10 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
11 * Adapted for Power Macintosh by Paul Mackerras.
12 * Low-level exception handlers and MMU support
13 * rewritten by Paul Mackerras.
14 * Copyright (C) 1996 Paul Mackerras.
15 *
16 * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
17 * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
18 *
19 * This file contains the low-level support and setup for the
20 * PowerPC-64 platform, including trap and interrupt dispatch.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License
24 * as published by the Free Software Foundation; either version
25 * 2 of the License, or (at your option) any later version.
26 */
27/*
28 * The following macros define the code that appears as
29 * the prologue to each of the exception handlers. They
30 * are split into two parts to allow a single kernel binary
31 * to be used for pSeries and iSeries.
32 *
33 * We make as much of the exception code common between native
34 * exception handlers (including pSeries LPAR) and iSeries LPAR
35 * implementations as possible.
36 */
Michael Ellermanda2bc462016-09-30 19:43:18 +100037#include <asm/head-64.h>
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100038
39#define EX_R9 0
40#define EX_R10 8
41#define EX_R11 16
42#define EX_R12 24
43#define EX_R13 32
44#define EX_SRR0 40
45#define EX_DAR 48
46#define EX_DSISR 56
47#define EX_CCR 60
48#define EX_R3 64
49#define EX_LR 72
Paul Mackerras48404f22011-05-01 19:48:20 +000050#define EX_CFAR 80
Haren Mynenia09688c2012-12-06 21:48:26 +000051#define EX_PPR 88 /* SMT thread status register (priority) */
Michael Neulingbc2e6c62013-08-13 15:54:52 +100052#define EX_CTR 96
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100053
Michael Neuling4700dfa2012-11-02 17:21:28 +110054#ifdef CONFIG_RELOCATABLE
Paul Mackerras1707dd12013-02-04 18:10:15 +000055#define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110056 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
57 LOAD_HANDLER(r12,label); \
Michael Neulingbc2e6c62013-08-13 15:54:52 +100058 mtctr r12; \
Michael Neuling4700dfa2012-11-02 17:21:28 +110059 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
60 li r10,MSR_RI; \
61 mtmsrd r10,1; /* Set RI (EE=0) */ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +100062 bctr;
Michael Neuling4700dfa2012-11-02 17:21:28 +110063#else
64/* If not relocatable, we can jump directly -- and save messing with LR */
Paul Mackerras1707dd12013-02-04 18:10:15 +000065#define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110066 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
67 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
68 li r10,MSR_RI; \
69 mtmsrd r10,1; /* Set RI (EE=0) */ \
70 b label;
71#endif
Paul Mackerras1707dd12013-02-04 18:10:15 +000072#define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
73 __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110074
75/*
76 * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
77 * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
78 * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
79 */
80#define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
Paul Mackerras1707dd12013-02-04 18:10:15 +000081 EXCEPTION_PROLOG_0(area); \
Michael Neuling4700dfa2012-11-02 17:21:28 +110082 EXCEPTION_PROLOG_1(area, extra, vec); \
83 EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
84
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100085/*
86 * We're short on space and time in the exception prolog, so we can't
Michael Ellerman27510232016-07-26 15:29:29 +100087 * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
88 * Instead we get the base of the kernel from paca->kernelbase and or in the low
89 * part of label. This requires that the label be within 64KB of kernelbase, and
90 * that kernelbase be 64K aligned.
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100091 */
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100092#define LOAD_HANDLER(reg, label) \
Michael Ellermand8d42b02016-07-26 15:29:30 +100093 ld reg,PACAKBASE(r13); /* get high part of &label */ \
Nicholas Piggin57f26642016-09-28 11:31:48 +100094 ori reg,reg,(FIXED_SYMBOL_ABS_ADDR(label))@l;
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100095
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +100096/* Exception register prefixes */
97#define EXC_HV H
98#define EXC_STD
99
Michael Neuling4700dfa2012-11-02 17:21:28 +1100100#if defined(CONFIG_RELOCATABLE)
101/*
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000102 * If we support interrupts with relocation on AND we're a relocatable kernel,
103 * we need to use CTR to get to the 2nd level handler. So, save/restore it
104 * when required.
Michael Neuling4700dfa2012-11-02 17:21:28 +1100105 */
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000106#define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
107#define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
108#define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
Michael Neuling4700dfa2012-11-02 17:21:28 +1100109#else
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000110/* ...else CTR is unused and in register. */
111#define SAVE_CTR(reg, area)
112#define GET_CTR(reg, area) mfctr reg
113#define RESTORE_CTR(reg, area)
Michael Neuling4700dfa2012-11-02 17:21:28 +1100114#endif
115
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000116/*
117 * PPR save/restore macros used in exceptions_64s.S
118 * Used for P7 or later processors
119 */
120#define SAVE_PPR(area, ra, rb) \
121BEGIN_FTR_SECTION_NESTED(940) \
122 ld ra,PACACURRENT(r13); \
123 ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
124 std rb,TASKTHREADPPR(ra); \
125END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
126
127#define RESTORE_PPR_PACA(area, ra) \
128BEGIN_FTR_SECTION_NESTED(941) \
129 ld ra,area+EX_PPR(r13); \
130 mtspr SPRN_PPR,ra; \
131END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
132
133/*
Paul Mackerras1707dd12013-02-04 18:10:15 +0000134 * Get an SPR into a register if the CPU has the given feature
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000135 */
Paul Mackerras1707dd12013-02-04 18:10:15 +0000136#define OPT_GET_SPR(ra, spr, ftr) \
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000137BEGIN_FTR_SECTION_NESTED(943) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000138 mfspr ra,spr; \
139END_FTR_SECTION_NESTED(ftr,ftr,943)
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000140
Paul Mackerras1707dd12013-02-04 18:10:15 +0000141/*
Mahesh Salgaonkard410ae22014-03-11 10:56:18 +0530142 * Set an SPR from a register if the CPU has the given feature
143 */
144#define OPT_SET_SPR(ra, spr, ftr) \
145BEGIN_FTR_SECTION_NESTED(943) \
146 mtspr spr,ra; \
147END_FTR_SECTION_NESTED(ftr,ftr,943)
148
149/*
Paul Mackerras1707dd12013-02-04 18:10:15 +0000150 * Save a register to the PACA if the CPU has the given feature
151 */
152#define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
153BEGIN_FTR_SECTION_NESTED(943) \
154 std ra,offset(r13); \
155END_FTR_SECTION_NESTED(ftr,ftr,943)
156
157#define EXCEPTION_PROLOG_0(area) \
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100158 GET_PACA(r13); \
Haren Myneni44e93092012-12-06 21:51:04 +0000159 std r9,area+EX_R9(r13); /* save r9 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000160 OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
161 HMT_MEDIUM; \
Haren Myneni44e93092012-12-06 21:51:04 +0000162 std r10,area+EX_R10(r13); /* save r10 - r12 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000163 OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
164
165#define __EXCEPTION_PROLOG_1(area, extra, vec) \
166 OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
167 OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000168 SAVE_CTR(r10, area); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000169 mfcr r9; \
170 extra(vec); \
171 std r11,area+EX_R11(r13); \
172 std r12,area+EX_R12(r13); \
173 GET_SCRATCH0(r10); \
174 std r10,area+EX_R13(r13)
175#define EXCEPTION_PROLOG_1(area, extra, vec) \
176 __EXCEPTION_PROLOG_1(area, extra, vec)
Stephen Rothwell7180e3e2007-08-22 13:48:37 +1000177
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000178#define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
Paul Mackerras1f6a93e2008-08-30 11:40:24 +1000179 ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000180 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000181 LOAD_HANDLER(r12,label) \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000182 mtspr SPRN_##h##SRR0,r12; \
183 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
184 mtspr SPRN_##h##SRR1,r10; \
185 h##rfid; \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000186 b . /* prevent speculative execution */
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000187#define EXCEPTION_PROLOG_PSERIES_1(label, h) \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000188 __EXCEPTION_PROLOG_PSERIES_1(label, h)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000189
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000190#define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000191 EXCEPTION_PROLOG_0(area); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000192 EXCEPTION_PROLOG_1(area, extra, vec); \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000193 EXCEPTION_PROLOG_PSERIES_1(label, h);
Benjamin Herrenschmidtc5a8c0c2009-07-16 19:36:57 +0000194
Michael Ellermanda2bc462016-09-30 19:43:18 +1000195#define __KVMTEST(h, n) \
196 lbz r10,HSTATE_IN_GUEST(r13); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000197 cmpwi r10,0; \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000198 bne do_kvm_##h##n
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000199
Aneesh Kumar K.Vdd96b2c2013-10-07 22:17:55 +0530200#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
201/*
202 * If hv is possible, interrupts come into to the hv version
203 * of the kvmppc_interrupt code, which then jumps to the PR handler,
204 * kvmppc_interrupt_pr, if the guest is a PR guest.
205 */
206#define kvmppc_interrupt kvmppc_interrupt_hv
207#else
208#define kvmppc_interrupt kvmppc_interrupt_pr
209#endif
210
Michael Ellermanda2bc462016-09-30 19:43:18 +1000211#define __KVM_HANDLER_PROLOG(area, n) \
Paul Mackerras0acb9112013-02-04 18:10:51 +0000212 BEGIN_FTR_SECTION_NESTED(947) \
213 ld r10,area+EX_CFAR(r13); \
214 std r10,HSTATE_CFAR(r13); \
215 END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000216 BEGIN_FTR_SECTION_NESTED(948) \
217 ld r10,area+EX_PPR(r13); \
218 std r10,HSTATE_PPR(r13); \
219 END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000220 ld r10,area+EX_R10(r13); \
Paul Mackerras0acb9112013-02-04 18:10:51 +0000221 stw r9,HSTATE_SCRATCH1(r13); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000222 ld r9,area+EX_R9(r13); \
Paul Mackerras0acb9112013-02-04 18:10:51 +0000223 std r12,HSTATE_SCRATCH0(r13); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000224
225#define __KVM_HANDLER(area, h, n) \
226 __KVM_HANDLER_PROLOG(area, n) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000227 li r12,n; \
228 b kvmppc_interrupt
229
230#define __KVM_HANDLER_SKIP(area, h, n) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000231 cmpwi r10,KVM_GUEST_MODE_SKIP; \
232 ld r10,area+EX_R10(r13); \
233 beq 89f; \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000234 stw r9,HSTATE_SCRATCH1(r13); \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000235 BEGIN_FTR_SECTION_NESTED(948) \
236 ld r9,area+EX_PPR(r13); \
237 std r9,HSTATE_PPR(r13); \
238 END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000239 ld r9,area+EX_R9(r13); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000240 std r12,HSTATE_SCRATCH0(r13); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000241 li r12,n; \
242 b kvmppc_interrupt; \
24389: mtocrf 0x80,r9; \
244 ld r9,area+EX_R9(r13); \
245 b kvmppc_skip_##h##interrupt
246
247#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
Michael Ellermanda2bc462016-09-30 19:43:18 +1000248#define KVMTEST(h, n) __KVMTEST(h, n)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000249#define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
250#define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
251
252#else
Michael Ellermanda2bc462016-09-30 19:43:18 +1000253#define KVMTEST(h, n)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000254#define KVM_HANDLER(area, h, n)
255#define KVM_HANDLER_SKIP(area, h, n)
256#endif
257
258#define NOTEST(n)
259
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000260/*
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000261 * The common exception prolog is used for all except a few exceptions
262 * such as a segment miss on a kernel address. We have to be prepared
263 * to take another exception from the point where we first touch the
264 * kernel stack onwards.
265 *
266 * On entry r13 points to the paca, r9-r13 are saved in the paca,
267 * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
268 * SRR1, and relocation is on.
269 */
270#define EXCEPTION_PROLOG_COMMON(n, area) \
271 andi. r10,r12,MSR_PR; /* See if coming from user */ \
272 mr r10,r1; /* Save r1 */ \
273 subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
274 beq- 1f; \
275 ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
Michael Neuling90ff5d62013-12-16 15:12:43 +11002761: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
Paul Mackerras1977b502011-05-01 19:46:44 +0000277 blt+ cr1,3f; /* abort if it is */ \
278 li r1,(n); /* will be reloaded later */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000279 sth r1,PACA_TRAP_SAVE(r13); \
Paul Mackerras1977b502011-05-01 19:46:44 +0000280 std r3,area+EX_R3(r13); \
281 addi r3,r13,area; /* r3 -> where regs are saved*/ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000282 RESTORE_CTR(r1, area); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000283 b bad_stack; \
2843: std r9,_CCR(r1); /* save CR in stackframe */ \
285 std r11,_NIP(r1); /* save SRR0 in stackframe */ \
286 std r12,_MSR(r1); /* save SRR1 in stackframe */ \
287 std r10,0(r1); /* make stack chain pointer */ \
288 std r0,GPR0(r1); /* save r0 in stackframe */ \
289 std r10,GPR1(r1); /* save r1 in stackframe */ \
Haren Myneni5d75b262012-12-06 21:46:37 +0000290 beq 4f; /* if from kernel mode */ \
Christophe Leroyc223c902016-05-17 08:33:46 +0200291 ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
Haren Myneni44e93092012-12-06 21:51:04 +0000292 SAVE_PPR(area, r9, r10); \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +05302934: EXCEPTION_PROLOG_COMMON_2(area) \
294 EXCEPTION_PROLOG_COMMON_3(n) \
295 ACCOUNT_STOLEN_TIME
296
297/* Save original regs values from save area to stack frame. */
298#define EXCEPTION_PROLOG_COMMON_2(area) \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000299 ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
300 ld r10,area+EX_R10(r13); \
301 std r9,GPR9(r1); \
302 std r10,GPR10(r1); \
303 ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
304 ld r10,area+EX_R12(r13); \
305 ld r11,area+EX_R13(r13); \
306 std r9,GPR11(r1); \
307 std r10,GPR12(r1); \
308 std r11,GPR13(r1); \
Paul Mackerras48404f22011-05-01 19:48:20 +0000309 BEGIN_FTR_SECTION_NESTED(66); \
310 ld r10,area+EX_CFAR(r13); \
311 std r10,ORIG_GPR3(r1); \
312 END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +0530313 GET_CTR(r10, area); \
314 std r10,_CTR(r1);
315
316#define EXCEPTION_PROLOG_COMMON_3(n) \
317 std r2,GPR2(r1); /* save r2 in stackframe */ \
318 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
319 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000320 mflr r9; /* Get LR, later save to stack */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000321 ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000322 std r9,_LINK(r1); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000323 lbz r10,PACASOFTIRQEN(r13); \
324 mfspr r11,SPRN_XER; /* save XER in stackframe */ \
325 std r10,SOFTE(r1); \
326 std r11,_XER(r1); \
327 li r9,(n)+1; \
328 std r9,_TRAP(r1); /* set trap number */ \
329 li r10,0; \
330 ld r11,exception_marker@toc(r2); \
331 std r10,RESULT(r1); /* clear regs->result */ \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +0530332 std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000333
334/*
335 * Exception vectors.
336 */
Michael Ellermanda2bc462016-09-30 19:43:18 +1000337#define STD_EXCEPTION_PSERIES(vec, label) \
Paul Mackerras673b1892011-04-05 13:59:58 +1000338 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000339 EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
340 EXC_STD, KVMTEST_PR, vec); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000341
Paul Mackerras1707dd12013-02-04 18:10:15 +0000342/* Version of above for when we have to branch out-of-line */
Michael Ellermanda2bc462016-09-30 19:43:18 +1000343#define __OOL_EXCEPTION(vec, label, hdlr) \
344 SET_SCRATCH0(r13) \
345 EXCEPTION_PROLOG_0(PACA_EXGEN) \
346 b hdlr;
347
Paul Mackerras1707dd12013-02-04 18:10:15 +0000348#define STD_EXCEPTION_PSERIES_OOL(vec, label) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000349 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
350 EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000351
Michael Ellermanda2bc462016-09-30 19:43:18 +1000352#define STD_EXCEPTION_HV(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000353 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000354 EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
355 EXC_HV, KVMTEST_HV, vec);
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000356
Michael Ellermanda2bc462016-09-30 19:43:18 +1000357#define STD_EXCEPTION_HV_OOL(vec, label) \
358 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
359 EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000360
Michael Neuling4700dfa2012-11-02 17:21:28 +1100361#define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100362 /* No guest interrupts come through here */ \
363 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000364 EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
Michael Neuling4700dfa2012-11-02 17:21:28 +1100365
Paul Mackerras1707dd12013-02-04 18:10:15 +0000366#define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
Michael Ellermanc9f69512013-06-25 17:47:55 +1000367 EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000368 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000369
Michael Neuling4700dfa2012-11-02 17:21:28 +1100370#define STD_RELON_EXCEPTION_HV(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100371 /* No guest interrupts come through here */ \
372 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000373 EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_HV, NOTEST, vec);
Michael Neuling4700dfa2012-11-02 17:21:28 +1100374
Paul Mackerras1707dd12013-02-04 18:10:15 +0000375#define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
Michael Ellermanc9f69512013-06-25 17:47:55 +1000376 EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000377 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000378
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100379/* This associate vector numbers with bits in paca->irq_happened */
380#define SOFTEN_VALUE_0x500 PACA_IRQ_EE
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100381#define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
Michael Ellermanda2bc462016-09-30 19:43:18 +1000382#define SOFTEN_VALUE_0x980 PACA_IRQ_DEC
Ian Munsie1dbdafe2012-11-14 18:49:46 +0000383#define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
Ian Munsie655bb3f2012-11-14 18:49:45 +0000384#define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530385#define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI
Benjamin Herrenschmidt9baaef0a2016-07-08 16:37:06 +1000386#define SOFTEN_VALUE_0xea0 PACA_IRQ_EE
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100387
388#define __SOFTEN_TEST(h, vec) \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000389 lbz r10,PACASOFTIRQEN(r13); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000390 cmpwi r10,0; \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100391 li r10,SOFTEN_VALUE_##vec; \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000392 beq masked_##h##interrupt
Michael Ellermanda2bc462016-09-30 19:43:18 +1000393
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100394#define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000395
Paul Mackerrasde56a942011-06-29 00:21:34 +0000396#define SOFTEN_TEST_PR(vec) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000397 KVMTEST(EXC_STD, vec); \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100398 _SOFTEN_TEST(EXC_STD, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000399
400#define SOFTEN_TEST_HV(vec) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000401 KVMTEST(EXC_HV, vec); \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100402 _SOFTEN_TEST(EXC_HV, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000403
Michael Ellermanda2bc462016-09-30 19:43:18 +1000404#define KVMTEST_PR(vec) \
405 KVMTEST(EXC_STD, vec)
406
407#define KVMTEST_HV(vec) \
408 KVMTEST(EXC_HV, vec)
409
Michael Neuling4700dfa2012-11-02 17:21:28 +1100410#define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
411#define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
412
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000413#define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000414 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000415 EXCEPTION_PROLOG_0(PACA_EXGEN); \
416 __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000417 EXCEPTION_PROLOG_PSERIES_1(label, h);
Paul Mackerras1707dd12013-02-04 18:10:15 +0000418
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000419#define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
420 __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000421
422#define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000423 _MASKABLE_EXCEPTION_PSERIES(vec, label, \
Paul Mackerrasde56a942011-06-29 00:21:34 +0000424 EXC_STD, SOFTEN_TEST_PR)
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000425
Michael Ellermanda2bc462016-09-30 19:43:18 +1000426#define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label) \
427 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec); \
428 EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
429
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000430#define MASKABLE_EXCEPTION_HV(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000431 _MASKABLE_EXCEPTION_PSERIES(vec, label, \
432 EXC_HV, SOFTEN_TEST_HV)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000433
Paul Mackerras1707dd12013-02-04 18:10:15 +0000434#define MASKABLE_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000435 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000436 EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000437
Michael Neuling4700dfa2012-11-02 17:21:28 +1100438#define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100439 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000440 EXCEPTION_PROLOG_0(PACA_EXGEN); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000441 __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
442 EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
443
444#define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100445 __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
446
447#define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100448 _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
449 EXC_STD, SOFTEN_NOTEST_PR)
450
451#define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100452 _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
453 EXC_HV, SOFTEN_NOTEST_HV)
454
Paul Mackerras1707dd12013-02-04 18:10:15 +0000455#define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000456 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_NOTEST_HV, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000457 EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000458
Benjamin Herrenschmidt1b701172012-03-01 15:42:56 +1100459/*
460 * Our exception common code can be passed various "additions"
461 * to specify the behaviour of interrupts, whether to kick the
462 * runlatch, etc...
463 */
464
Michael Ellerman9daf1122014-07-15 21:15:38 +1000465/*
466 * This addition reconciles our actual IRQ state with the various software
467 * flags that track it. This may call C code.
468 */
469#define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000470
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100471#define ADD_NVGPRS \
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100472 bl save_nvgprs
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100473
474#define RUNLATCH_ON \
475BEGIN_FTR_SECTION \
Stuart Yoder9778b692012-07-05 04:41:35 +0000476 CURRENT_THREAD_INFO(r3, r1); \
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100477 ld r4,TI_LOCAL_FLAGS(r3); \
478 andi. r0,r4,_TLF_RUNLATCH; \
479 beql ppc64_runlatch_on_trampoline; \
480END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
481
482#define EXCEPTION_COMMON(trap, label, hdlr, ret, additions) \
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100483 EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \
Michael Ellermana1d711c2014-07-15 21:15:37 +1000484 /* Volatile regs are potentially clobbered here */ \
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100485 additions; \
486 addi r3,r1,STACK_FRAME_OVERHEAD; \
487 bl hdlr; \
488 b ret
489
490#define STD_EXCEPTION_COMMON(trap, label, hdlr) \
491 EXCEPTION_COMMON(trap, label, hdlr, ret_from_except, \
Michael Ellerman9daf1122014-07-15 21:15:38 +1000492 ADD_NVGPRS;ADD_RECONCILE)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000493
494/*
495 * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
Benjamin Herrenschmidt7450f6f2012-03-01 10:52:01 +1100496 * in the idle task and therefore need the special idle handling
497 * (finish nap and runlatch)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000498 */
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100499#define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
500 EXCEPTION_COMMON(trap, label, hdlr, ret_from_except_lite, \
Michael Ellerman9daf1122014-07-15 21:15:38 +1000501 FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000502
503/*
504 * When the idle code in power4_idle puts the CPU into NAP mode,
505 * it has to do so in a loop, and relies on the external interrupt
506 * and decrementer interrupt entry code to get it out of the loop.
507 * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
508 * to signal that it is in the loop and needs help to get out.
509 */
510#ifdef CONFIG_PPC_970_NAP
511#define FINISH_NAP \
512BEGIN_FTR_SECTION \
Stuart Yoder9778b692012-07-05 04:41:35 +0000513 CURRENT_THREAD_INFO(r11, r1); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000514 ld r9,TI_LOCAL_FLAGS(r11); \
515 andi. r10,r9,_TLF_NAPPING; \
516 bnel power4_fixup_nap; \
517END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
518#else
519#define FINISH_NAP
520#endif
521
522#endif /* _ASM_POWERPC_EXCEPTION_H */