blob: 3202b32b56383f9eccd32180e7d95591e65be49a [file] [log] [blame]
Dave Gordon26172682015-07-09 19:29:04 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23#ifndef _INTEL_GUC_FWIF_H
24#define _INTEL_GUC_FWIF_H
25
Dave Gordon26172682015-07-09 19:29:04 +010026#define GFXCORE_FAMILY_GEN9 12
Alex Dai33a732f2015-08-12 15:43:36 +010027#define GFXCORE_FAMILY_UNKNOWN 0x7fffffff
Dave Gordon26172682015-07-09 19:29:04 +010028
Dave Gordon44a28b12015-08-12 15:43:41 +010029#define GUC_CTX_PRIORITY_KMD_HIGH 0
Dave Gordon26172682015-07-09 19:29:04 +010030#define GUC_CTX_PRIORITY_HIGH 1
Dave Gordon44a28b12015-08-12 15:43:41 +010031#define GUC_CTX_PRIORITY_KMD_NORMAL 2
32#define GUC_CTX_PRIORITY_NORMAL 3
Alex Dai463704d2015-12-18 12:00:10 -080033#define GUC_CTX_PRIORITY_NUM 4
Dave Gordon26172682015-07-09 19:29:04 +010034
35#define GUC_MAX_GPU_CONTEXTS 1024
Alex Daiaa557ab2015-08-18 14:32:35 -070036#define GUC_INVALID_CTX_ID GUC_MAX_GPU_CONTEXTS
Dave Gordon26172682015-07-09 19:29:04 +010037
Alex Dai397097b2016-01-23 11:58:14 -080038#define GUC_RENDER_ENGINE 0
39#define GUC_VIDEO_ENGINE 1
40#define GUC_BLITTER_ENGINE 2
41#define GUC_VIDEOENHANCE_ENGINE 3
42#define GUC_VIDEO_ENGINE2 4
43#define GUC_MAX_ENGINES_NUM (GUC_VIDEO_ENGINE2 + 1)
44
Dave Gordon26172682015-07-09 19:29:04 +010045/* Work queue item header definitions */
46#define WQ_STATUS_ACTIVE 1
47#define WQ_STATUS_SUSPENDED 2
48#define WQ_STATUS_CMD_ERROR 3
49#define WQ_STATUS_ENGINE_ID_NOT_USED 4
50#define WQ_STATUS_SUSPENDED_FROM_RESET 5
51#define WQ_TYPE_SHIFT 0
52#define WQ_TYPE_BATCH_BUF (0x1 << WQ_TYPE_SHIFT)
53#define WQ_TYPE_PSEUDO (0x2 << WQ_TYPE_SHIFT)
54#define WQ_TYPE_INORDER (0x3 << WQ_TYPE_SHIFT)
55#define WQ_TARGET_SHIFT 10
56#define WQ_LEN_SHIFT 16
57#define WQ_NO_WCFLUSH_WAIT (1 << 27)
58#define WQ_PRESENT_WORKLOAD (1 << 28)
59#define WQ_WORKLOAD_SHIFT 29
60#define WQ_WORKLOAD_GENERAL (0 << WQ_WORKLOAD_SHIFT)
61#define WQ_WORKLOAD_GPGPU (1 << WQ_WORKLOAD_SHIFT)
62#define WQ_WORKLOAD_TOUCH (2 << WQ_WORKLOAD_SHIFT)
63
64#define WQ_RING_TAIL_SHIFT 20
Dave Gordon0a31afb2016-05-13 15:36:34 +010065#define WQ_RING_TAIL_MAX 0x7FF /* 2^11 QWords */
66#define WQ_RING_TAIL_MASK (WQ_RING_TAIL_MAX << WQ_RING_TAIL_SHIFT)
Dave Gordon26172682015-07-09 19:29:04 +010067
68#define GUC_DOORBELL_ENABLED 1
69#define GUC_DOORBELL_DISABLED 0
70
71#define GUC_CTX_DESC_ATTR_ACTIVE (1 << 0)
72#define GUC_CTX_DESC_ATTR_PENDING_DB (1 << 1)
73#define GUC_CTX_DESC_ATTR_KERNEL (1 << 2)
74#define GUC_CTX_DESC_ATTR_PREEMPT (1 << 3)
75#define GUC_CTX_DESC_ATTR_RESET (1 << 4)
76#define GUC_CTX_DESC_ATTR_WQLOCKED (1 << 5)
77#define GUC_CTX_DESC_ATTR_PCH (1 << 6)
Alex Daiaa557ab2015-08-18 14:32:35 -070078#define GUC_CTX_DESC_ATTR_TERMINATED (1 << 7)
Dave Gordon26172682015-07-09 19:29:04 +010079
80/* The guc control data is 10 DWORDs */
81#define GUC_CTL_CTXINFO 0
82#define GUC_CTL_CTXNUM_IN16_SHIFT 0
83#define GUC_CTL_BASE_ADDR_SHIFT 12
Alex Dai68371a92015-12-18 12:00:09 -080084
Dave Gordon26172682015-07-09 19:29:04 +010085#define GUC_CTL_ARAT_HIGH 1
86#define GUC_CTL_ARAT_LOW 2
Alex Dai68371a92015-12-18 12:00:09 -080087
Dave Gordon26172682015-07-09 19:29:04 +010088#define GUC_CTL_DEVICE_INFO 3
89#define GUC_CTL_GTTYPE_SHIFT 0
90#define GUC_CTL_COREFAMILY_SHIFT 7
Alex Dai68371a92015-12-18 12:00:09 -080091
Dave Gordon26172682015-07-09 19:29:04 +010092#define GUC_CTL_LOG_PARAMS 4
93#define GUC_LOG_VALID (1 << 0)
94#define GUC_LOG_NOTIFY_ON_HALF_FULL (1 << 1)
95#define GUC_LOG_ALLOC_IN_MEGABYTE (1 << 3)
96#define GUC_LOG_CRASH_PAGES 1
97#define GUC_LOG_CRASH_SHIFT 4
Akash Goel72c0bc62016-10-12 21:54:38 +053098#define GUC_LOG_DPC_PAGES 7
Dave Gordon26172682015-07-09 19:29:04 +010099#define GUC_LOG_DPC_SHIFT 6
Akash Goel72c0bc62016-10-12 21:54:38 +0530100#define GUC_LOG_ISR_PAGES 7
Dave Gordon26172682015-07-09 19:29:04 +0100101#define GUC_LOG_ISR_SHIFT 9
102#define GUC_LOG_BUF_ADDR_SHIFT 12
Alex Dai68371a92015-12-18 12:00:09 -0800103
Dave Gordon26172682015-07-09 19:29:04 +0100104#define GUC_CTL_PAGE_FAULT_CONTROL 5
Alex Dai68371a92015-12-18 12:00:09 -0800105
Dave Gordon26172682015-07-09 19:29:04 +0100106#define GUC_CTL_WA 6
107#define GUC_CTL_WA_UK_BY_DRIVER (1 << 3)
Alex Dai68371a92015-12-18 12:00:09 -0800108
Dave Gordon26172682015-07-09 19:29:04 +0100109#define GUC_CTL_FEATURE 7
110#define GUC_CTL_VCS2_ENABLED (1 << 0)
111#define GUC_CTL_KERNEL_SUBMISSIONS (1 << 1)
112#define GUC_CTL_FEATURE2 (1 << 2)
113#define GUC_CTL_POWER_GATING (1 << 3)
114#define GUC_CTL_DISABLE_SCHEDULER (1 << 4)
115#define GUC_CTL_PREEMPTION_LOG (1 << 5)
116#define GUC_CTL_ENABLE_SLPC (1 << 7)
Alex Daiaa557ab2015-08-18 14:32:35 -0700117#define GUC_CTL_RESET_ON_PREMPT_FAILURE (1 << 8)
Alex Dai68371a92015-12-18 12:00:09 -0800118
Dave Gordon26172682015-07-09 19:29:04 +0100119#define GUC_CTL_DEBUG 8
120#define GUC_LOG_VERBOSITY_SHIFT 0
121#define GUC_LOG_VERBOSITY_LOW (0 << GUC_LOG_VERBOSITY_SHIFT)
122#define GUC_LOG_VERBOSITY_MED (1 << GUC_LOG_VERBOSITY_SHIFT)
123#define GUC_LOG_VERBOSITY_HIGH (2 << GUC_LOG_VERBOSITY_SHIFT)
124#define GUC_LOG_VERBOSITY_ULTRA (3 << GUC_LOG_VERBOSITY_SHIFT)
125/* Verbosity range-check limits, without the shift */
126#define GUC_LOG_VERBOSITY_MIN 0
127#define GUC_LOG_VERBOSITY_MAX 3
Alex Dai68371a92015-12-18 12:00:09 -0800128#define GUC_LOG_VERBOSITY_MASK 0x0000000f
129#define GUC_LOG_DESTINATION_MASK (3 << 4)
130#define GUC_LOG_DISABLED (1 << 6)
131#define GUC_PROFILE_ENABLED (1 << 7)
132#define GUC_WQ_TRACK_ENABLED (1 << 8)
133#define GUC_ADS_ENABLED (1 << 9)
134#define GUC_DEBUG_RESERVED (1 << 10)
135#define GUC_ADS_ADDR_SHIFT 11
136#define GUC_ADS_ADDR_MASK 0xfffff800
137
Alex Daiaa557ab2015-08-18 14:32:35 -0700138#define GUC_CTL_RSRVD 9
Dave Gordon26172682015-07-09 19:29:04 +0100139
Alex Dai68371a92015-12-18 12:00:09 -0800140#define GUC_CTL_MAX_DWORDS (SOFT_SCRATCH_COUNT - 2) /* [1..14] */
Dave Gordon26172682015-07-09 19:29:04 +0100141
Alex Daifeda33e2015-10-19 16:10:54 -0700142/**
143 * DOC: GuC Firmware Layout
144 *
145 * The GuC firmware layout looks like this:
146 *
147 * +-------------------------------+
148 * | guc_css_header |
Daniel Vetter62cacc72016-08-12 22:48:37 +0200149 * | |
Alex Daifeda33e2015-10-19 16:10:54 -0700150 * | contains major/minor version |
151 * +-------------------------------+
152 * | uCode |
153 * +-------------------------------+
154 * | RSA signature |
155 * +-------------------------------+
156 * | modulus key |
157 * +-------------------------------+
158 * | exponent val |
159 * +-------------------------------+
160 *
161 * The firmware may or may not have modulus key and exponent data. The header,
162 * uCode and RSA signature are must-have components that will be used by driver.
163 * Length of each components, which is all in dwords, can be found in header.
164 * In the case that modulus and exponent are not present in fw, a.k.a truncated
165 * image, the length value still appears in header.
166 *
167 * Driver will do some basic fw size validation based on the following rules:
168 *
169 * 1. Header, uCode and RSA are must-have components.
170 * 2. All firmware components, if they present, are in the sequence illustrated
Daniel Vetter62cacc72016-08-12 22:48:37 +0200171 * in the layout table above.
Alex Daifeda33e2015-10-19 16:10:54 -0700172 * 3. Length info of each component can be found in header, in dwords.
173 * 4. Modulus and exponent key are not required by driver. They may not appear
Daniel Vetter62cacc72016-08-12 22:48:37 +0200174 * in fw. So driver will load a truncated firmware in this case.
Alex Daifeda33e2015-10-19 16:10:54 -0700175 */
176
177struct guc_css_header {
178 uint32_t module_type;
179 /* header_size includes all non-uCode bits, including css_header, rsa
180 * key, modulus key and exponent data. */
181 uint32_t header_size_dw;
182 uint32_t header_version;
183 uint32_t module_id;
184 uint32_t module_vendor;
185 union {
186 struct {
187 uint8_t day;
188 uint8_t month;
189 uint16_t year;
190 };
191 uint32_t date;
192 };
193 uint32_t size_dw; /* uCode plus header_size_dw */
194 uint32_t key_size_dw;
195 uint32_t modulus_size_dw;
196 uint32_t exponent_size_dw;
197 union {
198 struct {
199 uint8_t hour;
200 uint8_t min;
201 uint16_t sec;
202 };
203 uint32_t time;
204 };
205
206 char username[8];
207 char buildnumber[12];
208 uint32_t device_id;
209 uint32_t guc_sw_version;
210 uint32_t prod_preprod_fw;
211 uint32_t reserved[12];
212 uint32_t header_info;
213} __packed;
214
Dave Gordon26172682015-07-09 19:29:04 +0100215struct guc_doorbell_info {
216 u32 db_status;
217 u32 cookie;
218 u32 reserved[14];
219} __packed;
220
221union guc_doorbell_qw {
222 struct {
223 u32 db_status;
224 u32 cookie;
225 };
226 u64 value_qw;
227} __packed;
228
229#define GUC_MAX_DOORBELLS 256
230#define GUC_INVALID_DOORBELL_ID (GUC_MAX_DOORBELLS)
231
232#define GUC_DB_SIZE (PAGE_SIZE)
233#define GUC_WQ_SIZE (PAGE_SIZE * 2)
234
235/* Work item for submitting workloads into work queue of GuC. */
236struct guc_wq_item {
237 u32 header;
238 u32 context_desc;
239 u32 ring_tail;
240 u32 fence_id;
241} __packed;
242
243struct guc_process_desc {
244 u32 context_id;
245 u64 db_base_addr;
246 u32 head;
247 u32 tail;
248 u32 error_offset;
249 u64 wq_base_addr;
250 u32 wq_size_bytes;
251 u32 wq_status;
252 u32 engine_presence;
253 u32 priority;
254 u32 reserved[30];
255} __packed;
256
257/* engine id and context id is packed into guc_execlist_context.context_id*/
258#define GUC_ELC_CTXID_OFFSET 0
259#define GUC_ELC_ENGINE_OFFSET 29
260
261/* The execlist context including software and HW information */
262struct guc_execlist_context {
263 u32 context_desc;
264 u32 context_id;
265 u32 ring_status;
266 u32 ring_lcra;
267 u32 ring_begin;
268 u32 ring_end;
269 u32 ring_next_free_location;
270 u32 ring_current_tail_pointer_value;
271 u8 engine_state_submit_value;
272 u8 engine_state_wait_value;
273 u16 pagefault_count;
274 u16 engine_submit_queue_count;
275} __packed;
276
277/*Context descriptor for communicating between uKernel and Driver*/
278struct guc_context_desc {
279 u32 sched_common_area;
280 u32 context_id;
281 u32 pas_id;
282 u8 engines_used;
283 u64 db_trigger_cpu;
284 u32 db_trigger_uk;
285 u64 db_trigger_phy;
286 u16 db_id;
287
Alex Dai397097b2016-01-23 11:58:14 -0800288 struct guc_execlist_context lrc[GUC_MAX_ENGINES_NUM];
Dave Gordon26172682015-07-09 19:29:04 +0100289
290 u8 attribute;
291
292 u32 priority;
293
294 u32 wq_sampled_tail_offset;
295 u32 wq_total_submit_enqueues;
296
297 u32 process_desc;
298 u32 wq_addr;
299 u32 wq_size;
300
301 u32 engine_presence;
302
Alex Daiaa557ab2015-08-18 14:32:35 -0700303 u8 engine_suspended;
304
305 u8 reserved0[3];
Dave Gordon26172682015-07-09 19:29:04 +0100306 u64 reserved1[1];
307
308 u64 desc_private;
309} __packed;
310
Alex Dai93f25312015-09-25 11:46:56 -0700311#define GUC_FORCEWAKE_RENDER (1 << 0)
312#define GUC_FORCEWAKE_MEDIA (1 << 1)
313
Alex Daia1c41992015-09-30 09:46:37 -0700314#define GUC_POWER_UNSPECIFIED 0
315#define GUC_POWER_D0 1
316#define GUC_POWER_D1 2
317#define GUC_POWER_D2 3
318#define GUC_POWER_D3 4
319
Alex Dai463704d2015-12-18 12:00:10 -0800320/* Scheduling policy settings */
321
322/* Reset engine upon preempt failure */
323#define POLICY_RESET_ENGINE (1<<0)
324/* Preempt to idle on quantum expiry */
325#define POLICY_PREEMPT_TO_IDLE (1<<1)
326
327#define POLICY_MAX_NUM_WI 15
328
329struct guc_policy {
330 /* Time for one workload to execute. (in micro seconds) */
331 u32 execution_quantum;
332 u32 reserved1;
333
334 /* Time to wait for a preemption request to completed before issuing a
335 * reset. (in micro seconds). */
336 u32 preemption_time;
337
338 /* How much time to allow to run after the first fault is observed.
339 * Then preempt afterwards. (in micro seconds) */
340 u32 fault_time;
341
342 u32 policy_flags;
343 u32 reserved[2];
344} __packed;
345
346struct guc_policies {
Alex Dai397097b2016-01-23 11:58:14 -0800347 struct guc_policy policy[GUC_CTX_PRIORITY_NUM][GUC_MAX_ENGINES_NUM];
Alex Dai463704d2015-12-18 12:00:10 -0800348
349 /* In micro seconds. How much time to allow before DPC processing is
350 * called back via interrupt (to prevent DPC queue drain starving).
351 * Typically 1000s of micro seconds (example only, not granularity). */
352 u32 dpc_promote_time;
353
354 /* Must be set to take these new values. */
355 u32 is_valid;
356
357 /* Max number of WIs to process per call. A large value may keep CS
358 * idle. */
359 u32 max_num_work_items;
360
361 u32 reserved[19];
362} __packed;
363
Alex Dai5c148e02015-12-18 12:00:11 -0800364/* GuC MMIO reg state struct */
365
366#define GUC_REGSET_FLAGS_NONE 0x0
367#define GUC_REGSET_POWERCYCLE 0x1
368#define GUC_REGSET_MASKED 0x2
369#define GUC_REGSET_ENGINERESET 0x4
370#define GUC_REGSET_SAVE_DEFAULT_VALUE 0x8
371#define GUC_REGSET_SAVE_CURRENT_VALUE 0x10
372
Arun Siluveryf3272e72016-01-18 15:59:36 +0000373#define GUC_REGSET_MAX_REGISTERS 25
Alex Dai5c148e02015-12-18 12:00:11 -0800374#define GUC_MMIO_WHITE_LIST_START 0x24d0
375#define GUC_MMIO_WHITE_LIST_MAX 12
376#define GUC_S3_SAVE_SPACE_PAGES 10
377
378struct guc_mmio_regset {
379 struct __packed {
380 u32 offset;
381 u32 value;
382 u32 flags;
383 } registers[GUC_REGSET_MAX_REGISTERS];
384
385 u32 values_valid;
386 u32 number_of_registers;
387} __packed;
388
389struct guc_mmio_reg_state {
390 struct guc_mmio_regset global_reg;
Alex Dai397097b2016-01-23 11:58:14 -0800391 struct guc_mmio_regset engine_reg[GUC_MAX_ENGINES_NUM];
Alex Dai5c148e02015-12-18 12:00:11 -0800392
393 /* MMIO registers that are set as non privileged */
394 struct __packed {
395 u32 mmio_start;
396 u32 offsets[GUC_MMIO_WHITE_LIST_MAX];
397 u32 count;
Alex Dai397097b2016-01-23 11:58:14 -0800398 } mmio_white_list[GUC_MAX_ENGINES_NUM];
Alex Dai5c148e02015-12-18 12:00:11 -0800399} __packed;
400
Alex Dai68371a92015-12-18 12:00:09 -0800401/* GuC Additional Data Struct */
402
403struct guc_ads {
404 u32 reg_state_addr;
405 u32 reg_state_buffer;
406 u32 golden_context_lrca;
407 u32 scheduler_policies;
408 u32 reserved0[3];
Alex Dai397097b2016-01-23 11:58:14 -0800409 u32 eng_state_size[GUC_MAX_ENGINES_NUM];
Alex Dai68371a92015-12-18 12:00:09 -0800410 u32 reserved2[4];
411} __packed;
412
Sagar Arun Kamble5d34e852016-10-12 21:54:28 +0530413/* GuC logging structures */
414
415enum guc_log_buffer_type {
416 GUC_ISR_LOG_BUFFER,
417 GUC_DPC_LOG_BUFFER,
418 GUC_CRASH_DUMP_LOG_BUFFER,
419 GUC_MAX_LOG_BUFFER
420};
421
422/**
423 * DOC: GuC Log buffer Layout
424 *
425 * Page0 +-------------------------------+
426 * | ISR state header (32 bytes) |
427 * | DPC state header |
428 * | Crash dump state header |
429 * Page1 +-------------------------------+
430 * | ISR logs |
Sagar Arun Kamble5d34e852016-10-12 21:54:28 +0530431 * Page9 +-------------------------------+
Akash Goel72c0bc62016-10-12 21:54:38 +0530432 * | DPC logs |
433 * Page17 +-------------------------------+
Sagar Arun Kamble5d34e852016-10-12 21:54:28 +0530434 * | Crash Dump logs |
435 * +-------------------------------+
436 *
437 * Below state structure is used for coordination of retrieval of GuC firmware
438 * logs. Separate state is maintained for each log buffer type.
439 * read_ptr points to the location where i915 read last in log buffer and
440 * is read only for GuC firmware. write_ptr is incremented by GuC with number
441 * of bytes written for each log entry and is read only for i915.
442 * When any type of log buffer becomes half full, GuC sends a flush interrupt.
443 * GuC firmware expects that while it is writing to 2nd half of the buffer,
444 * first half would get consumed by Host and then get a flush completed
445 * acknowledgment from Host, so that it does not end up doing any overwrite
446 * causing loss of logs. So when buffer gets half filled & i915 has requested
447 * for interrupt, GuC will set flush_to_file field, set the sampled_write_ptr
448 * to the value of write_ptr and raise the interrupt.
449 * On receiving the interrupt i915 should read the buffer, clear flush_to_file
450 * field and also update read_ptr with the value of sample_write_ptr, before
451 * sending an acknowledgment to GuC. marker & version fields are for internal
452 * usage of GuC and opaque to i915. buffer_full_cnt field is incremented every
453 * time GuC detects the log buffer overflow.
454 */
455struct guc_log_buffer_state {
456 u32 marker[2];
457 u32 read_ptr;
458 u32 write_ptr;
459 u32 size;
460 u32 sampled_write_ptr;
461 union {
462 struct {
463 u32 flush_to_file:1;
464 u32 buffer_full_cnt:4;
465 u32 reserved:27;
466 };
467 u32 flags;
468 };
469 u32 version;
470} __packed;
471
472union guc_log_control {
473 struct {
474 u32 logging_enabled:1;
475 u32 reserved1:3;
476 u32 verbosity:4;
477 u32 reserved2:24;
478 };
479 u32 value;
480} __packed;
481
Dave Gordon26172682015-07-09 19:29:04 +0100482/* This Action will be programmed in C180 - SOFT_SCRATCH_O_REG */
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100483enum intel_guc_action {
484 INTEL_GUC_ACTION_DEFAULT = 0x0,
485 INTEL_GUC_ACTION_SAMPLE_FORCEWAKE = 0x6,
486 INTEL_GUC_ACTION_ALLOCATE_DOORBELL = 0x10,
487 INTEL_GUC_ACTION_DEALLOCATE_DOORBELL = 0x20,
488 INTEL_GUC_ACTION_LOG_BUFFER_FILE_FLUSH_COMPLETE = 0x30,
489 INTEL_GUC_ACTION_FORCE_LOG_BUFFER_FLUSH = 0x302,
490 INTEL_GUC_ACTION_ENTER_S_STATE = 0x501,
491 INTEL_GUC_ACTION_EXIT_S_STATE = 0x502,
492 INTEL_GUC_ACTION_SLPC_REQUEST = 0x3003,
493 INTEL_GUC_ACTION_UK_LOG_ENABLE_LOGGING = 0x0E000,
494 INTEL_GUC_ACTION_LIMIT
Dave Gordon26172682015-07-09 19:29:04 +0100495};
496
497/*
498 * The GuC sends its response to a command by overwriting the
499 * command in SS0. The response is distinguishable from a command
500 * by the fact that all the MASK bits are set. The remaining bits
501 * give more detail.
502 */
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100503#define INTEL_GUC_RECV_MASK ((u32)0xF0000000)
504#define INTEL_GUC_RECV_IS_RESPONSE(x) ((u32)(x) >= INTEL_GUC_RECV_MASK)
505#define INTEL_GUC_RECV_STATUS(x) (INTEL_GUC_RECV_MASK | (x))
Dave Gordon26172682015-07-09 19:29:04 +0100506
507/* GUC will return status back to SOFT_SCRATCH_O_REG */
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100508enum intel_guc_status {
509 INTEL_GUC_STATUS_SUCCESS = INTEL_GUC_RECV_STATUS(0x0),
510 INTEL_GUC_STATUS_ALLOCATE_DOORBELL_FAIL = INTEL_GUC_RECV_STATUS(0x10),
511 INTEL_GUC_STATUS_DEALLOCATE_DOORBELL_FAIL = INTEL_GUC_RECV_STATUS(0x20),
512 INTEL_GUC_STATUS_GENERIC_FAIL = INTEL_GUC_RECV_STATUS(0x0000F000)
Dave Gordon26172682015-07-09 19:29:04 +0100513};
514
Sagar Arun Kamble5d34e852016-10-12 21:54:28 +0530515/* This action will be programmed in C1BC - SOFT_SCRATCH_15_REG */
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100516enum intel_guc_recv_message {
517 INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED = BIT(1),
518 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER = BIT(3)
Sagar Arun Kamble5d34e852016-10-12 21:54:28 +0530519};
520
Dave Gordon26172682015-07-09 19:29:04 +0100521#endif