blob: ef611986b2b6e73b6192cfd9d75196a2e4a2726d [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright © 2007 David Airlie
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * David Airlie
25 */
26#include <linux/module.h>
27#include <linux/slab.h>
28#include <linux/fb.h>
29
30#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/amdgpu_drm.h>
34#include "amdgpu.h"
35
36#include <drm/drm_fb_helper.h>
37
38#include <linux/vga_switcheroo.h>
39
40/* object hierarchy -
41 this contains a helper + a amdgpu fb
42 the helper contains a pointer to amdgpu framebuffer baseclass.
43*/
44struct amdgpu_fbdev {
45 struct drm_fb_helper helper;
46 struct amdgpu_framebuffer rfb;
47 struct list_head fbdev_list;
48 struct amdgpu_device *adev;
49};
50
51static struct fb_ops amdgpufb_ops = {
52 .owner = THIS_MODULE,
53 .fb_check_var = drm_fb_helper_check_var,
54 .fb_set_par = drm_fb_helper_set_par,
55 .fb_fillrect = cfb_fillrect,
56 .fb_copyarea = cfb_copyarea,
57 .fb_imageblit = cfb_imageblit,
58 .fb_pan_display = drm_fb_helper_pan_display,
59 .fb_blank = drm_fb_helper_blank,
60 .fb_setcmap = drm_fb_helper_setcmap,
61 .fb_debug_enter = drm_fb_helper_debug_enter,
62 .fb_debug_leave = drm_fb_helper_debug_leave,
63};
64
65
66int amdgpu_align_pitch(struct amdgpu_device *adev, int width, int bpp, bool tiled)
67{
68 int aligned = width;
69 int pitch_mask = 0;
70
71 switch (bpp / 8) {
72 case 1:
73 pitch_mask = 255;
74 break;
75 case 2:
76 pitch_mask = 127;
77 break;
78 case 3:
79 case 4:
80 pitch_mask = 63;
81 break;
82 }
83
84 aligned += pitch_mask;
85 aligned &= ~pitch_mask;
86 return aligned;
87}
88
89static void amdgpufb_destroy_pinned_object(struct drm_gem_object *gobj)
90{
91 struct amdgpu_bo *rbo = gem_to_amdgpu_bo(gobj);
92 int ret;
93
94 ret = amdgpu_bo_reserve(rbo, false);
95 if (likely(ret == 0)) {
96 amdgpu_bo_kunmap(rbo);
97 amdgpu_bo_unpin(rbo);
98 amdgpu_bo_unreserve(rbo);
99 }
100 drm_gem_object_unreference_unlocked(gobj);
101}
102
103static int amdgpufb_create_pinned_object(struct amdgpu_fbdev *rfbdev,
104 struct drm_mode_fb_cmd2 *mode_cmd,
105 struct drm_gem_object **gobj_p)
106{
107 struct amdgpu_device *adev = rfbdev->adev;
108 struct drm_gem_object *gobj = NULL;
109 struct amdgpu_bo *rbo = NULL;
110 bool fb_tiled = false; /* useful for testing */
111 u32 tiling_flags = 0;
112 int ret;
113 int aligned_size, size;
114 int height = mode_cmd->height;
115 u32 bpp, depth;
116
117 drm_fb_get_bpp_depth(mode_cmd->pixel_format, &depth, &bpp);
118
119 /* need to align pitch with crtc limits */
120 mode_cmd->pitches[0] = amdgpu_align_pitch(adev, mode_cmd->width, bpp,
121 fb_tiled) * ((bpp + 1) / 8);
122
123 height = ALIGN(mode_cmd->height, 8);
124 size = mode_cmd->pitches[0] * height;
125 aligned_size = ALIGN(size, PAGE_SIZE);
126 ret = amdgpu_gem_object_create(adev, aligned_size, 0,
127 AMDGPU_GEM_DOMAIN_VRAM,
128 0, true,
129 &gobj);
130 if (ret) {
131 printk(KERN_ERR "failed to allocate framebuffer (%d)\n",
132 aligned_size);
133 return -ENOMEM;
134 }
135 rbo = gem_to_amdgpu_bo(gobj);
136
137 if (fb_tiled)
138 tiling_flags = AMDGPU_TILING_MACRO;
139
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 ret = amdgpu_bo_reserve(rbo, false);
141 if (unlikely(ret != 0))
142 goto out_unref;
143
144 if (tiling_flags) {
145 ret = amdgpu_bo_set_tiling_flags(rbo,
Marek Olšák63ab1c22015-05-14 23:03:57 +0200146 tiling_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 if (ret)
148 dev_err(adev->dev, "FB failed to set tiling flags\n");
149 }
150
151
152 ret = amdgpu_bo_pin_restricted(rbo, AMDGPU_GEM_DOMAIN_VRAM, 0, NULL);
153 if (ret) {
154 amdgpu_bo_unreserve(rbo);
155 goto out_unref;
156 }
157 ret = amdgpu_bo_kmap(rbo, NULL);
158 amdgpu_bo_unreserve(rbo);
159 if (ret) {
160 goto out_unref;
161 }
162
163 *gobj_p = gobj;
164 return 0;
165out_unref:
166 amdgpufb_destroy_pinned_object(gobj);
167 *gobj_p = NULL;
168 return ret;
169}
170
171static int amdgpufb_create(struct drm_fb_helper *helper,
172 struct drm_fb_helper_surface_size *sizes)
173{
174 struct amdgpu_fbdev *rfbdev = (struct amdgpu_fbdev *)helper;
175 struct amdgpu_device *adev = rfbdev->adev;
176 struct fb_info *info;
177 struct drm_framebuffer *fb = NULL;
178 struct drm_mode_fb_cmd2 mode_cmd;
179 struct drm_gem_object *gobj = NULL;
180 struct amdgpu_bo *rbo = NULL;
181 struct device *device = &adev->pdev->dev;
182 int ret;
183 unsigned long tmp;
184
185 mode_cmd.width = sizes->surface_width;
186 mode_cmd.height = sizes->surface_height;
187
188 if (sizes->surface_bpp == 24)
189 sizes->surface_bpp = 32;
190
191 mode_cmd.pixel_format = drm_mode_legacy_fb_format(sizes->surface_bpp,
192 sizes->surface_depth);
193
194 ret = amdgpufb_create_pinned_object(rfbdev, &mode_cmd, &gobj);
195 if (ret) {
196 DRM_ERROR("failed to create fbcon object %d\n", ret);
197 return ret;
198 }
199
200 rbo = gem_to_amdgpu_bo(gobj);
201
202 /* okay we have an object now allocate the framebuffer */
203 info = framebuffer_alloc(0, device);
204 if (info == NULL) {
205 ret = -ENOMEM;
206 goto out_unref;
207 }
208
209 info->par = rfbdev;
210
211 ret = amdgpu_framebuffer_init(adev->ddev, &rfbdev->rfb, &mode_cmd, gobj);
212 if (ret) {
213 DRM_ERROR("failed to initialize framebuffer %d\n", ret);
214 goto out_unref;
215 }
216
217 fb = &rfbdev->rfb.base;
218
219 /* setup helper */
220 rfbdev->helper.fb = fb;
221 rfbdev->helper.fbdev = info;
222
223 memset_io(rbo->kptr, 0x0, amdgpu_bo_size(rbo));
224
225 strcpy(info->fix.id, "amdgpudrmfb");
226
227 drm_fb_helper_fill_fix(info, fb->pitches[0], fb->depth);
228
229 info->flags = FBINFO_DEFAULT | FBINFO_CAN_FORCE_OUTPUT;
230 info->fbops = &amdgpufb_ops;
231
232 tmp = amdgpu_bo_gpu_offset(rbo) - adev->mc.vram_start;
233 info->fix.smem_start = adev->mc.aper_base + tmp;
234 info->fix.smem_len = amdgpu_bo_size(rbo);
235 info->screen_base = rbo->kptr;
236 info->screen_size = amdgpu_bo_size(rbo);
237
238 drm_fb_helper_fill_var(info, &rfbdev->helper, sizes->fb_width, sizes->fb_height);
239
240 /* setup aperture base/size for vesafb takeover */
241 info->apertures = alloc_apertures(1);
242 if (!info->apertures) {
243 ret = -ENOMEM;
244 goto out_unref;
245 }
246 info->apertures->ranges[0].base = adev->ddev->mode_config.fb_base;
247 info->apertures->ranges[0].size = adev->mc.aper_size;
248
249 /* Use default scratch pixmap (info->pixmap.flags = FB_PIXMAP_SYSTEM) */
250
251 if (info->screen_base == NULL) {
252 ret = -ENOSPC;
253 goto out_unref;
254 }
255
256 ret = fb_alloc_cmap(&info->cmap, 256, 0);
257 if (ret) {
258 ret = -ENOMEM;
259 goto out_unref;
260 }
261
262 DRM_INFO("fb mappable at 0x%lX\n", info->fix.smem_start);
263 DRM_INFO("vram apper at 0x%lX\n", (unsigned long)adev->mc.aper_base);
264 DRM_INFO("size %lu\n", (unsigned long)amdgpu_bo_size(rbo));
265 DRM_INFO("fb depth is %d\n", fb->depth);
266 DRM_INFO(" pitch is %d\n", fb->pitches[0]);
267
268 vga_switcheroo_client_fb_set(adev->ddev->pdev, info);
269 return 0;
270
271out_unref:
272 if (rbo) {
273
274 }
275 if (fb && ret) {
276 drm_gem_object_unreference(gobj);
277 drm_framebuffer_unregister_private(fb);
278 drm_framebuffer_cleanup(fb);
279 kfree(fb);
280 }
281 return ret;
282}
283
284void amdgpu_fb_output_poll_changed(struct amdgpu_device *adev)
285{
286 if (adev->mode_info.rfbdev)
287 drm_fb_helper_hotplug_event(&adev->mode_info.rfbdev->helper);
288}
289
290static int amdgpu_fbdev_destroy(struct drm_device *dev, struct amdgpu_fbdev *rfbdev)
291{
292 struct fb_info *info;
293 struct amdgpu_framebuffer *rfb = &rfbdev->rfb;
294
295 if (rfbdev->helper.fbdev) {
296 info = rfbdev->helper.fbdev;
297
298 unregister_framebuffer(info);
299 if (info->cmap.len)
300 fb_dealloc_cmap(&info->cmap);
301 framebuffer_release(info);
302 }
303
304 if (rfb->obj) {
305 amdgpufb_destroy_pinned_object(rfb->obj);
306 rfb->obj = NULL;
307 }
308 drm_fb_helper_fini(&rfbdev->helper);
309 drm_framebuffer_unregister_private(&rfb->base);
310 drm_framebuffer_cleanup(&rfb->base);
311
312 return 0;
313}
314
315/** Sets the color ramps on behalf of fbcon */
316static void amdgpu_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
317 u16 blue, int regno)
318{
319 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
320
321 amdgpu_crtc->lut_r[regno] = red >> 6;
322 amdgpu_crtc->lut_g[regno] = green >> 6;
323 amdgpu_crtc->lut_b[regno] = blue >> 6;
324}
325
326/** Gets the color ramps on behalf of fbcon */
327static void amdgpu_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
328 u16 *blue, int regno)
329{
330 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
331
332 *red = amdgpu_crtc->lut_r[regno] << 6;
333 *green = amdgpu_crtc->lut_g[regno] << 6;
334 *blue = amdgpu_crtc->lut_b[regno] << 6;
335}
336
337static const struct drm_fb_helper_funcs amdgpu_fb_helper_funcs = {
338 .gamma_set = amdgpu_crtc_fb_gamma_set,
339 .gamma_get = amdgpu_crtc_fb_gamma_get,
340 .fb_probe = amdgpufb_create,
341};
342
343int amdgpu_fbdev_init(struct amdgpu_device *adev)
344{
345 struct amdgpu_fbdev *rfbdev;
346 int bpp_sel = 32;
347 int ret;
348
349 /* don't init fbdev on hw without DCE */
350 if (!adev->mode_info.mode_config_initialized)
351 return 0;
352
353 /* select 8 bpp console on low vram cards */
354 if (adev->mc.real_vram_size <= (32*1024*1024))
355 bpp_sel = 8;
356
357 rfbdev = kzalloc(sizeof(struct amdgpu_fbdev), GFP_KERNEL);
358 if (!rfbdev)
359 return -ENOMEM;
360
361 rfbdev->adev = adev;
362 adev->mode_info.rfbdev = rfbdev;
363
364 drm_fb_helper_prepare(adev->ddev, &rfbdev->helper,
365 &amdgpu_fb_helper_funcs);
366
367 ret = drm_fb_helper_init(adev->ddev, &rfbdev->helper,
368 adev->mode_info.num_crtc,
369 AMDGPUFB_CONN_LIMIT);
370 if (ret) {
371 kfree(rfbdev);
372 return ret;
373 }
374
375 drm_fb_helper_single_add_all_connectors(&rfbdev->helper);
376
377 /* disable all the possible outputs/crtcs before entering KMS mode */
378 drm_helper_disable_unused_functions(adev->ddev);
379
380 drm_fb_helper_initial_config(&rfbdev->helper, bpp_sel);
381 return 0;
382}
383
384void amdgpu_fbdev_fini(struct amdgpu_device *adev)
385{
386 if (!adev->mode_info.rfbdev)
387 return;
388
389 amdgpu_fbdev_destroy(adev->ddev, adev->mode_info.rfbdev);
390 kfree(adev->mode_info.rfbdev);
391 adev->mode_info.rfbdev = NULL;
392}
393
394void amdgpu_fbdev_set_suspend(struct amdgpu_device *adev, int state)
395{
396 if (adev->mode_info.rfbdev)
397 fb_set_suspend(adev->mode_info.rfbdev->helper.fbdev, state);
398}
399
400int amdgpu_fbdev_total_size(struct amdgpu_device *adev)
401{
402 struct amdgpu_bo *robj;
403 int size = 0;
404
405 if (!adev->mode_info.rfbdev)
406 return 0;
407
408 robj = gem_to_amdgpu_bo(adev->mode_info.rfbdev->rfb.obj);
409 size += amdgpu_bo_size(robj);
410 return size;
411}
412
413bool amdgpu_fbdev_robj_is_fb(struct amdgpu_device *adev, struct amdgpu_bo *robj)
414{
415 if (!adev->mode_info.rfbdev)
416 return false;
417 if (robj == gem_to_amdgpu_bo(adev->mode_info.rfbdev->rfb.obj))
418 return true;
419 return false;
420}