blob: 7a0ddb7090523d155b2981a360be7263bc135bd2 [file] [log] [blame]
Bjorn Helgaas8cfab3c2018-01-26 12:50:27 -06001// SPDX-License-Identifier: GPL-2.0
Thomas Petazzoni8c39d712016-06-30 11:32:31 +02002/*
3 * Driver for the Aardvark PCIe controller, used on Marvell Armada
4 * 3700.
5 *
6 * Copyright (C) 2016 Marvell
7 *
Bjorn Helgaasa04bee82016-08-01 12:32:13 -05008 * Author: Hezi Shahmoon <hezi.shahmoon@marvell.com>
Thomas Petazzoni8c39d712016-06-30 11:32:31 +02009 */
10
11#include <linux/delay.h>
12#include <linux/interrupt.h>
13#include <linux/irq.h>
14#include <linux/irqdomain.h>
15#include <linux/kernel.h>
16#include <linux/pci.h>
Bjorn Helgaasa04bee82016-08-01 12:32:13 -050017#include <linux/init.h>
Thomas Petazzoni8c39d712016-06-30 11:32:31 +020018#include <linux/platform_device.h>
19#include <linux/of_address.h>
20#include <linux/of_pci.h>
21
22/* PCIe core registers */
23#define PCIE_CORE_CMD_STATUS_REG 0x4
24#define PCIE_CORE_CMD_IO_ACCESS_EN BIT(0)
25#define PCIE_CORE_CMD_MEM_ACCESS_EN BIT(1)
26#define PCIE_CORE_CMD_MEM_IO_REQ_EN BIT(2)
27#define PCIE_CORE_DEV_CTRL_STATS_REG 0xc8
28#define PCIE_CORE_DEV_CTRL_STATS_RELAX_ORDER_DISABLE (0 << 4)
29#define PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SZ_SHIFT 5
30#define PCIE_CORE_DEV_CTRL_STATS_SNOOP_DISABLE (0 << 11)
31#define PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE_SHIFT 12
32#define PCIE_CORE_LINK_CTRL_STAT_REG 0xd0
33#define PCIE_CORE_LINK_L0S_ENTRY BIT(0)
34#define PCIE_CORE_LINK_TRAINING BIT(5)
35#define PCIE_CORE_LINK_WIDTH_SHIFT 20
36#define PCIE_CORE_ERR_CAPCTL_REG 0x118
37#define PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX BIT(5)
38#define PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN BIT(6)
39#define PCIE_CORE_ERR_CAPCTL_ECRC_CHCK BIT(7)
40#define PCIE_CORE_ERR_CAPCTL_ECRC_CHCK_RCV BIT(8)
41
42/* PIO registers base address and register offsets */
43#define PIO_BASE_ADDR 0x4000
44#define PIO_CTRL (PIO_BASE_ADDR + 0x0)
45#define PIO_CTRL_TYPE_MASK GENMASK(3, 0)
46#define PIO_CTRL_ADDR_WIN_DISABLE BIT(24)
47#define PIO_STAT (PIO_BASE_ADDR + 0x4)
48#define PIO_COMPLETION_STATUS_SHIFT 7
49#define PIO_COMPLETION_STATUS_MASK GENMASK(9, 7)
50#define PIO_COMPLETION_STATUS_OK 0
51#define PIO_COMPLETION_STATUS_UR 1
52#define PIO_COMPLETION_STATUS_CRS 2
53#define PIO_COMPLETION_STATUS_CA 4
54#define PIO_NON_POSTED_REQ BIT(0)
55#define PIO_ADDR_LS (PIO_BASE_ADDR + 0x8)
56#define PIO_ADDR_MS (PIO_BASE_ADDR + 0xc)
57#define PIO_WR_DATA (PIO_BASE_ADDR + 0x10)
58#define PIO_WR_DATA_STRB (PIO_BASE_ADDR + 0x14)
59#define PIO_RD_DATA (PIO_BASE_ADDR + 0x18)
60#define PIO_START (PIO_BASE_ADDR + 0x1c)
61#define PIO_ISR (PIO_BASE_ADDR + 0x20)
62#define PIO_ISRM (PIO_BASE_ADDR + 0x24)
63
64/* Aardvark Control registers */
65#define CONTROL_BASE_ADDR 0x4800
66#define PCIE_CORE_CTRL0_REG (CONTROL_BASE_ADDR + 0x0)
67#define PCIE_GEN_SEL_MSK 0x3
68#define PCIE_GEN_SEL_SHIFT 0x0
69#define SPEED_GEN_1 0
70#define SPEED_GEN_2 1
71#define SPEED_GEN_3 2
72#define IS_RC_MSK 1
73#define IS_RC_SHIFT 2
74#define LANE_CNT_MSK 0x18
75#define LANE_CNT_SHIFT 0x3
76#define LANE_COUNT_1 (0 << LANE_CNT_SHIFT)
77#define LANE_COUNT_2 (1 << LANE_CNT_SHIFT)
78#define LANE_COUNT_4 (2 << LANE_CNT_SHIFT)
79#define LANE_COUNT_8 (3 << LANE_CNT_SHIFT)
80#define LINK_TRAINING_EN BIT(6)
81#define LEGACY_INTA BIT(28)
82#define LEGACY_INTB BIT(29)
83#define LEGACY_INTC BIT(30)
84#define LEGACY_INTD BIT(31)
85#define PCIE_CORE_CTRL1_REG (CONTROL_BASE_ADDR + 0x4)
86#define HOT_RESET_GEN BIT(0)
87#define PCIE_CORE_CTRL2_REG (CONTROL_BASE_ADDR + 0x8)
88#define PCIE_CORE_CTRL2_RESERVED 0x7
89#define PCIE_CORE_CTRL2_TD_ENABLE BIT(4)
90#define PCIE_CORE_CTRL2_STRICT_ORDER_ENABLE BIT(5)
91#define PCIE_CORE_CTRL2_OB_WIN_ENABLE BIT(6)
92#define PCIE_CORE_CTRL2_MSI_ENABLE BIT(10)
93#define PCIE_ISR0_REG (CONTROL_BASE_ADDR + 0x40)
94#define PCIE_ISR0_MASK_REG (CONTROL_BASE_ADDR + 0x44)
95#define PCIE_ISR0_MSI_INT_PENDING BIT(24)
96#define PCIE_ISR0_INTX_ASSERT(val) BIT(16 + (val))
97#define PCIE_ISR0_INTX_DEASSERT(val) BIT(20 + (val))
98#define PCIE_ISR0_ALL_MASK GENMASK(26, 0)
99#define PCIE_ISR1_REG (CONTROL_BASE_ADDR + 0x48)
100#define PCIE_ISR1_MASK_REG (CONTROL_BASE_ADDR + 0x4C)
101#define PCIE_ISR1_POWER_STATE_CHANGE BIT(4)
102#define PCIE_ISR1_FLUSH BIT(5)
Victor Gu3430f922018-04-06 16:55:33 +0200103#define PCIE_ISR1_INTX_ASSERT(val) BIT(8 + (val))
104#define PCIE_ISR1_ALL_MASK GENMASK(11, 4)
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200105#define PCIE_MSI_ADDR_LOW_REG (CONTROL_BASE_ADDR + 0x50)
106#define PCIE_MSI_ADDR_HIGH_REG (CONTROL_BASE_ADDR + 0x54)
107#define PCIE_MSI_STATUS_REG (CONTROL_BASE_ADDR + 0x58)
108#define PCIE_MSI_MASK_REG (CONTROL_BASE_ADDR + 0x5C)
109#define PCIE_MSI_PAYLOAD_REG (CONTROL_BASE_ADDR + 0x9C)
110
111/* PCIe window configuration */
112#define OB_WIN_BASE_ADDR 0x4c00
113#define OB_WIN_BLOCK_SIZE 0x20
114#define OB_WIN_REG_ADDR(win, offset) (OB_WIN_BASE_ADDR + \
115 OB_WIN_BLOCK_SIZE * (win) + \
116 (offset))
117#define OB_WIN_MATCH_LS(win) OB_WIN_REG_ADDR(win, 0x00)
118#define OB_WIN_MATCH_MS(win) OB_WIN_REG_ADDR(win, 0x04)
119#define OB_WIN_REMAP_LS(win) OB_WIN_REG_ADDR(win, 0x08)
120#define OB_WIN_REMAP_MS(win) OB_WIN_REG_ADDR(win, 0x0c)
121#define OB_WIN_MASK_LS(win) OB_WIN_REG_ADDR(win, 0x10)
122#define OB_WIN_MASK_MS(win) OB_WIN_REG_ADDR(win, 0x14)
123#define OB_WIN_ACTIONS(win) OB_WIN_REG_ADDR(win, 0x18)
124
125/* PCIe window types */
126#define OB_PCIE_MEM 0x0
127#define OB_PCIE_IO 0x4
128
129/* LMI registers base address and register offsets */
130#define LMI_BASE_ADDR 0x6000
131#define CFG_REG (LMI_BASE_ADDR + 0x0)
132#define LTSSM_SHIFT 24
133#define LTSSM_MASK 0x3f
134#define LTSSM_L0 0x10
135#define RC_BAR_CONFIG 0x300
136
137/* PCIe core controller registers */
138#define CTRL_CORE_BASE_ADDR 0x18000
139#define CTRL_CONFIG_REG (CTRL_CORE_BASE_ADDR + 0x0)
140#define CTRL_MODE_SHIFT 0x0
141#define CTRL_MODE_MASK 0x1
142#define PCIE_CORE_MODE_DIRECT 0x0
143#define PCIE_CORE_MODE_COMMAND 0x1
144
145/* PCIe Central Interrupts Registers */
146#define CENTRAL_INT_BASE_ADDR 0x1b000
147#define HOST_CTRL_INT_STATUS_REG (CENTRAL_INT_BASE_ADDR + 0x0)
148#define HOST_CTRL_INT_MASK_REG (CENTRAL_INT_BASE_ADDR + 0x4)
149#define PCIE_IRQ_CMDQ_INT BIT(0)
150#define PCIE_IRQ_MSI_STATUS_INT BIT(1)
151#define PCIE_IRQ_CMD_SENT_DONE BIT(3)
152#define PCIE_IRQ_DMA_INT BIT(4)
153#define PCIE_IRQ_IB_DXFERDONE BIT(5)
154#define PCIE_IRQ_OB_DXFERDONE BIT(6)
155#define PCIE_IRQ_OB_RXFERDONE BIT(7)
156#define PCIE_IRQ_COMPQ_INT BIT(12)
157#define PCIE_IRQ_DIR_RD_DDR_DET BIT(13)
158#define PCIE_IRQ_DIR_WR_DDR_DET BIT(14)
159#define PCIE_IRQ_CORE_INT BIT(16)
160#define PCIE_IRQ_CORE_INT_PIO BIT(17)
161#define PCIE_IRQ_DPMU_INT BIT(18)
162#define PCIE_IRQ_PCIE_MIS_INT BIT(19)
163#define PCIE_IRQ_MSI_INT1_DET BIT(20)
164#define PCIE_IRQ_MSI_INT2_DET BIT(21)
165#define PCIE_IRQ_RC_DBELL_DET BIT(22)
166#define PCIE_IRQ_EP_STATUS BIT(23)
167#define PCIE_IRQ_ALL_MASK 0xfff0fb
168#define PCIE_IRQ_ENABLE_INTS_MASK PCIE_IRQ_CORE_INT
169
170/* Transaction types */
171#define PCIE_CONFIG_RD_TYPE0 0x8
172#define PCIE_CONFIG_RD_TYPE1 0x9
173#define PCIE_CONFIG_WR_TYPE0 0xa
174#define PCIE_CONFIG_WR_TYPE1 0xb
175
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200176#define PCIE_CONF_BUS(bus) (((bus) & 0xff) << 20)
177#define PCIE_CONF_DEV(dev) (((dev) & 0x1f) << 15)
178#define PCIE_CONF_FUNC(fun) (((fun) & 0x7) << 12)
179#define PCIE_CONF_REG(reg) ((reg) & 0xffc)
180#define PCIE_CONF_ADDR(bus, devfn, where) \
181 (PCIE_CONF_BUS(bus) | PCIE_CONF_DEV(PCI_SLOT(devfn)) | \
182 PCIE_CONF_FUNC(PCI_FUNC(devfn)) | PCIE_CONF_REG(where))
183
184#define PIO_TIMEOUT_MS 1
185
186#define LINK_WAIT_MAX_RETRIES 10
187#define LINK_WAIT_USLEEP_MIN 90000
188#define LINK_WAIT_USLEEP_MAX 100000
189
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200190#define MSI_IRQ_NUM 32
191
192struct advk_pcie {
193 struct platform_device *pdev;
194 void __iomem *base;
195 struct list_head resources;
196 struct irq_domain *irq_domain;
197 struct irq_chip irq_chip;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200198 struct irq_domain *msi_domain;
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100199 struct irq_domain *msi_inner_domain;
200 struct irq_chip msi_bottom_irq_chip;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200201 struct irq_chip msi_irq_chip;
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100202 struct msi_domain_info msi_domain_info;
203 DECLARE_BITMAP(msi_used, MSI_IRQ_NUM);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200204 struct mutex msi_used_lock;
205 u16 msi_msg;
206 int root_bus_nr;
207};
208
209static inline void advk_writel(struct advk_pcie *pcie, u32 val, u64 reg)
210{
211 writel(val, pcie->base + reg);
212}
213
214static inline u32 advk_readl(struct advk_pcie *pcie, u64 reg)
215{
216 return readl(pcie->base + reg);
217}
218
219static int advk_pcie_link_up(struct advk_pcie *pcie)
220{
221 u32 val, ltssm_state;
222
223 val = advk_readl(pcie, CFG_REG);
224 ltssm_state = (val >> LTSSM_SHIFT) & LTSSM_MASK;
225 return ltssm_state >= LTSSM_L0;
226}
227
228static int advk_pcie_wait_for_link(struct advk_pcie *pcie)
229{
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500230 struct device *dev = &pcie->pdev->dev;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200231 int retries;
232
233 /* check if the link is up or not */
234 for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
235 if (advk_pcie_link_up(pcie)) {
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500236 dev_info(dev, "link up\n");
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200237 return 0;
238 }
239
240 usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
241 }
242
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500243 dev_err(dev, "link never came up\n");
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200244 return -ETIMEDOUT;
245}
246
247/*
248 * Set PCIe address window register which could be used for memory
249 * mapping.
250 */
251static void advk_pcie_set_ob_win(struct advk_pcie *pcie,
252 u32 win_num, u32 match_ms,
253 u32 match_ls, u32 mask_ms,
254 u32 mask_ls, u32 remap_ms,
255 u32 remap_ls, u32 action)
256{
257 advk_writel(pcie, match_ls, OB_WIN_MATCH_LS(win_num));
258 advk_writel(pcie, match_ms, OB_WIN_MATCH_MS(win_num));
259 advk_writel(pcie, mask_ms, OB_WIN_MASK_MS(win_num));
260 advk_writel(pcie, mask_ls, OB_WIN_MASK_LS(win_num));
261 advk_writel(pcie, remap_ms, OB_WIN_REMAP_MS(win_num));
262 advk_writel(pcie, remap_ls, OB_WIN_REMAP_LS(win_num));
263 advk_writel(pcie, action, OB_WIN_ACTIONS(win_num));
264 advk_writel(pcie, match_ls | BIT(0), OB_WIN_MATCH_LS(win_num));
265}
266
267static void advk_pcie_setup_hw(struct advk_pcie *pcie)
268{
269 u32 reg;
270 int i;
271
272 /* Point PCIe unit MBUS decode windows to DRAM space */
273 for (i = 0; i < 8; i++)
274 advk_pcie_set_ob_win(pcie, i, 0, 0, 0, 0, 0, 0, 0);
275
276 /* Set to Direct mode */
277 reg = advk_readl(pcie, CTRL_CONFIG_REG);
278 reg &= ~(CTRL_MODE_MASK << CTRL_MODE_SHIFT);
279 reg |= ((PCIE_CORE_MODE_DIRECT & CTRL_MODE_MASK) << CTRL_MODE_SHIFT);
280 advk_writel(pcie, reg, CTRL_CONFIG_REG);
281
282 /* Set PCI global control register to RC mode */
283 reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
284 reg |= (IS_RC_MSK << IS_RC_SHIFT);
285 advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
286
287 /* Set Advanced Error Capabilities and Control PF0 register */
288 reg = PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX |
289 PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN |
290 PCIE_CORE_ERR_CAPCTL_ECRC_CHCK |
291 PCIE_CORE_ERR_CAPCTL_ECRC_CHCK_RCV;
292 advk_writel(pcie, reg, PCIE_CORE_ERR_CAPCTL_REG);
293
294 /* Set PCIe Device Control and Status 1 PF0 register */
295 reg = PCIE_CORE_DEV_CTRL_STATS_RELAX_ORDER_DISABLE |
296 (7 << PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SZ_SHIFT) |
297 PCIE_CORE_DEV_CTRL_STATS_SNOOP_DISABLE |
298 PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE_SHIFT;
299 advk_writel(pcie, reg, PCIE_CORE_DEV_CTRL_STATS_REG);
300
301 /* Program PCIe Control 2 to disable strict ordering */
302 reg = PCIE_CORE_CTRL2_RESERVED |
303 PCIE_CORE_CTRL2_TD_ENABLE;
304 advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
305
306 /* Set GEN2 */
307 reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
308 reg &= ~PCIE_GEN_SEL_MSK;
309 reg |= SPEED_GEN_2;
310 advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
311
312 /* Set lane X1 */
313 reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
314 reg &= ~LANE_CNT_MSK;
315 reg |= LANE_COUNT_1;
316 advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
317
318 /* Enable link training */
319 reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
320 reg |= LINK_TRAINING_EN;
321 advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
322
323 /* Enable MSI */
324 reg = advk_readl(pcie, PCIE_CORE_CTRL2_REG);
325 reg |= PCIE_CORE_CTRL2_MSI_ENABLE;
326 advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
327
328 /* Clear all interrupts */
329 advk_writel(pcie, PCIE_ISR0_ALL_MASK, PCIE_ISR0_REG);
330 advk_writel(pcie, PCIE_ISR1_ALL_MASK, PCIE_ISR1_REG);
331 advk_writel(pcie, PCIE_IRQ_ALL_MASK, HOST_CTRL_INT_STATUS_REG);
332
333 /* Disable All ISR0/1 Sources */
334 reg = PCIE_ISR0_ALL_MASK;
335 reg &= ~PCIE_ISR0_MSI_INT_PENDING;
336 advk_writel(pcie, reg, PCIE_ISR0_MASK_REG);
337
338 advk_writel(pcie, PCIE_ISR1_ALL_MASK, PCIE_ISR1_MASK_REG);
339
340 /* Unmask all MSI's */
341 advk_writel(pcie, 0, PCIE_MSI_MASK_REG);
342
343 /* Enable summary interrupt for GIC SPI source */
344 reg = PCIE_IRQ_ALL_MASK & (~PCIE_IRQ_ENABLE_INTS_MASK);
345 advk_writel(pcie, reg, HOST_CTRL_INT_MASK_REG);
346
347 reg = advk_readl(pcie, PCIE_CORE_CTRL2_REG);
348 reg |= PCIE_CORE_CTRL2_OB_WIN_ENABLE;
349 advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
350
351 /* Bypass the address window mapping for PIO */
352 reg = advk_readl(pcie, PIO_CTRL);
353 reg |= PIO_CTRL_ADDR_WIN_DISABLE;
354 advk_writel(pcie, reg, PIO_CTRL);
355
356 /* Start link training */
357 reg = advk_readl(pcie, PCIE_CORE_LINK_CTRL_STAT_REG);
358 reg |= PCIE_CORE_LINK_TRAINING;
359 advk_writel(pcie, reg, PCIE_CORE_LINK_CTRL_STAT_REG);
360
361 advk_pcie_wait_for_link(pcie);
362
363 reg = PCIE_CORE_LINK_L0S_ENTRY |
364 (1 << PCIE_CORE_LINK_WIDTH_SHIFT);
365 advk_writel(pcie, reg, PCIE_CORE_LINK_CTRL_STAT_REG);
366
367 reg = advk_readl(pcie, PCIE_CORE_CMD_STATUS_REG);
368 reg |= PCIE_CORE_CMD_MEM_ACCESS_EN |
369 PCIE_CORE_CMD_IO_ACCESS_EN |
370 PCIE_CORE_CMD_MEM_IO_REQ_EN;
371 advk_writel(pcie, reg, PCIE_CORE_CMD_STATUS_REG);
372}
373
374static void advk_pcie_check_pio_status(struct advk_pcie *pcie)
375{
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500376 struct device *dev = &pcie->pdev->dev;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200377 u32 reg;
378 unsigned int status;
379 char *strcomp_status, *str_posted;
380
381 reg = advk_readl(pcie, PIO_STAT);
382 status = (reg & PIO_COMPLETION_STATUS_MASK) >>
383 PIO_COMPLETION_STATUS_SHIFT;
384
385 if (!status)
386 return;
387
388 switch (status) {
389 case PIO_COMPLETION_STATUS_UR:
390 strcomp_status = "UR";
391 break;
392 case PIO_COMPLETION_STATUS_CRS:
393 strcomp_status = "CRS";
394 break;
395 case PIO_COMPLETION_STATUS_CA:
396 strcomp_status = "CA";
397 break;
398 default:
399 strcomp_status = "Unknown";
400 break;
401 }
402
403 if (reg & PIO_NON_POSTED_REQ)
404 str_posted = "Non-posted";
405 else
406 str_posted = "Posted";
407
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500408 dev_err(dev, "%s PIO Response Status: %s, %#x @ %#x\n",
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200409 str_posted, strcomp_status, reg, advk_readl(pcie, PIO_ADDR_LS));
410}
411
412static int advk_pcie_wait_pio(struct advk_pcie *pcie)
413{
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500414 struct device *dev = &pcie->pdev->dev;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200415 unsigned long timeout;
416
417 timeout = jiffies + msecs_to_jiffies(PIO_TIMEOUT_MS);
418
419 while (time_before(jiffies, timeout)) {
420 u32 start, isr;
421
422 start = advk_readl(pcie, PIO_START);
423 isr = advk_readl(pcie, PIO_ISR);
424 if (!start && isr)
425 return 0;
426 }
427
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500428 dev_err(dev, "config read/write timed out\n");
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200429 return -ETIMEDOUT;
430}
431
432static int advk_pcie_rd_conf(struct pci_bus *bus, u32 devfn,
433 int where, int size, u32 *val)
434{
435 struct advk_pcie *pcie = bus->sysdata;
436 u32 reg;
437 int ret;
438
Victor Gu660661a2018-04-06 16:55:31 +0200439 if ((bus->number == pcie->root_bus_nr) && PCI_SLOT(devfn) != 0) {
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200440 *val = 0xffffffff;
441 return PCIBIOS_DEVICE_NOT_FOUND;
442 }
443
444 /* Start PIO */
445 advk_writel(pcie, 0, PIO_START);
446 advk_writel(pcie, 1, PIO_ISR);
447
448 /* Program the control register */
449 reg = advk_readl(pcie, PIO_CTRL);
450 reg &= ~PIO_CTRL_TYPE_MASK;
451 if (bus->number == pcie->root_bus_nr)
452 reg |= PCIE_CONFIG_RD_TYPE0;
453 else
454 reg |= PCIE_CONFIG_RD_TYPE1;
455 advk_writel(pcie, reg, PIO_CTRL);
456
457 /* Program the address registers */
Victor Gu4fa39992018-04-06 16:55:32 +0200458 reg = PCIE_CONF_ADDR(bus->number, devfn, where);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200459 advk_writel(pcie, reg, PIO_ADDR_LS);
460 advk_writel(pcie, 0, PIO_ADDR_MS);
461
462 /* Program the data strobe */
463 advk_writel(pcie, 0xf, PIO_WR_DATA_STRB);
464
465 /* Start the transfer */
466 advk_writel(pcie, 1, PIO_START);
467
468 ret = advk_pcie_wait_pio(pcie);
469 if (ret < 0)
470 return PCIBIOS_SET_FAILED;
471
472 advk_pcie_check_pio_status(pcie);
473
474 /* Get the read result */
475 *val = advk_readl(pcie, PIO_RD_DATA);
476 if (size == 1)
477 *val = (*val >> (8 * (where & 3))) & 0xff;
478 else if (size == 2)
479 *val = (*val >> (8 * (where & 3))) & 0xffff;
480
481 return PCIBIOS_SUCCESSFUL;
482}
483
484static int advk_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
485 int where, int size, u32 val)
486{
487 struct advk_pcie *pcie = bus->sysdata;
488 u32 reg;
489 u32 data_strobe = 0x0;
490 int offset;
491 int ret;
492
Victor Gu660661a2018-04-06 16:55:31 +0200493 if ((bus->number == pcie->root_bus_nr) && PCI_SLOT(devfn) != 0)
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200494 return PCIBIOS_DEVICE_NOT_FOUND;
495
496 if (where % size)
497 return PCIBIOS_SET_FAILED;
498
499 /* Start PIO */
500 advk_writel(pcie, 0, PIO_START);
501 advk_writel(pcie, 1, PIO_ISR);
502
503 /* Program the control register */
504 reg = advk_readl(pcie, PIO_CTRL);
505 reg &= ~PIO_CTRL_TYPE_MASK;
506 if (bus->number == pcie->root_bus_nr)
507 reg |= PCIE_CONFIG_WR_TYPE0;
508 else
509 reg |= PCIE_CONFIG_WR_TYPE1;
510 advk_writel(pcie, reg, PIO_CTRL);
511
512 /* Program the address registers */
513 reg = PCIE_CONF_ADDR(bus->number, devfn, where);
514 advk_writel(pcie, reg, PIO_ADDR_LS);
515 advk_writel(pcie, 0, PIO_ADDR_MS);
516
517 /* Calculate the write strobe */
518 offset = where & 0x3;
519 reg = val << (8 * offset);
520 data_strobe = GENMASK(size - 1, 0) << offset;
521
522 /* Program the data register */
523 advk_writel(pcie, reg, PIO_WR_DATA);
524
525 /* Program the data strobe */
526 advk_writel(pcie, data_strobe, PIO_WR_DATA_STRB);
527
528 /* Start the transfer */
529 advk_writel(pcie, 1, PIO_START);
530
531 ret = advk_pcie_wait_pio(pcie);
532 if (ret < 0)
533 return PCIBIOS_SET_FAILED;
534
535 advk_pcie_check_pio_status(pcie);
536
537 return PCIBIOS_SUCCESSFUL;
538}
539
540static struct pci_ops advk_pcie_ops = {
541 .read = advk_pcie_rd_conf,
542 .write = advk_pcie_wr_conf,
543};
544
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100545static void advk_msi_irq_compose_msi_msg(struct irq_data *data,
546 struct msi_msg *msg)
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200547{
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100548 struct advk_pcie *pcie = irq_data_get_irq_chip_data(data);
549 phys_addr_t msi_msg = virt_to_phys(&pcie->msi_msg);
550
551 msg->address_lo = lower_32_bits(msi_msg);
552 msg->address_hi = upper_32_bits(msi_msg);
553 msg->data = data->irq;
554}
555
556static int advk_msi_set_affinity(struct irq_data *irq_data,
557 const struct cpumask *mask, bool force)
558{
559 return -EINVAL;
560}
561
562static int advk_msi_irq_domain_alloc(struct irq_domain *domain,
563 unsigned int virq,
564 unsigned int nr_irqs, void *args)
565{
566 struct advk_pcie *pcie = domain->host_data;
567 int hwirq, i;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200568
569 mutex_lock(&pcie->msi_used_lock);
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100570 hwirq = bitmap_find_next_zero_area(pcie->msi_used, MSI_IRQ_NUM,
571 0, nr_irqs, 0);
572 if (hwirq >= MSI_IRQ_NUM) {
573 mutex_unlock(&pcie->msi_used_lock);
574 return -ENOSPC;
575 }
576
577 bitmap_set(pcie->msi_used, hwirq, nr_irqs);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200578 mutex_unlock(&pcie->msi_used_lock);
579
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100580 for (i = 0; i < nr_irqs; i++)
581 irq_domain_set_info(domain, virq + i, hwirq + i,
582 &pcie->msi_bottom_irq_chip,
583 domain->host_data, handle_simple_irq,
584 NULL, NULL);
585
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200586 return hwirq;
587}
588
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100589static void advk_msi_irq_domain_free(struct irq_domain *domain,
590 unsigned int virq, unsigned int nr_irqs)
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200591{
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100592 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
593 struct advk_pcie *pcie = domain->host_data;
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500594
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200595 mutex_lock(&pcie->msi_used_lock);
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100596 bitmap_clear(pcie->msi_used, d->hwirq, nr_irqs);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200597 mutex_unlock(&pcie->msi_used_lock);
598}
599
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100600static const struct irq_domain_ops advk_msi_domain_ops = {
601 .alloc = advk_msi_irq_domain_alloc,
602 .free = advk_msi_irq_domain_free,
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200603};
604
605static void advk_pcie_irq_mask(struct irq_data *d)
606{
607 struct advk_pcie *pcie = d->domain->host_data;
608 irq_hw_number_t hwirq = irqd_to_hwirq(d);
609 u32 mask;
610
Victor Gu3430f922018-04-06 16:55:33 +0200611 mask = advk_readl(pcie, PCIE_ISR1_MASK_REG);
612 mask |= PCIE_ISR1_INTX_ASSERT(hwirq);
613 advk_writel(pcie, mask, PCIE_ISR1_MASK_REG);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200614}
615
616static void advk_pcie_irq_unmask(struct irq_data *d)
617{
618 struct advk_pcie *pcie = d->domain->host_data;
619 irq_hw_number_t hwirq = irqd_to_hwirq(d);
620 u32 mask;
621
Victor Gu3430f922018-04-06 16:55:33 +0200622 mask = advk_readl(pcie, PCIE_ISR1_MASK_REG);
623 mask &= ~PCIE_ISR1_INTX_ASSERT(hwirq);
624 advk_writel(pcie, mask, PCIE_ISR1_MASK_REG);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200625}
626
627static int advk_pcie_irq_map(struct irq_domain *h,
628 unsigned int virq, irq_hw_number_t hwirq)
629{
630 struct advk_pcie *pcie = h->host_data;
631
632 advk_pcie_irq_mask(irq_get_irq_data(virq));
633 irq_set_status_flags(virq, IRQ_LEVEL);
634 irq_set_chip_and_handler(virq, &pcie->irq_chip,
635 handle_level_irq);
636 irq_set_chip_data(virq, pcie);
637
638 return 0;
639}
640
641static const struct irq_domain_ops advk_pcie_irq_domain_ops = {
642 .map = advk_pcie_irq_map,
643 .xlate = irq_domain_xlate_onecell,
644};
645
646static int advk_pcie_init_msi_irq_domain(struct advk_pcie *pcie)
647{
648 struct device *dev = &pcie->pdev->dev;
649 struct device_node *node = dev->of_node;
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100650 struct irq_chip *bottom_ic, *msi_ic;
651 struct msi_domain_info *msi_di;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200652 phys_addr_t msi_msg_phys;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200653
654 mutex_init(&pcie->msi_used_lock);
655
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100656 bottom_ic = &pcie->msi_bottom_irq_chip;
657
658 bottom_ic->name = "MSI";
659 bottom_ic->irq_compose_msi_msg = advk_msi_irq_compose_msi_msg;
660 bottom_ic->irq_set_affinity = advk_msi_set_affinity;
661
662 msi_ic = &pcie->msi_irq_chip;
663 msi_ic->name = "advk-MSI";
664
665 msi_di = &pcie->msi_domain_info;
666 msi_di->flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
667 MSI_FLAG_MULTI_PCI_MSI;
668 msi_di->chip = msi_ic;
669
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200670 msi_msg_phys = virt_to_phys(&pcie->msi_msg);
671
672 advk_writel(pcie, lower_32_bits(msi_msg_phys),
673 PCIE_MSI_ADDR_LOW_REG);
674 advk_writel(pcie, upper_32_bits(msi_msg_phys),
675 PCIE_MSI_ADDR_HIGH_REG);
676
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100677 pcie->msi_inner_domain =
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200678 irq_domain_add_linear(NULL, MSI_IRQ_NUM,
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100679 &advk_msi_domain_ops, pcie);
680 if (!pcie->msi_inner_domain)
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200681 return -ENOMEM;
682
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100683 pcie->msi_domain =
684 pci_msi_create_irq_domain(of_node_to_fwnode(node),
685 msi_di, pcie->msi_inner_domain);
686 if (!pcie->msi_domain) {
687 irq_domain_remove(pcie->msi_inner_domain);
688 return -ENOMEM;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200689 }
690
691 return 0;
692}
693
694static void advk_pcie_remove_msi_irq_domain(struct advk_pcie *pcie)
695{
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200696 irq_domain_remove(pcie->msi_domain);
Thomas Petazzonif21a8b12017-02-28 15:31:14 +0100697 irq_domain_remove(pcie->msi_inner_domain);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200698}
699
700static int advk_pcie_init_irq_domain(struct advk_pcie *pcie)
701{
702 struct device *dev = &pcie->pdev->dev;
703 struct device_node *node = dev->of_node;
704 struct device_node *pcie_intc_node;
705 struct irq_chip *irq_chip;
706
707 pcie_intc_node = of_get_next_child(node, NULL);
708 if (!pcie_intc_node) {
709 dev_err(dev, "No PCIe Intc node found\n");
710 return -ENODEV;
711 }
712
713 irq_chip = &pcie->irq_chip;
714
715 irq_chip->name = devm_kasprintf(dev, GFP_KERNEL, "%s-irq",
716 dev_name(dev));
717 if (!irq_chip->name) {
718 of_node_put(pcie_intc_node);
719 return -ENOMEM;
720 }
721
722 irq_chip->irq_mask = advk_pcie_irq_mask;
723 irq_chip->irq_mask_ack = advk_pcie_irq_mask;
724 irq_chip->irq_unmask = advk_pcie_irq_unmask;
725
726 pcie->irq_domain =
Paul Burton0d2977a2017-08-15 16:26:03 -0500727 irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200728 &advk_pcie_irq_domain_ops, pcie);
729 if (!pcie->irq_domain) {
730 dev_err(dev, "Failed to get a INTx IRQ domain\n");
731 of_node_put(pcie_intc_node);
732 return -ENOMEM;
733 }
734
735 return 0;
736}
737
738static void advk_pcie_remove_irq_domain(struct advk_pcie *pcie)
739{
740 irq_domain_remove(pcie->irq_domain);
741}
742
743static void advk_pcie_handle_msi(struct advk_pcie *pcie)
744{
745 u32 msi_val, msi_mask, msi_status, msi_idx;
746 u16 msi_data;
747
748 msi_mask = advk_readl(pcie, PCIE_MSI_MASK_REG);
749 msi_val = advk_readl(pcie, PCIE_MSI_STATUS_REG);
750 msi_status = msi_val & ~msi_mask;
751
752 for (msi_idx = 0; msi_idx < MSI_IRQ_NUM; msi_idx++) {
753 if (!(BIT(msi_idx) & msi_status))
754 continue;
755
756 advk_writel(pcie, BIT(msi_idx), PCIE_MSI_STATUS_REG);
757 msi_data = advk_readl(pcie, PCIE_MSI_PAYLOAD_REG) & 0xFF;
758 generic_handle_irq(msi_data);
759 }
760
761 advk_writel(pcie, PCIE_ISR0_MSI_INT_PENDING,
762 PCIE_ISR0_REG);
763}
764
765static void advk_pcie_handle_int(struct advk_pcie *pcie)
766{
Victor Gu3430f922018-04-06 16:55:33 +0200767 u32 isr0_val, isr0_mask, isr0_status;
768 u32 isr1_val, isr1_mask, isr1_status;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200769 int i, virq;
770
Victor Gu3430f922018-04-06 16:55:33 +0200771 isr0_val = advk_readl(pcie, PCIE_ISR0_REG);
772 isr0_mask = advk_readl(pcie, PCIE_ISR0_MASK_REG);
773 isr0_status = isr0_val & ((~isr0_mask) & PCIE_ISR0_ALL_MASK);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200774
Victor Gu3430f922018-04-06 16:55:33 +0200775 isr1_val = advk_readl(pcie, PCIE_ISR1_REG);
776 isr1_mask = advk_readl(pcie, PCIE_ISR1_MASK_REG);
777 isr1_status = isr1_val & ((~isr1_mask) & PCIE_ISR1_ALL_MASK);
778
779 if (!isr0_status && !isr1_status) {
780 advk_writel(pcie, isr0_val, PCIE_ISR0_REG);
781 advk_writel(pcie, isr1_val, PCIE_ISR1_REG);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200782 return;
783 }
784
785 /* Process MSI interrupts */
Victor Gu3430f922018-04-06 16:55:33 +0200786 if (isr0_status & PCIE_ISR0_MSI_INT_PENDING)
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200787 advk_pcie_handle_msi(pcie);
788
789 /* Process legacy interrupts */
Paul Burton0d2977a2017-08-15 16:26:03 -0500790 for (i = 0; i < PCI_NUM_INTX; i++) {
Victor Gu3430f922018-04-06 16:55:33 +0200791 if (!(isr1_status & PCIE_ISR1_INTX_ASSERT(i)))
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200792 continue;
793
Victor Gu3430f922018-04-06 16:55:33 +0200794 advk_writel(pcie, PCIE_ISR1_INTX_ASSERT(i),
795 PCIE_ISR1_REG);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200796
797 virq = irq_find_mapping(pcie->irq_domain, i);
798 generic_handle_irq(virq);
799 }
800}
801
802static irqreturn_t advk_pcie_irq_handler(int irq, void *arg)
803{
804 struct advk_pcie *pcie = arg;
805 u32 status;
806
807 status = advk_readl(pcie, HOST_CTRL_INT_STATUS_REG);
808 if (!(status & PCIE_IRQ_CORE_INT))
809 return IRQ_NONE;
810
811 advk_pcie_handle_int(pcie);
812
813 /* Clear interrupt */
814 advk_writel(pcie, PCIE_IRQ_CORE_INT, HOST_CTRL_INT_STATUS_REG);
815
816 return IRQ_HANDLED;
817}
818
819static int advk_pcie_parse_request_of_pci_ranges(struct advk_pcie *pcie)
820{
821 int err, res_valid = 0;
822 struct device *dev = &pcie->pdev->dev;
823 struct device_node *np = dev->of_node;
Lorenzo Pieralisidb047f82016-08-15 17:50:41 +0100824 struct resource_entry *win, *tmp;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200825 resource_size_t iobase;
826
827 INIT_LIST_HEAD(&pcie->resources);
828
829 err = of_pci_get_host_bridge_resources(np, 0, 0xff, &pcie->resources,
830 &iobase);
831 if (err)
832 return err;
833
Bjorn Helgaasa04bee82016-08-01 12:32:13 -0500834 err = devm_request_pci_bus_resources(dev, &pcie->resources);
835 if (err)
836 goto out_release_res;
837
Lorenzo Pieralisidb047f82016-08-15 17:50:41 +0100838 resource_list_for_each_entry_safe(win, tmp, &pcie->resources) {
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200839 struct resource *res = win->res;
840
841 switch (resource_type(res)) {
842 case IORESOURCE_IO:
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200843 advk_pcie_set_ob_win(pcie, 1,
844 upper_32_bits(res->start),
845 lower_32_bits(res->start),
846 0, 0xF8000000, 0,
847 lower_32_bits(res->start),
848 OB_PCIE_IO);
849 err = pci_remap_iospace(res, iobase);
Lorenzo Pieralisidb047f82016-08-15 17:50:41 +0100850 if (err) {
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200851 dev_warn(dev, "error %d: failed to map resource %pR\n",
852 err, res);
Lorenzo Pieralisidb047f82016-08-15 17:50:41 +0100853 resource_list_destroy_entry(win);
854 }
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200855 break;
856 case IORESOURCE_MEM:
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200857 advk_pcie_set_ob_win(pcie, 0,
858 upper_32_bits(res->start),
859 lower_32_bits(res->start),
860 0x0, 0xF8000000, 0,
861 lower_32_bits(res->start),
862 (2 << 20) | OB_PCIE_MEM);
863 res_valid |= !(res->flags & IORESOURCE_PREFETCH);
864 break;
865 case IORESOURCE_BUS:
866 pcie->root_bus_nr = res->start;
867 break;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200868 }
869 }
870
871 if (!res_valid) {
872 dev_err(dev, "non-prefetchable memory resource required\n");
873 err = -EINVAL;
874 goto out_release_res;
875 }
876
877 return 0;
878
879out_release_res:
880 pci_free_resource_list(&pcie->resources);
881 return err;
882}
883
884static int advk_pcie_probe(struct platform_device *pdev)
885{
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500886 struct device *dev = &pdev->dev;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200887 struct advk_pcie *pcie;
888 struct resource *res;
889 struct pci_bus *bus, *child;
Lorenzo Pieralisi6b6de6a2017-06-28 15:13:56 -0500890 struct pci_host_bridge *bridge;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200891 int ret, irq;
892
Lorenzo Pieralisi6b6de6a2017-06-28 15:13:56 -0500893 bridge = devm_pci_alloc_host_bridge(dev, sizeof(struct advk_pcie));
894 if (!bridge)
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200895 return -ENOMEM;
896
Lorenzo Pieralisi6b6de6a2017-06-28 15:13:56 -0500897 pcie = pci_host_bridge_priv(bridge);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200898 pcie->pdev = pdev;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200899
900 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500901 pcie->base = devm_ioremap_resource(dev, res);
Wei Yongjun8b223352016-07-28 16:17:14 +0000902 if (IS_ERR(pcie->base))
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200903 return PTR_ERR(pcie->base);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200904
905 irq = platform_get_irq(pdev, 0);
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500906 ret = devm_request_irq(dev, irq, advk_pcie_irq_handler,
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200907 IRQF_SHARED | IRQF_NO_THREAD, "advk-pcie",
908 pcie);
909 if (ret) {
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500910 dev_err(dev, "Failed to register interrupt\n");
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200911 return ret;
912 }
913
914 ret = advk_pcie_parse_request_of_pci_ranges(pcie);
915 if (ret) {
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500916 dev_err(dev, "Failed to parse resources\n");
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200917 return ret;
918 }
919
920 advk_pcie_setup_hw(pcie);
921
922 ret = advk_pcie_init_irq_domain(pcie);
923 if (ret) {
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500924 dev_err(dev, "Failed to initialize irq\n");
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200925 return ret;
926 }
927
928 ret = advk_pcie_init_msi_irq_domain(pcie);
929 if (ret) {
Bjorn Helgaas9aec2fe2016-10-06 13:27:46 -0500930 dev_err(dev, "Failed to initialize irq\n");
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200931 advk_pcie_remove_irq_domain(pcie);
932 return ret;
933 }
934
Lorenzo Pieralisi6b6de6a2017-06-28 15:13:56 -0500935 list_splice_init(&pcie->resources, &bridge->windows);
936 bridge->dev.parent = dev;
937 bridge->sysdata = pcie;
938 bridge->busnr = 0;
939 bridge->ops = &advk_pcie_ops;
Thomas Petazzoni407dae12017-10-09 09:00:49 +0200940 bridge->map_irq = of_irq_parse_and_map_pci;
941 bridge->swizzle_irq = pci_common_swizzle;
Lorenzo Pieralisi6b6de6a2017-06-28 15:13:56 -0500942
943 ret = pci_scan_root_bus_bridge(bridge);
944 if (ret < 0) {
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200945 advk_pcie_remove_msi_irq_domain(pcie);
946 advk_pcie_remove_irq_domain(pcie);
Lorenzo Pieralisi6b6de6a2017-06-28 15:13:56 -0500947 return ret;
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200948 }
949
Lorenzo Pieralisi6b6de6a2017-06-28 15:13:56 -0500950 bus = bridge->bus;
951
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200952 pci_bus_assign_resources(bus);
953
954 list_for_each_entry(child, &bus->children, node)
955 pcie_bus_configure_settings(child);
956
957 pci_bus_add_devices(bus);
Thomas Petazzoni8c39d712016-06-30 11:32:31 +0200958 return 0;
959}
960
961static const struct of_device_id advk_pcie_of_match_table[] = {
962 { .compatible = "marvell,armada-3700-pcie", },
963 {},
964};
965
966static struct platform_driver advk_pcie_driver = {
967 .driver = {
968 .name = "advk-pcie",
969 .of_match_table = advk_pcie_of_match_table,
970 /* Driver unloading/unbinding currently not supported */
971 .suppress_bind_attrs = true,
972 },
973 .probe = advk_pcie_probe,
974};
Bjorn Helgaasa04bee82016-08-01 12:32:13 -0500975builtin_platform_driver(advk_pcie_driver);