blob: 1c00f1a56e8b90a3eba95a6344a949440cd23e04 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chris Wilsonf54d1862016-10-25 13:00:45 +010028#include <linux/dma-fence-array.h>
Christian Königa9f87f62017-03-30 14:03:59 +020029#include <linux/interval_tree_generic.h>
Felix Kuehling02208442017-08-25 20:40:26 -040030#include <linux/idr.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040031#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "amdgpu_trace.h"
Felix Kuehlingede0dd82018-03-15 17:27:43 -040035#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040036
37/*
38 * GPUVM
39 * GPUVM is similar to the legacy gart on older asics, however
40 * rather than there being a single global gart table
41 * for the entire GPU, there are multiple VM page tables active
42 * at any given time. The VM page tables can contain a mix
43 * vram pages and system memory pages and system memory pages
44 * can be mapped as snooped (cached system pages) or unsnooped
45 * (uncached system pages).
46 * Each VM has an ID associated with it and there is a page table
47 * associated with each VMID. When execting a command buffer,
48 * the kernel tells the the ring what VMID to use for that command
49 * buffer. VMIDs are allocated dynamically as commands are submitted.
50 * The userspace drivers maintain their own address space and the kernel
51 * sets up their pages tables accordingly when they submit their
52 * command buffers and a VMID is assigned.
53 * Cayman/Trinity support up to 8 active VMs at any given time;
54 * SI supports 16.
55 */
56
Christian Königa9f87f62017-03-30 14:03:59 +020057#define START(node) ((node)->start)
58#define LAST(node) ((node)->last)
59
60INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
61 START, LAST, static, amdgpu_vm_it)
62
63#undef START
64#undef LAST
65
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040066/* Local structure. Encapsulate some VM table update parameters to reduce
67 * the number of function parameters
68 */
Christian König29efc4f2016-08-04 14:52:50 +020069struct amdgpu_pte_update_params {
Christian König27c5f362016-08-04 15:02:49 +020070 /* amdgpu device we do this update for */
71 struct amdgpu_device *adev;
Christian König49ac8a22016-10-13 15:09:08 +020072 /* optional amdgpu_vm we do this update for */
73 struct amdgpu_vm *vm;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040074 /* address where to copy page table entries from */
75 uint64_t src;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040076 /* indirect buffer to fill with commands */
77 struct amdgpu_ib *ib;
Christian Königafef8b82016-08-12 13:29:18 +020078 /* Function which actually does the update */
Christian König373ac642018-01-16 16:54:25 +010079 void (*func)(struct amdgpu_pte_update_params *params,
80 struct amdgpu_bo *bo, uint64_t pe,
Christian Königafef8b82016-08-12 13:29:18 +020081 uint64_t addr, unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +080082 uint64_t flags);
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -040083 /* The next two are used during VM update by CPU
84 * DMA addresses to use for mapping
85 * Kernel pointer of PD/PT BO that needs to be updated
86 */
87 dma_addr_t *pages_addr;
88 void *kptr;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040089};
90
Christian König284710f2017-01-30 11:09:31 +010091/* Helper to disable partial resident texture feature from a fence callback */
92struct amdgpu_prt_cb {
93 struct amdgpu_device *adev;
94 struct dma_fence_cb cb;
95};
96
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097/**
Christian König50783142017-11-27 14:01:51 +010098 * amdgpu_vm_level_shift - return the addr shift for each level
99 *
100 * @adev: amdgpu_device pointer
101 *
102 * Returns the number of bits the pfn needs to be right shifted for a level.
103 */
104static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
105 unsigned level)
106{
Chunming Zhou196f7482017-12-13 14:22:54 +0800107 unsigned shift = 0xff;
108
109 switch (level) {
110 case AMDGPU_VM_PDB2:
111 case AMDGPU_VM_PDB1:
112 case AMDGPU_VM_PDB0:
113 shift = 9 * (AMDGPU_VM_PDB0 - level) +
Christian König50783142017-11-27 14:01:51 +0100114 adev->vm_manager.block_size;
Chunming Zhou196f7482017-12-13 14:22:54 +0800115 break;
116 case AMDGPU_VM_PTB:
117 shift = 0;
118 break;
119 default:
120 dev_err(adev->dev, "the level%d isn't supported.\n", level);
121 }
122
123 return shift;
Christian König50783142017-11-27 14:01:51 +0100124}
125
126/**
Christian König72a7ec52016-10-19 11:03:57 +0200127 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128 *
129 * @adev: amdgpu_device pointer
130 *
Christian König72a7ec52016-10-19 11:03:57 +0200131 * Calculate the number of entries in a page directory or page table.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132 */
Christian König72a7ec52016-10-19 11:03:57 +0200133static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
134 unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135{
Chunming Zhou196f7482017-12-13 14:22:54 +0800136 unsigned shift = amdgpu_vm_level_shift(adev,
137 adev->vm_manager.root_level);
Christian König0410c5e2017-11-20 14:29:01 +0100138
Chunming Zhou196f7482017-12-13 14:22:54 +0800139 if (level == adev->vm_manager.root_level)
Christian König72a7ec52016-10-19 11:03:57 +0200140 /* For the root directory */
Christian König0410c5e2017-11-20 14:29:01 +0100141 return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
Chunming Zhou196f7482017-12-13 14:22:54 +0800142 else if (level != AMDGPU_VM_PTB)
Christian König0410c5e2017-11-20 14:29:01 +0100143 /* Everything in between */
144 return 512;
145 else
Christian König72a7ec52016-10-19 11:03:57 +0200146 /* For the page tables on the leaves */
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800147 return AMDGPU_VM_PTE_COUNT(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148}
149
150/**
Christian König72a7ec52016-10-19 11:03:57 +0200151 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 *
153 * @adev: amdgpu_device pointer
154 *
Christian König72a7ec52016-10-19 11:03:57 +0200155 * Calculate the size of the BO for a page directory or page table in bytes.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400156 */
Christian König72a7ec52016-10-19 11:03:57 +0200157static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400158{
Christian König72a7ec52016-10-19 11:03:57 +0200159 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400160}
161
162/**
Christian König56467eb2015-12-11 15:16:32 +0100163 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 *
165 * @vm: vm providing the BOs
Christian König3c0eea62015-12-11 14:39:05 +0100166 * @validated: head of validation list
Christian König56467eb2015-12-11 15:16:32 +0100167 * @entry: entry to add
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 *
169 * Add the page directory to the list of BOs to
Christian König56467eb2015-12-11 15:16:32 +0100170 * validate for command submission.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 */
Christian König56467eb2015-12-11 15:16:32 +0100172void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
173 struct list_head *validated,
174 struct amdgpu_bo_list_entry *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400175{
Christian König3f3333f2017-08-03 14:02:13 +0200176 entry->robj = vm->root.base.bo;
Christian König56467eb2015-12-11 15:16:32 +0100177 entry->priority = 0;
Christian König67003a12016-10-12 14:46:26 +0200178 entry->tv.bo = &entry->robj->tbo;
Christian König56467eb2015-12-11 15:16:32 +0100179 entry->tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100180 entry->user_pages = NULL;
Christian König56467eb2015-12-11 15:16:32 +0100181 list_add(&entry->tv.head, validated);
182}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400183
Christian König56467eb2015-12-11 15:16:32 +0100184/**
Christian Königf7da30d2016-09-28 12:03:04 +0200185 * amdgpu_vm_validate_pt_bos - validate the page table BOs
Christian König56467eb2015-12-11 15:16:32 +0100186 *
Christian König5a712a82016-06-21 16:28:15 +0200187 * @adev: amdgpu device pointer
Christian König56467eb2015-12-11 15:16:32 +0100188 * @vm: vm providing the BOs
Christian Königf7da30d2016-09-28 12:03:04 +0200189 * @validate: callback to do the validation
190 * @param: parameter for the validation callback
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191 *
Christian Königf7da30d2016-09-28 12:03:04 +0200192 * Validate the page table BOs on command submission if neccessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193 */
Christian Königf7da30d2016-09-28 12:03:04 +0200194int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
195 int (*validate)(void *p, struct amdgpu_bo *bo),
196 void *param)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197{
Christian König3f3333f2017-08-03 14:02:13 +0200198 struct ttm_bo_global *glob = adev->mman.bdev.glob;
199 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400200
Christian König3f3333f2017-08-03 14:02:13 +0200201 spin_lock(&vm->status_lock);
202 while (!list_empty(&vm->evicted)) {
203 struct amdgpu_vm_bo_base *bo_base;
204 struct amdgpu_bo *bo;
Christian König5a712a82016-06-21 16:28:15 +0200205
Christian König3f3333f2017-08-03 14:02:13 +0200206 bo_base = list_first_entry(&vm->evicted,
207 struct amdgpu_vm_bo_base,
208 vm_status);
209 spin_unlock(&vm->status_lock);
Christian Königeceb8a12016-01-11 15:35:21 +0100210
Christian König3f3333f2017-08-03 14:02:13 +0200211 bo = bo_base->bo;
212 BUG_ON(!bo);
213 if (bo->parent) {
214 r = validate(param, bo);
215 if (r)
216 return r;
Christian König34d7be52017-08-24 12:32:55 +0200217
Christian König3f3333f2017-08-03 14:02:13 +0200218 spin_lock(&glob->lru_lock);
219 ttm_bo_move_to_lru_tail(&bo->tbo);
220 if (bo->shadow)
221 ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
222 spin_unlock(&glob->lru_lock);
223 }
224
Christian König73fb16e2017-08-16 11:13:48 +0200225 if (bo->tbo.type == ttm_bo_type_kernel &&
226 vm->use_cpu_for_update) {
Christian König3f3333f2017-08-03 14:02:13 +0200227 r = amdgpu_bo_kmap(bo, NULL);
228 if (r)
229 return r;
230 }
231
232 spin_lock(&vm->status_lock);
Christian König73fb16e2017-08-16 11:13:48 +0200233 if (bo->tbo.type != ttm_bo_type_kernel)
234 list_move(&bo_base->vm_status, &vm->moved);
235 else
236 list_move(&bo_base->vm_status, &vm->relocated);
Christian König3f3333f2017-08-03 14:02:13 +0200237 }
238 spin_unlock(&vm->status_lock);
Christian König34d7be52017-08-24 12:32:55 +0200239
240 return 0;
241}
242
243/**
244 * amdgpu_vm_ready - check VM is ready for updates
245 *
Christian König34d7be52017-08-24 12:32:55 +0200246 * @vm: VM to check
247 *
248 * Check if all VM PDs/PTs are ready for updates
249 */
Christian König3f3333f2017-08-03 14:02:13 +0200250bool amdgpu_vm_ready(struct amdgpu_vm *vm)
Christian König34d7be52017-08-24 12:32:55 +0200251{
Christian König3f3333f2017-08-03 14:02:13 +0200252 bool ready;
Christian König34d7be52017-08-24 12:32:55 +0200253
Christian König3f3333f2017-08-03 14:02:13 +0200254 spin_lock(&vm->status_lock);
255 ready = list_empty(&vm->evicted);
256 spin_unlock(&vm->status_lock);
257
258 return ready;
Christian Königeceb8a12016-01-11 15:35:21 +0100259}
260
261/**
Christian König13307f72018-01-24 17:19:04 +0100262 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
263 *
264 * @adev: amdgpu_device pointer
265 * @bo: BO to clear
266 * @level: level this BO is at
267 *
268 * Root PD needs to be reserved when calling this.
269 */
270static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
Christian König45843122018-01-25 18:36:15 +0100271 struct amdgpu_vm *vm, struct amdgpu_bo *bo,
272 unsigned level, bool pte_support_ats)
Christian König13307f72018-01-24 17:19:04 +0100273{
274 struct ttm_operation_ctx ctx = { true, false };
275 struct dma_fence *fence = NULL;
Christian König45843122018-01-25 18:36:15 +0100276 unsigned entries, ats_entries;
Christian König13307f72018-01-24 17:19:04 +0100277 struct amdgpu_ring *ring;
278 struct amdgpu_job *job;
Christian König45843122018-01-25 18:36:15 +0100279 uint64_t addr;
Christian König13307f72018-01-24 17:19:04 +0100280 int r;
281
Christian König45843122018-01-25 18:36:15 +0100282 addr = amdgpu_bo_gpu_offset(bo);
283 entries = amdgpu_bo_size(bo) / 8;
284
285 if (pte_support_ats) {
286 if (level == adev->vm_manager.root_level) {
287 ats_entries = amdgpu_vm_level_shift(adev, level);
288 ats_entries += AMDGPU_GPU_PAGE_SHIFT;
289 ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
290 ats_entries = min(ats_entries, entries);
291 entries -= ats_entries;
292 } else {
293 ats_entries = entries;
294 entries = 0;
295 }
Christian König13307f72018-01-24 17:19:04 +0100296 } else {
Christian König45843122018-01-25 18:36:15 +0100297 ats_entries = 0;
Christian König13307f72018-01-24 17:19:04 +0100298 }
299
300 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
301
302 r = reservation_object_reserve_shared(bo->tbo.resv);
303 if (r)
304 return r;
305
306 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
307 if (r)
308 goto error;
309
Christian König13307f72018-01-24 17:19:04 +0100310 r = amdgpu_job_alloc_with_ib(adev, 64, &job);
311 if (r)
312 goto error;
313
Christian König45843122018-01-25 18:36:15 +0100314 if (ats_entries) {
315 uint64_t ats_value;
316
317 ats_value = AMDGPU_PTE_DEFAULT_ATC;
318 if (level != AMDGPU_VM_PTB)
319 ats_value |= AMDGPU_PDE_PTE;
320
321 amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
322 ats_entries, 0, ats_value);
323 addr += ats_entries * 8;
324 }
325
326 if (entries)
327 amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
328 entries, 0, 0);
329
Christian König13307f72018-01-24 17:19:04 +0100330 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
331
332 WARN_ON(job->ibs[0].length_dw > 64);
Christian König29e83572018-02-04 19:36:52 +0100333 r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
334 AMDGPU_FENCE_OWNER_UNDEFINED, false);
335 if (r)
336 goto error_free;
337
Christian König13307f72018-01-24 17:19:04 +0100338 r = amdgpu_job_submit(job, ring, &vm->entity,
339 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
340 if (r)
341 goto error_free;
342
343 amdgpu_bo_fence(bo, fence, true);
344 dma_fence_put(fence);
Christian Könige61736d2018-02-02 21:05:40 +0100345
346 if (bo->shadow)
347 return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
348 level, pte_support_ats);
349
Christian König13307f72018-01-24 17:19:04 +0100350 return 0;
351
352error_free:
353 amdgpu_job_free(job);
354
355error:
356 return r;
357}
358
359/**
Christian Königf566ceb2016-10-27 20:04:38 +0200360 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
361 *
362 * @adev: amdgpu_device pointer
363 * @vm: requested vm
364 * @saddr: start of the address range
365 * @eaddr: end of the address range
366 *
367 * Make sure the page directories and page tables are allocated
368 */
369static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
370 struct amdgpu_vm *vm,
371 struct amdgpu_vm_pt *parent,
372 uint64_t saddr, uint64_t eaddr,
Christian König45843122018-01-25 18:36:15 +0100373 unsigned level, bool ats)
Christian Königf566ceb2016-10-27 20:04:38 +0200374{
Christian König50783142017-11-27 14:01:51 +0100375 unsigned shift = amdgpu_vm_level_shift(adev, level);
Christian Königf566ceb2016-10-27 20:04:38 +0200376 unsigned pt_idx, from, to;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400377 u64 flags;
Christian König13307f72018-01-24 17:19:04 +0100378 int r;
Christian Königf566ceb2016-10-27 20:04:38 +0200379
380 if (!parent->entries) {
381 unsigned num_entries = amdgpu_vm_num_entries(adev, level);
382
Michal Hocko20981052017-05-17 14:23:12 +0200383 parent->entries = kvmalloc_array(num_entries,
384 sizeof(struct amdgpu_vm_pt),
385 GFP_KERNEL | __GFP_ZERO);
Christian Königf566ceb2016-10-27 20:04:38 +0200386 if (!parent->entries)
387 return -ENOMEM;
388 memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
389 }
390
Felix Kuehling1866bac2017-03-28 20:36:12 -0400391 from = saddr >> shift;
392 to = eaddr >> shift;
393 if (from >= amdgpu_vm_num_entries(adev, level) ||
394 to >= amdgpu_vm_num_entries(adev, level))
395 return -EINVAL;
Christian Königf566ceb2016-10-27 20:04:38 +0200396
Christian Königf566ceb2016-10-27 20:04:38 +0200397 ++level;
Felix Kuehling1866bac2017-03-28 20:36:12 -0400398 saddr = saddr & ((1 << shift) - 1);
399 eaddr = eaddr & ((1 << shift) - 1);
Christian Königf566ceb2016-10-27 20:04:38 +0200400
Christian König13307f72018-01-24 17:19:04 +0100401 flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400402 if (vm->use_cpu_for_update)
403 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
404 else
405 flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
406 AMDGPU_GEM_CREATE_SHADOW);
407
Christian Königf566ceb2016-10-27 20:04:38 +0200408 /* walk over the address space and allocate the page tables */
409 for (pt_idx = from; pt_idx <= to; ++pt_idx) {
Christian König3f3333f2017-08-03 14:02:13 +0200410 struct reservation_object *resv = vm->root.base.bo->tbo.resv;
Christian Königf566ceb2016-10-27 20:04:38 +0200411 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
412 struct amdgpu_bo *pt;
413
Christian König3f3333f2017-08-03 14:02:13 +0200414 if (!entry->base.bo) {
Chunming Zhou3216c6b2018-04-16 18:27:50 +0800415 struct amdgpu_bo_param bp;
416
417 memset(&bp, 0, sizeof(bp));
418 bp.size = amdgpu_vm_bo_size(adev, level);
419 bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
420 bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
421 bp.flags = flags;
422 bp.type = ttm_bo_type_kernel;
423 bp.resv = resv;
424 r = amdgpu_bo_create(adev, &bp, &pt);
Christian Königf566ceb2016-10-27 20:04:38 +0200425 if (r)
426 return r;
427
Christian König45843122018-01-25 18:36:15 +0100428 r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
Christian König13307f72018-01-24 17:19:04 +0100429 if (r) {
Christian Könige5197a42018-02-02 21:00:44 +0100430 amdgpu_bo_unref(&pt->shadow);
Christian König13307f72018-01-24 17:19:04 +0100431 amdgpu_bo_unref(&pt);
432 return r;
433 }
434
Christian König0a096fb2017-07-12 10:01:48 +0200435 if (vm->use_cpu_for_update) {
436 r = amdgpu_bo_kmap(pt, NULL);
437 if (r) {
Christian Könige5197a42018-02-02 21:00:44 +0100438 amdgpu_bo_unref(&pt->shadow);
Christian König0a096fb2017-07-12 10:01:48 +0200439 amdgpu_bo_unref(&pt);
440 return r;
441 }
442 }
443
Christian Königf566ceb2016-10-27 20:04:38 +0200444 /* Keep a reference to the root directory to avoid
445 * freeing them up in the wrong order.
446 */
Christian König0f2fc432017-08-31 10:46:20 +0200447 pt->parent = amdgpu_bo_ref(parent->base.bo);
Christian Königf566ceb2016-10-27 20:04:38 +0200448
Christian König3f3333f2017-08-03 14:02:13 +0200449 entry->base.vm = vm;
450 entry->base.bo = pt;
451 list_add_tail(&entry->base.bo_list, &pt->va);
Christian Königea097292017-08-09 14:15:46 +0200452 spin_lock(&vm->status_lock);
453 list_add(&entry->base.vm_status, &vm->relocated);
454 spin_unlock(&vm->status_lock);
Christian Königf566ceb2016-10-27 20:04:38 +0200455 }
456
Chunming Zhou196f7482017-12-13 14:22:54 +0800457 if (level < AMDGPU_VM_PTB) {
Felix Kuehling1866bac2017-03-28 20:36:12 -0400458 uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
459 uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
460 ((1 << shift) - 1);
461 r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
Christian König45843122018-01-25 18:36:15 +0100462 sub_eaddr, level, ats);
Christian Königf566ceb2016-10-27 20:04:38 +0200463 if (r)
464 return r;
465 }
466 }
467
468 return 0;
469}
470
Christian König663e4572017-03-13 10:13:37 +0100471/**
472 * amdgpu_vm_alloc_pts - Allocate page tables.
473 *
474 * @adev: amdgpu_device pointer
475 * @vm: VM to allocate page tables for
476 * @saddr: Start address which needs to be allocated
477 * @size: Size from start address we need.
478 *
479 * Make sure the page tables are allocated.
480 */
481int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
482 struct amdgpu_vm *vm,
483 uint64_t saddr, uint64_t size)
484{
Christian König663e4572017-03-13 10:13:37 +0100485 uint64_t eaddr;
Christian König45843122018-01-25 18:36:15 +0100486 bool ats = false;
Christian König663e4572017-03-13 10:13:37 +0100487
488 /* validate the parameters */
489 if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
490 return -EINVAL;
491
492 eaddr = saddr + size - 1;
Christian König45843122018-01-25 18:36:15 +0100493
494 if (vm->pte_support_ats)
495 ats = saddr < AMDGPU_VA_HOLE_START;
Christian König663e4572017-03-13 10:13:37 +0100496
497 saddr /= AMDGPU_GPU_PAGE_SIZE;
498 eaddr /= AMDGPU_GPU_PAGE_SIZE;
499
Christian König45843122018-01-25 18:36:15 +0100500 if (eaddr >= adev->vm_manager.max_pfn) {
501 dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
502 eaddr, adev->vm_manager.max_pfn);
503 return -EINVAL;
504 }
505
Chunming Zhou196f7482017-12-13 14:22:54 +0800506 return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
Christian König45843122018-01-25 18:36:15 +0100507 adev->vm_manager.root_level, ats);
Christian König663e4572017-03-13 10:13:37 +0100508}
509
Christian König641e9402017-04-03 13:59:25 +0200510/**
Alex Xiee59c0202017-06-01 09:42:59 -0400511 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
512 *
513 * @adev: amdgpu_device pointer
514 */
515void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
516{
517 const struct amdgpu_ip_block *ip_block;
518 bool has_compute_vm_bug;
519 struct amdgpu_ring *ring;
520 int i;
521
522 has_compute_vm_bug = false;
523
Alex Deucher2990a1f2017-12-15 16:18:00 -0500524 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
Alex Xiee59c0202017-06-01 09:42:59 -0400525 if (ip_block) {
526 /* Compute has a VM bug for GFX version < 7.
527 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
528 if (ip_block->version->major <= 7)
529 has_compute_vm_bug = true;
530 else if (ip_block->version->major == 8)
531 if (adev->gfx.mec_fw_version < 673)
532 has_compute_vm_bug = true;
533 }
534
535 for (i = 0; i < adev->num_rings; i++) {
536 ring = adev->rings[i];
537 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
538 /* only compute rings */
539 ring->has_compute_vm_bug = has_compute_vm_bug;
540 else
541 ring->has_compute_vm_bug = false;
542 }
543}
544
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400545bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
546 struct amdgpu_job *job)
547{
548 struct amdgpu_device *adev = ring->adev;
549 unsigned vmhub = ring->funcs->vmhub;
Christian König620f7742017-12-18 16:53:03 +0100550 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
551 struct amdgpu_vmid *id;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400552 bool gds_switch_needed;
Alex Xiee59c0202017-06-01 09:42:59 -0400553 bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400554
Christian Königc4f46f22017-12-18 17:08:25 +0100555 if (job->vmid == 0)
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400556 return false;
Christian Königc4f46f22017-12-18 17:08:25 +0100557 id = &id_mgr->ids[job->vmid];
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400558 gds_switch_needed = ring->funcs->emit_gds_switch && (
559 id->gds_base != job->gds_base ||
560 id->gds_size != job->gds_size ||
561 id->gws_base != job->gws_base ||
562 id->gws_size != job->gws_size ||
563 id->oa_base != job->oa_base ||
564 id->oa_size != job->oa_size);
565
Christian König620f7742017-12-18 16:53:03 +0100566 if (amdgpu_vmid_had_gpu_reset(adev, id))
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400567 return true;
Alex Xiebb37b672017-05-30 23:50:10 -0400568
569 return vm_flush_needed || gds_switch_needed;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400570}
571
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400572static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
573{
Christian König770d13b2018-01-12 14:52:22 +0100574 return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
Alex Xiee60f8db2017-03-09 11:36:26 -0500575}
576
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400577/**
578 * amdgpu_vm_flush - hardware flush the vm
579 *
580 * @ring: ring to use for flush
Christian Königc4f46f22017-12-18 17:08:25 +0100581 * @vmid: vmid number to use
Christian König4ff37a82016-02-26 16:18:26 +0100582 * @pd_addr: address of the page directory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400583 *
Christian König4ff37a82016-02-26 16:18:26 +0100584 * Emit a VM flush when it is necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585 */
Monk Liu8fdf0742017-06-06 17:25:13 +0800586int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400587{
Christian König971fe9a92016-03-01 15:09:25 +0100588 struct amdgpu_device *adev = ring->adev;
Christian König76456702017-04-06 17:52:39 +0200589 unsigned vmhub = ring->funcs->vmhub;
Christian König620f7742017-12-18 16:53:03 +0100590 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
Christian Königc4f46f22017-12-18 17:08:25 +0100591 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
Christian Königd564a062016-03-01 15:51:53 +0100592 bool gds_switch_needed = ring->funcs->emit_gds_switch && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800593 id->gds_base != job->gds_base ||
594 id->gds_size != job->gds_size ||
595 id->gws_base != job->gws_base ||
596 id->gws_size != job->gws_size ||
597 id->oa_base != job->oa_base ||
598 id->oa_size != job->oa_size);
Flora Cuide37e682017-05-18 13:56:22 +0800599 bool vm_flush_needed = job->vm_needs_flush;
Christian Königb3cd2852018-02-05 17:38:01 +0100600 bool pasid_mapping_needed = id->pasid != job->pasid ||
601 !id->pasid_mapping ||
602 !dma_fence_is_signaled(id->pasid_mapping);
603 struct dma_fence *fence = NULL;
Christian Königc0e51932017-04-03 14:16:07 +0200604 unsigned patch_offset = 0;
Christian König41d9eb22016-03-01 16:46:18 +0100605 int r;
Christian Königd564a062016-03-01 15:51:53 +0100606
Christian König620f7742017-12-18 16:53:03 +0100607 if (amdgpu_vmid_had_gpu_reset(adev, id)) {
Christian Königf7d015b2017-04-03 14:28:26 +0200608 gds_switch_needed = true;
609 vm_flush_needed = true;
Christian Königb3cd2852018-02-05 17:38:01 +0100610 pasid_mapping_needed = true;
Christian Königf7d015b2017-04-03 14:28:26 +0200611 }
Christian König971fe9a92016-03-01 15:09:25 +0100612
Christian Königb3cd2852018-02-05 17:38:01 +0100613 gds_switch_needed &= !!ring->funcs->emit_gds_switch;
614 vm_flush_needed &= !!ring->funcs->emit_vm_flush;
615 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
616 ring->funcs->emit_wreg;
617
Monk Liu8fdf0742017-06-06 17:25:13 +0800618 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
Christian Königf7d015b2017-04-03 14:28:26 +0200619 return 0;
Christian König41d9eb22016-03-01 16:46:18 +0100620
Christian Königc0e51932017-04-03 14:16:07 +0200621 if (ring->funcs->init_cond_exec)
622 patch_offset = amdgpu_ring_init_cond_exec(ring);
Christian König41d9eb22016-03-01 16:46:18 +0100623
Monk Liu8fdf0742017-06-06 17:25:13 +0800624 if (need_pipe_sync)
625 amdgpu_ring_emit_pipeline_sync(ring);
626
Christian Königb3cd2852018-02-05 17:38:01 +0100627 if (vm_flush_needed) {
Christian Königc4f46f22017-12-18 17:08:25 +0100628 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
Christian Königc633c002018-02-04 10:32:35 +0100629 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
Christian Königb3cd2852018-02-05 17:38:01 +0100630 }
Monk Liue9d672b2017-03-15 12:18:57 +0800631
Christian Königb3cd2852018-02-05 17:38:01 +0100632 if (pasid_mapping_needed)
633 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
634
635 if (vm_flush_needed || pasid_mapping_needed) {
Marek Olšákd240cd92018-04-03 13:05:03 -0400636 r = amdgpu_fence_emit(ring, &fence, 0);
Christian Königc0e51932017-04-03 14:16:07 +0200637 if (r)
638 return r;
Christian Königb3cd2852018-02-05 17:38:01 +0100639 }
Monk Liue9d672b2017-03-15 12:18:57 +0800640
Christian Königb3cd2852018-02-05 17:38:01 +0100641 if (vm_flush_needed) {
Christian König76456702017-04-06 17:52:39 +0200642 mutex_lock(&id_mgr->lock);
Christian Königc0e51932017-04-03 14:16:07 +0200643 dma_fence_put(id->last_flush);
Christian Königb3cd2852018-02-05 17:38:01 +0100644 id->last_flush = dma_fence_get(fence);
645 id->current_gpu_reset_count =
646 atomic_read(&adev->gpu_reset_counter);
Christian König76456702017-04-06 17:52:39 +0200647 mutex_unlock(&id_mgr->lock);
Christian Königc0e51932017-04-03 14:16:07 +0200648 }
Monk Liue9d672b2017-03-15 12:18:57 +0800649
Christian Königb3cd2852018-02-05 17:38:01 +0100650 if (pasid_mapping_needed) {
651 id->pasid = job->pasid;
652 dma_fence_put(id->pasid_mapping);
653 id->pasid_mapping = dma_fence_get(fence);
654 }
655 dma_fence_put(fence);
656
Chunming Zhou7c4378f2017-05-11 18:22:17 +0800657 if (ring->funcs->emit_gds_switch && gds_switch_needed) {
Christian Königc0e51932017-04-03 14:16:07 +0200658 id->gds_base = job->gds_base;
659 id->gds_size = job->gds_size;
660 id->gws_base = job->gws_base;
661 id->gws_size = job->gws_size;
662 id->oa_base = job->oa_base;
663 id->oa_size = job->oa_size;
Christian Königc4f46f22017-12-18 17:08:25 +0100664 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
Christian Königc0e51932017-04-03 14:16:07 +0200665 job->gds_size, job->gws_base,
666 job->gws_size, job->oa_base,
667 job->oa_size);
668 }
669
670 if (ring->funcs->patch_cond_exec)
671 amdgpu_ring_patch_cond_exec(ring, patch_offset);
672
673 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
674 if (ring->funcs->emit_switch_buffer) {
675 amdgpu_ring_emit_switch_buffer(ring);
676 amdgpu_ring_emit_switch_buffer(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400677 }
Christian König41d9eb22016-03-01 16:46:18 +0100678 return 0;
Christian König971fe9a92016-03-01 15:09:25 +0100679}
680
681/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400682 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
683 *
684 * @vm: requested vm
685 * @bo: requested buffer object
686 *
Christian König8843dbb2016-01-26 12:17:11 +0100687 * Find @bo inside the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400688 * Search inside the @bos vm list for the requested vm
689 * Returns the found bo_va or NULL if none is found
690 *
691 * Object has to be reserved!
692 */
693struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
694 struct amdgpu_bo *bo)
695{
696 struct amdgpu_bo_va *bo_va;
697
Christian Königec681542017-08-01 10:51:43 +0200698 list_for_each_entry(bo_va, &bo->va, base.bo_list) {
699 if (bo_va->base.vm == vm) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400700 return bo_va;
701 }
702 }
703 return NULL;
704}
705
706/**
Christian Königafef8b82016-08-12 13:29:18 +0200707 * amdgpu_vm_do_set_ptes - helper to call the right asic function
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400708 *
Christian König29efc4f2016-08-04 14:52:50 +0200709 * @params: see amdgpu_pte_update_params definition
Christian König373ac642018-01-16 16:54:25 +0100710 * @bo: PD/PT to update
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400711 * @pe: addr of the page entry
712 * @addr: dst addr to write into pe
713 * @count: number of page entries to update
714 * @incr: increase next addr by incr bytes
715 * @flags: hw access flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400716 *
717 * Traces the parameters and calls the right asic functions
718 * to setup the page table using the DMA.
719 */
Christian Königafef8b82016-08-12 13:29:18 +0200720static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
Christian König373ac642018-01-16 16:54:25 +0100721 struct amdgpu_bo *bo,
Christian Königafef8b82016-08-12 13:29:18 +0200722 uint64_t pe, uint64_t addr,
723 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800724 uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400725{
Christian König373ac642018-01-16 16:54:25 +0100726 pe += amdgpu_bo_gpu_offset(bo);
Christian Königec2f05f2016-09-25 16:11:52 +0200727 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400728
Christian Königafef8b82016-08-12 13:29:18 +0200729 if (count < 3) {
Christian Königde9ea7b2016-08-12 11:33:30 +0200730 amdgpu_vm_write_pte(params->adev, params->ib, pe,
731 addr | flags, count, incr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400732
733 } else {
Christian König27c5f362016-08-04 15:02:49 +0200734 amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400735 count, incr, flags);
736 }
737}
738
739/**
Christian Königafef8b82016-08-12 13:29:18 +0200740 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
741 *
742 * @params: see amdgpu_pte_update_params definition
Christian König373ac642018-01-16 16:54:25 +0100743 * @bo: PD/PT to update
Christian Königafef8b82016-08-12 13:29:18 +0200744 * @pe: addr of the page entry
745 * @addr: dst addr to write into pe
746 * @count: number of page entries to update
747 * @incr: increase next addr by incr bytes
748 * @flags: hw access flags
749 *
750 * Traces the parameters and calls the DMA function to copy the PTEs.
751 */
752static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
Christian König373ac642018-01-16 16:54:25 +0100753 struct amdgpu_bo *bo,
Christian Königafef8b82016-08-12 13:29:18 +0200754 uint64_t pe, uint64_t addr,
755 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800756 uint64_t flags)
Christian Königafef8b82016-08-12 13:29:18 +0200757{
Christian Königec2f05f2016-09-25 16:11:52 +0200758 uint64_t src = (params->src + (addr >> 12) * 8);
Christian Königafef8b82016-08-12 13:29:18 +0200759
Christian König373ac642018-01-16 16:54:25 +0100760 pe += amdgpu_bo_gpu_offset(bo);
Christian Königec2f05f2016-09-25 16:11:52 +0200761 trace_amdgpu_vm_copy_ptes(pe, src, count);
762
763 amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
Christian Königafef8b82016-08-12 13:29:18 +0200764}
765
766/**
Christian Königb07c9d22015-11-30 13:26:07 +0100767 * amdgpu_vm_map_gart - Resolve gart mapping of addr
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400768 *
Christian Königb07c9d22015-11-30 13:26:07 +0100769 * @pages_addr: optional DMA address to use for lookup
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400770 * @addr: the unmapped addr
771 *
772 * Look up the physical address of the page that the pte resolves
Christian Königb07c9d22015-11-30 13:26:07 +0100773 * to and return the pointer for the page table entry.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400774 */
Christian Königde9ea7b2016-08-12 11:33:30 +0200775static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400776{
777 uint64_t result;
778
Christian Königde9ea7b2016-08-12 11:33:30 +0200779 /* page table offset */
780 result = pages_addr[addr >> PAGE_SHIFT];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400781
Christian Königde9ea7b2016-08-12 11:33:30 +0200782 /* in case cpu page size != gpu page size*/
783 result |= addr & (~PAGE_MASK);
Christian Königb07c9d22015-11-30 13:26:07 +0100784
785 result &= 0xFFFFFFFFFFFFF000ULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400786
787 return result;
788}
789
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400790/**
791 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
792 *
793 * @params: see amdgpu_pte_update_params definition
Christian König373ac642018-01-16 16:54:25 +0100794 * @bo: PD/PT to update
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400795 * @pe: kmap addr of the page entry
796 * @addr: dst addr to write into pe
797 * @count: number of page entries to update
798 * @incr: increase next addr by incr bytes
799 * @flags: hw access flags
800 *
801 * Write count number of PT/PD entries directly.
802 */
803static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
Christian König373ac642018-01-16 16:54:25 +0100804 struct amdgpu_bo *bo,
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400805 uint64_t pe, uint64_t addr,
806 unsigned count, uint32_t incr,
807 uint64_t flags)
808{
809 unsigned int i;
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400810 uint64_t value;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400811
Christian König373ac642018-01-16 16:54:25 +0100812 pe += (unsigned long)amdgpu_bo_kptr(bo);
813
Christian König03918b32017-07-11 17:15:37 +0200814 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
815
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400816 for (i = 0; i < count; i++) {
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400817 value = params->pages_addr ?
818 amdgpu_vm_map_gart(params->pages_addr, addr) :
819 addr;
Christian König132f34e2018-01-12 15:26:08 +0100820 amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
821 i, value, flags);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400822 addr += incr;
823 }
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400824}
825
Christian Königa33cab72017-07-11 17:13:00 +0200826static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
827 void *owner)
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400828{
829 struct amdgpu_sync sync;
830 int r;
831
832 amdgpu_sync_create(&sync);
Andres Rodriguez177ae092017-09-15 20:44:06 -0400833 amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400834 r = amdgpu_sync_wait(&sync, true);
835 amdgpu_sync_free(&sync);
836
837 return r;
838}
839
Christian Königf8991ba2016-09-16 15:36:49 +0200840/*
Christian König6989f242017-11-30 19:08:05 +0100841 * amdgpu_vm_update_pde - update a single level in the hierarchy
Christian Königf8991ba2016-09-16 15:36:49 +0200842 *
Christian König6989f242017-11-30 19:08:05 +0100843 * @param: parameters for the update
Christian Königf8991ba2016-09-16 15:36:49 +0200844 * @vm: requested vm
Christian König194d2162016-10-12 15:13:52 +0200845 * @parent: parent directory
Christian König6989f242017-11-30 19:08:05 +0100846 * @entry: entry to update
Christian Königf8991ba2016-09-16 15:36:49 +0200847 *
Christian König6989f242017-11-30 19:08:05 +0100848 * Makes sure the requested entry in parent is up to date.
Christian Königf8991ba2016-09-16 15:36:49 +0200849 */
Christian König6989f242017-11-30 19:08:05 +0100850static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
851 struct amdgpu_vm *vm,
852 struct amdgpu_vm_pt *parent,
853 struct amdgpu_vm_pt *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400854{
Christian König373ac642018-01-16 16:54:25 +0100855 struct amdgpu_bo *bo = parent->base.bo, *pbo;
Christian König3de676d2017-11-29 13:27:26 +0100856 uint64_t pde, pt, flags;
857 unsigned level;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800858
Christian König6989f242017-11-30 19:08:05 +0100859 /* Don't update huge pages here */
860 if (entry->huge)
861 return;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400862
Christian König373ac642018-01-16 16:54:25 +0100863 for (level = 0, pbo = bo->parent; pbo; ++level)
Christian König3de676d2017-11-29 13:27:26 +0100864 pbo = pbo->parent;
865
Chunming Zhou196f7482017-12-13 14:22:54 +0800866 level += params->adev->vm_manager.root_level;
Christian König373ac642018-01-16 16:54:25 +0100867 pt = amdgpu_bo_gpu_offset(entry->base.bo);
Christian König3de676d2017-11-29 13:27:26 +0100868 flags = AMDGPU_PTE_VALID;
Christian König132f34e2018-01-12 15:26:08 +0100869 amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
Christian König373ac642018-01-16 16:54:25 +0100870 pde = (entry - parent->entries) * 8;
871 if (bo->shadow)
872 params->func(params, bo->shadow, pde, pt, 1, 0, flags);
873 params->func(params, bo, pde, pt, 1, 0, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400874}
875
Christian König194d2162016-10-12 15:13:52 +0200876/*
Christian König92456b92017-05-12 16:09:26 +0200877 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
878 *
879 * @parent: parent PD
880 *
881 * Mark all PD level as invalid after an error.
882 */
Christian König8f19cd72017-11-30 15:28:03 +0100883static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
884 struct amdgpu_vm *vm,
885 struct amdgpu_vm_pt *parent,
886 unsigned level)
Christian König92456b92017-05-12 16:09:26 +0200887{
Christian König8f19cd72017-11-30 15:28:03 +0100888 unsigned pt_idx, num_entries;
Christian König92456b92017-05-12 16:09:26 +0200889
890 /*
891 * Recurse into the subdirectories. This recursion is harmless because
892 * we only have a maximum of 5 layers.
893 */
Christian König8f19cd72017-11-30 15:28:03 +0100894 num_entries = amdgpu_vm_num_entries(adev, level);
895 for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
Christian König92456b92017-05-12 16:09:26 +0200896 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
897
Christian König3f3333f2017-08-03 14:02:13 +0200898 if (!entry->base.bo)
Christian König92456b92017-05-12 16:09:26 +0200899 continue;
900
Christian Königea097292017-08-09 14:15:46 +0200901 spin_lock(&vm->status_lock);
Christian König481c2e92017-09-01 14:46:19 +0200902 if (list_empty(&entry->base.vm_status))
903 list_add(&entry->base.vm_status, &vm->relocated);
Christian Königea097292017-08-09 14:15:46 +0200904 spin_unlock(&vm->status_lock);
Christian König8f19cd72017-11-30 15:28:03 +0100905 amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
Christian König92456b92017-05-12 16:09:26 +0200906 }
907}
908
909/*
Christian König194d2162016-10-12 15:13:52 +0200910 * amdgpu_vm_update_directories - make sure that all directories are valid
911 *
912 * @adev: amdgpu_device pointer
913 * @vm: requested vm
914 *
915 * Makes sure all directories are up to date.
916 * Returns 0 for success, error for failure.
917 */
918int amdgpu_vm_update_directories(struct amdgpu_device *adev,
919 struct amdgpu_vm *vm)
920{
Christian König6989f242017-11-30 19:08:05 +0100921 struct amdgpu_pte_update_params params;
922 struct amdgpu_job *job;
923 unsigned ndw = 0;
Dan Carpenter78aa02c2017-09-30 11:14:13 +0300924 int r = 0;
Christian König92456b92017-05-12 16:09:26 +0200925
Christian König6989f242017-11-30 19:08:05 +0100926 if (list_empty(&vm->relocated))
927 return 0;
928
929restart:
930 memset(&params, 0, sizeof(params));
931 params.adev = adev;
932
933 if (vm->use_cpu_for_update) {
934 r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
935 if (unlikely(r))
936 return r;
937
938 params.func = amdgpu_vm_cpu_set_ptes;
939 } else {
940 ndw = 512 * 8;
941 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
942 if (r)
943 return r;
944
945 params.ib = &job->ibs[0];
946 params.func = amdgpu_vm_do_set_ptes;
947 }
948
Christian Königea097292017-08-09 14:15:46 +0200949 spin_lock(&vm->status_lock);
950 while (!list_empty(&vm->relocated)) {
Christian König6989f242017-11-30 19:08:05 +0100951 struct amdgpu_vm_bo_base *bo_base, *parent;
952 struct amdgpu_vm_pt *pt, *entry;
Christian Königea097292017-08-09 14:15:46 +0200953 struct amdgpu_bo *bo;
954
955 bo_base = list_first_entry(&vm->relocated,
956 struct amdgpu_vm_bo_base,
957 vm_status);
Christian König6989f242017-11-30 19:08:05 +0100958 list_del_init(&bo_base->vm_status);
Christian Königea097292017-08-09 14:15:46 +0200959 spin_unlock(&vm->status_lock);
960
961 bo = bo_base->bo->parent;
Christian König6989f242017-11-30 19:08:05 +0100962 if (!bo) {
Christian Königea097292017-08-09 14:15:46 +0200963 spin_lock(&vm->status_lock);
Christian König6989f242017-11-30 19:08:05 +0100964 continue;
Christian Königea097292017-08-09 14:15:46 +0200965 }
Christian König6989f242017-11-30 19:08:05 +0100966
967 parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
968 bo_list);
969 pt = container_of(parent, struct amdgpu_vm_pt, base);
970 entry = container_of(bo_base, struct amdgpu_vm_pt, base);
971
972 amdgpu_vm_update_pde(&params, vm, pt, entry);
973
974 spin_lock(&vm->status_lock);
975 if (!vm->use_cpu_for_update &&
976 (ndw - params.ib->length_dw) < 32)
977 break;
Christian Königea097292017-08-09 14:15:46 +0200978 }
979 spin_unlock(&vm->status_lock);
Christian König92456b92017-05-12 16:09:26 +0200980
Christian König68c62302017-07-11 17:23:29 +0200981 if (vm->use_cpu_for_update) {
982 /* Flush HDP */
983 mb();
Christian König69882562018-01-19 14:17:40 +0100984 amdgpu_asic_flush_hdp(adev, NULL);
Christian König6989f242017-11-30 19:08:05 +0100985 } else if (params.ib->length_dw == 0) {
986 amdgpu_job_free(job);
987 } else {
988 struct amdgpu_bo *root = vm->root.base.bo;
989 struct amdgpu_ring *ring;
990 struct dma_fence *fence;
991
992 ring = container_of(vm->entity.sched, struct amdgpu_ring,
993 sched);
994
995 amdgpu_ring_pad_ib(ring, params.ib);
996 amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
997 AMDGPU_FENCE_OWNER_VM, false);
Christian König6989f242017-11-30 19:08:05 +0100998 WARN_ON(params.ib->length_dw > ndw);
999 r = amdgpu_job_submit(job, ring, &vm->entity,
1000 AMDGPU_FENCE_OWNER_VM, &fence);
1001 if (r)
1002 goto error;
1003
1004 amdgpu_bo_fence(root, fence, true);
1005 dma_fence_put(vm->last_update);
1006 vm->last_update = fence;
Christian König68c62302017-07-11 17:23:29 +02001007 }
1008
Christian König6989f242017-11-30 19:08:05 +01001009 if (!list_empty(&vm->relocated))
1010 goto restart;
1011
1012 return 0;
1013
1014error:
Chunming Zhou196f7482017-12-13 14:22:54 +08001015 amdgpu_vm_invalidate_level(adev, vm, &vm->root,
1016 adev->vm_manager.root_level);
Christian König6989f242017-11-30 19:08:05 +01001017 amdgpu_job_free(job);
Christian König92456b92017-05-12 16:09:26 +02001018 return r;
Christian König194d2162016-10-12 15:13:52 +02001019}
1020
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001021/**
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001022 * amdgpu_vm_find_entry - find the entry for an address
Christian König4e2cb642016-10-25 15:52:28 +02001023 *
1024 * @p: see amdgpu_pte_update_params definition
1025 * @addr: virtual address in question
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001026 * @entry: resulting entry or NULL
1027 * @parent: parent entry
Christian König4e2cb642016-10-25 15:52:28 +02001028 *
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001029 * Find the vm_pt entry and it's parent for the given address.
Christian König4e2cb642016-10-25 15:52:28 +02001030 */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001031void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
1032 struct amdgpu_vm_pt **entry,
1033 struct amdgpu_vm_pt **parent)
Christian König4e2cb642016-10-25 15:52:28 +02001034{
Chunming Zhou196f7482017-12-13 14:22:54 +08001035 unsigned level = p->adev->vm_manager.root_level;
Christian König4e2cb642016-10-25 15:52:28 +02001036
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001037 *parent = NULL;
1038 *entry = &p->vm->root;
1039 while ((*entry)->entries) {
Christian Könige3a1b322017-12-01 13:28:46 +01001040 unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
Christian König50783142017-11-27 14:01:51 +01001041
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001042 *parent = *entry;
Christian Könige3a1b322017-12-01 13:28:46 +01001043 *entry = &(*entry)->entries[addr >> shift];
1044 addr &= (1ULL << shift) - 1;
Christian König4e2cb642016-10-25 15:52:28 +02001045 }
1046
Chunming Zhou196f7482017-12-13 14:22:54 +08001047 if (level != AMDGPU_VM_PTB)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001048 *entry = NULL;
1049}
Christian König4e2cb642016-10-25 15:52:28 +02001050
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001051/**
1052 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
1053 *
1054 * @p: see amdgpu_pte_update_params definition
1055 * @entry: vm_pt entry to check
1056 * @parent: parent entry
1057 * @nptes: number of PTEs updated with this operation
1058 * @dst: destination address where the PTEs should point to
1059 * @flags: access flags fro the PTEs
1060 *
1061 * Check if we can update the PD with a huge page.
1062 */
Christian Königec5207c2017-08-03 19:24:06 +02001063static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
1064 struct amdgpu_vm_pt *entry,
1065 struct amdgpu_vm_pt *parent,
1066 unsigned nptes, uint64_t dst,
1067 uint64_t flags)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001068{
Christian König373ac642018-01-16 16:54:25 +01001069 uint64_t pde;
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001070
1071 /* In the case of a mixed PT the PDE must point to it*/
Christian König3cc1d3e2017-12-21 15:47:28 +01001072 if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
1073 nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
Christian König4ab40162017-08-03 20:30:50 +02001074 /* Set the huge page flag to stop scanning at this PDE */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001075 flags |= AMDGPU_PDE_PTE;
1076 }
1077
Christian König3cc1d3e2017-12-21 15:47:28 +01001078 if (!(flags & AMDGPU_PDE_PTE)) {
1079 if (entry->huge) {
1080 /* Add the entry to the relocated list to update it. */
1081 entry->huge = false;
1082 spin_lock(&p->vm->status_lock);
1083 list_move(&entry->base.vm_status, &p->vm->relocated);
1084 spin_unlock(&p->vm->status_lock);
1085 }
Christian Königec5207c2017-08-03 19:24:06 +02001086 return;
Christian König3cc1d3e2017-12-21 15:47:28 +01001087 }
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001088
Christian König3cc1d3e2017-12-21 15:47:28 +01001089 entry->huge = true;
Christian König132f34e2018-01-12 15:26:08 +01001090 amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
Christian König3de676d2017-11-29 13:27:26 +01001091
Christian König373ac642018-01-16 16:54:25 +01001092 pde = (entry - parent->entries) * 8;
1093 if (parent->base.bo->shadow)
1094 p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
1095 p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
Christian König4e2cb642016-10-25 15:52:28 +02001096}
1097
1098/**
Christian König92696dd2016-08-05 13:56:35 +02001099 * amdgpu_vm_update_ptes - make sure that page tables are valid
1100 *
1101 * @params: see amdgpu_pte_update_params definition
1102 * @vm: requested vm
1103 * @start: start of GPU address range
1104 * @end: end of GPU address range
1105 * @dst: destination address to map to, the next dst inside the function
1106 * @flags: mapping flags
1107 *
1108 * Update the page tables in the range @start - @end.
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001109 * Returns 0 for success, -EINVAL for failure.
Christian König92696dd2016-08-05 13:56:35 +02001110 */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001111static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +02001112 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +08001113 uint64_t dst, uint64_t flags)
Christian König92696dd2016-08-05 13:56:35 +02001114{
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001115 struct amdgpu_device *adev = params->adev;
1116 const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
Christian König92696dd2016-08-05 13:56:35 +02001117
Christian König301654a2017-05-16 14:30:27 +02001118 uint64_t addr, pe_start;
Christian König92696dd2016-08-05 13:56:35 +02001119 struct amdgpu_bo *pt;
Christian König301654a2017-05-16 14:30:27 +02001120 unsigned nptes;
Christian König92696dd2016-08-05 13:56:35 +02001121
1122 /* walk over the address space and update the page tables */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001123 for (addr = start; addr < end; addr += nptes,
1124 dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
1125 struct amdgpu_vm_pt *entry, *parent;
1126
1127 amdgpu_vm_get_entry(params, addr, &entry, &parent);
1128 if (!entry)
1129 return -ENOENT;
Christian König4e2cb642016-10-25 15:52:28 +02001130
Christian König92696dd2016-08-05 13:56:35 +02001131 if ((addr & ~mask) == (end & ~mask))
1132 nptes = end - addr;
1133 else
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001134 nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
Christian König92696dd2016-08-05 13:56:35 +02001135
Christian Königec5207c2017-08-03 19:24:06 +02001136 amdgpu_vm_handle_huge_pages(params, entry, parent,
1137 nptes, dst, flags);
Christian König4ab40162017-08-03 20:30:50 +02001138 /* We don't need to update PTEs for huge pages */
Christian König78eb2f02017-11-30 15:41:28 +01001139 if (entry->huge)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001140 continue;
1141
Christian König3f3333f2017-08-03 14:02:13 +02001142 pt = entry->base.bo;
Christian König373ac642018-01-16 16:54:25 +01001143 pe_start = (addr & mask) * 8;
1144 if (pt->shadow)
1145 params->func(params, pt->shadow, pe_start, dst, nptes,
1146 AMDGPU_GPU_PAGE_SIZE, flags);
1147 params->func(params, pt, pe_start, dst, nptes,
Christian König301654a2017-05-16 14:30:27 +02001148 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +02001149 }
1150
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001151 return 0;
Christian König92696dd2016-08-05 13:56:35 +02001152}
1153
1154/*
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001155 * amdgpu_vm_frag_ptes - add fragment information to PTEs
1156 *
Christian König29efc4f2016-08-04 14:52:50 +02001157 * @params: see amdgpu_pte_update_params definition
Christian König92696dd2016-08-05 13:56:35 +02001158 * @vm: requested vm
1159 * @start: first PTE to handle
1160 * @end: last PTE to handle
1161 * @dst: addr those PTEs should point to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001162 * @flags: hw mapping flags
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001163 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001164 */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001165static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +02001166 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +08001167 uint64_t dst, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001168{
1169 /**
1170 * The MC L1 TLB supports variable sized pages, based on a fragment
1171 * field in the PTE. When this field is set to a non-zero value, page
1172 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1173 * flags are considered valid for all PTEs within the fragment range
1174 * and corresponding mappings are assumed to be physically contiguous.
1175 *
1176 * The L1 TLB can store a single PTE for the whole fragment,
1177 * significantly increasing the space available for translation
1178 * caching. This leads to large improvements in throughput when the
1179 * TLB is under pressure.
1180 *
1181 * The L2 TLB distributes small and large fragments into two
1182 * asymmetric partitions. The large fragment cache is significantly
1183 * larger. Thus, we try to use large fragments wherever possible.
1184 * Userspace can support this by aligning virtual base address and
1185 * allocation size to the fragment size.
1186 */
Roger He6849d472017-08-30 13:01:19 +08001187 unsigned max_frag = params->adev->vm_manager.fragment_size;
1188 int r;
Christian König31f6c1f2016-01-26 12:37:49 +01001189
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001190 /* system pages are non continuously */
Roger He6849d472017-08-30 13:01:19 +08001191 if (params->src || !(flags & AMDGPU_PTE_VALID))
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001192 return amdgpu_vm_update_ptes(params, start, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001193
Roger He6849d472017-08-30 13:01:19 +08001194 while (start != end) {
1195 uint64_t frag_flags, frag_end;
1196 unsigned frag;
1197
1198 /* This intentionally wraps around if no bit is set */
1199 frag = min((unsigned)ffs(start) - 1,
1200 (unsigned)fls64(end - start) - 1);
1201 if (frag >= max_frag) {
1202 frag_flags = AMDGPU_PTE_FRAG(max_frag);
1203 frag_end = end & ~((1ULL << max_frag) - 1);
1204 } else {
1205 frag_flags = AMDGPU_PTE_FRAG(frag);
1206 frag_end = start + (1 << frag);
1207 }
1208
1209 r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
1210 flags | frag_flags);
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001211 if (r)
1212 return r;
Roger He6849d472017-08-30 13:01:19 +08001213
1214 dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
1215 start = frag_end;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001216 }
1217
Roger He6849d472017-08-30 13:01:19 +08001218 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001219}
1220
1221/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001222 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1223 *
1224 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001225 * @exclusive: fence we need to sync to
Christian Königfa3ab3c2016-03-18 21:00:35 +01001226 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001227 * @vm: requested vm
1228 * @start: start of mapped range
1229 * @last: last mapped entry
1230 * @flags: flags for the entries
1231 * @addr: addr to set the area to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001232 * @fence: optional resulting fence
1233 *
Christian Königa14faa62016-01-25 14:27:31 +01001234 * Fill in the page table entries between @start and @last.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001235 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001236 */
1237static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001238 struct dma_fence *exclusive,
Christian Königfa3ab3c2016-03-18 21:00:35 +01001239 dma_addr_t *pages_addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001240 struct amdgpu_vm *vm,
Christian Königa14faa62016-01-25 14:27:31 +01001241 uint64_t start, uint64_t last,
Chunming Zhou6b777602016-09-21 16:19:19 +08001242 uint64_t flags, uint64_t addr,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001243 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001244{
Christian König2d55e452016-02-08 17:37:38 +01001245 struct amdgpu_ring *ring;
Christian Königa1e08d32016-01-26 11:40:46 +01001246 void *owner = AMDGPU_FENCE_OWNER_VM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001247 unsigned nptes, ncmds, ndw;
Christian Königd71518b2016-02-01 12:20:25 +01001248 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +02001249 struct amdgpu_pte_update_params params;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001250 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001251 int r;
1252
Christian Königafef8b82016-08-12 13:29:18 +02001253 memset(&params, 0, sizeof(params));
1254 params.adev = adev;
Christian König49ac8a22016-10-13 15:09:08 +02001255 params.vm = vm;
Christian Königafef8b82016-08-12 13:29:18 +02001256
Christian Königa33cab72017-07-11 17:13:00 +02001257 /* sync to everything on unmapping */
1258 if (!(flags & AMDGPU_PTE_VALID))
1259 owner = AMDGPU_FENCE_OWNER_UNDEFINED;
1260
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001261 if (vm->use_cpu_for_update) {
1262 /* params.src is used as flag to indicate system Memory */
1263 if (pages_addr)
1264 params.src = ~0;
1265
1266 /* Wait for PT BOs to be free. PTs share the same resv. object
1267 * as the root PD BO
1268 */
Christian Königa33cab72017-07-11 17:13:00 +02001269 r = amdgpu_vm_wait_pd(adev, vm, owner);
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001270 if (unlikely(r))
1271 return r;
1272
1273 params.func = amdgpu_vm_cpu_set_ptes;
1274 params.pages_addr = pages_addr;
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001275 return amdgpu_vm_frag_ptes(&params, start, last + 1,
1276 addr, flags);
1277 }
1278
Christian König2d55e452016-02-08 17:37:38 +01001279 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
Christian König27c5f362016-08-04 15:02:49 +02001280
Christian Königa14faa62016-01-25 14:27:31 +01001281 nptes = last - start + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001282
1283 /*
Bas Nieuwenhuizen86209522017-09-07 13:23:21 +02001284 * reserve space for two commands every (1 << BLOCK_SIZE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001285 * entries or 2k dwords (whatever is smaller)
Bas Nieuwenhuizen86209522017-09-07 13:23:21 +02001286 *
1287 * The second command is for the shadow pagetables.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001288 */
Emily Deng104bd2c2017-12-29 13:13:08 +08001289 if (vm->root.base.bo->shadow)
1290 ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
1291 else
1292 ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001293
1294 /* padding, etc. */
1295 ndw = 64;
1296
Christian König570144c2017-08-30 15:38:45 +02001297 if (pages_addr) {
Christian Königb0456f92016-08-11 14:06:54 +02001298 /* copy commands needed */
Yong Zhaoe6d92192017-09-19 12:58:15 -04001299 ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001300
Christian Königb0456f92016-08-11 14:06:54 +02001301 /* and also PTEs */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001302 ndw += nptes * 2;
1303
Christian Königafef8b82016-08-12 13:29:18 +02001304 params.func = amdgpu_vm_do_copy_ptes;
1305
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001306 } else {
1307 /* set page commands needed */
Christian König44e1bae2018-01-24 19:58:45 +01001308 ndw += ncmds * 10;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001309
Roger He6849d472017-08-30 13:01:19 +08001310 /* extra commands for begin/end fragments */
Christian König44e1bae2018-01-24 19:58:45 +01001311 ndw += 2 * 10 * adev->vm_manager.fragment_size;
Christian Königafef8b82016-08-12 13:29:18 +02001312
1313 params.func = amdgpu_vm_do_set_ptes;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001314 }
1315
Christian Königd71518b2016-02-01 12:20:25 +01001316 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1317 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001318 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001319
Christian König29efc4f2016-08-04 14:52:50 +02001320 params.ib = &job->ibs[0];
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001321
Christian König570144c2017-08-30 15:38:45 +02001322 if (pages_addr) {
Christian Königb0456f92016-08-11 14:06:54 +02001323 uint64_t *pte;
1324 unsigned i;
1325
1326 /* Put the PTEs at the end of the IB. */
1327 i = ndw - nptes * 2;
1328 pte= (uint64_t *)&(job->ibs->ptr[i]);
1329 params.src = job->ibs->gpu_addr + i * 4;
1330
1331 for (i = 0; i < nptes; ++i) {
1332 pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
1333 AMDGPU_GPU_PAGE_SIZE);
1334 pte[i] |= flags;
1335 }
Christian Königd7a4ac62016-09-25 11:54:00 +02001336 addr = 0;
Christian Königb0456f92016-08-11 14:06:54 +02001337 }
1338
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001339 r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
Christian König3cabaa52016-06-06 10:17:58 +02001340 if (r)
1341 goto error_free;
1342
Christian König3f3333f2017-08-03 14:02:13 +02001343 r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001344 owner, false);
Christian Königa1e08d32016-01-26 11:40:46 +01001345 if (r)
1346 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001347
Christian König3f3333f2017-08-03 14:02:13 +02001348 r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
Christian Königa1e08d32016-01-26 11:40:46 +01001349 if (r)
1350 goto error_free;
1351
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001352 r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1353 if (r)
1354 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001355
Christian König29efc4f2016-08-04 14:52:50 +02001356 amdgpu_ring_pad_ib(ring, params.ib);
1357 WARN_ON(params.ib->length_dw > ndw);
Christian König2bd9ccf2016-02-01 12:53:58 +01001358 r = amdgpu_job_submit(job, ring, &vm->entity,
1359 AMDGPU_FENCE_OWNER_VM, &f);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001360 if (r)
1361 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001362
Christian König3f3333f2017-08-03 14:02:13 +02001363 amdgpu_bo_fence(vm->root.base.bo, f, true);
Christian König284710f2017-01-30 11:09:31 +01001364 dma_fence_put(*fence);
1365 *fence = f;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001366 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001367
1368error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001369 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001370 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001371}
1372
1373/**
Christian Königa14faa62016-01-25 14:27:31 +01001374 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1375 *
1376 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001377 * @exclusive: fence we need to sync to
Christian König8358dce2016-03-30 10:50:25 +02001378 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001379 * @vm: requested vm
1380 * @mapping: mapped range and flags to use for the update
Christian König8358dce2016-03-30 10:50:25 +02001381 * @flags: HW flags for the mapping
Christian König63e0ba42016-08-16 17:38:37 +02001382 * @nodes: array of drm_mm_nodes with the MC addresses
Christian Königa14faa62016-01-25 14:27:31 +01001383 * @fence: optional resulting fence
1384 *
1385 * Split the mapping into smaller chunks so that each update fits
1386 * into a SDMA IB.
1387 * Returns 0 for success, -EINVAL for failure.
1388 */
1389static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001390 struct dma_fence *exclusive,
Christian König8358dce2016-03-30 10:50:25 +02001391 dma_addr_t *pages_addr,
Christian Königa14faa62016-01-25 14:27:31 +01001392 struct amdgpu_vm *vm,
1393 struct amdgpu_bo_va_mapping *mapping,
Chunming Zhou6b777602016-09-21 16:19:19 +08001394 uint64_t flags,
Christian König63e0ba42016-08-16 17:38:37 +02001395 struct drm_mm_node *nodes,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001396 struct dma_fence **fence)
Christian Königa14faa62016-01-25 14:27:31 +01001397{
Christian König9fc8fc72017-09-18 13:58:30 +02001398 unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
Christian König570144c2017-08-30 15:38:45 +02001399 uint64_t pfn, start = mapping->start;
Christian Königa14faa62016-01-25 14:27:31 +01001400 int r;
1401
1402 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1403 * but in case of something, we filter the flags in first place
1404 */
1405 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1406 flags &= ~AMDGPU_PTE_READABLE;
1407 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1408 flags &= ~AMDGPU_PTE_WRITEABLE;
1409
Alex Xie15b31c52017-03-03 16:47:11 -05001410 flags &= ~AMDGPU_PTE_EXECUTABLE;
1411 flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
1412
Alex Xieb0fd18b2017-03-03 16:49:39 -05001413 flags &= ~AMDGPU_PTE_MTYPE_MASK;
1414 flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
1415
Zhang, Jerryd0766e92017-04-19 09:53:29 +08001416 if ((mapping->flags & AMDGPU_PTE_PRT) &&
1417 (adev->asic_type >= CHIP_VEGA10)) {
1418 flags |= AMDGPU_PTE_PRT;
1419 flags &= ~AMDGPU_PTE_VALID;
1420 }
1421
Christian Königa14faa62016-01-25 14:27:31 +01001422 trace_amdgpu_vm_bo_update(mapping);
1423
Christian König63e0ba42016-08-16 17:38:37 +02001424 pfn = mapping->offset >> PAGE_SHIFT;
1425 if (nodes) {
1426 while (pfn >= nodes->size) {
1427 pfn -= nodes->size;
1428 ++nodes;
1429 }
Christian Königfa3ab3c2016-03-18 21:00:35 +01001430 }
Christian Königa14faa62016-01-25 14:27:31 +01001431
Christian König63e0ba42016-08-16 17:38:37 +02001432 do {
Christian König9fc8fc72017-09-18 13:58:30 +02001433 dma_addr_t *dma_addr = NULL;
Christian König63e0ba42016-08-16 17:38:37 +02001434 uint64_t max_entries;
1435 uint64_t addr, last;
Christian Königa14faa62016-01-25 14:27:31 +01001436
Christian König63e0ba42016-08-16 17:38:37 +02001437 if (nodes) {
1438 addr = nodes->start << PAGE_SHIFT;
1439 max_entries = (nodes->size - pfn) *
1440 (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
1441 } else {
1442 addr = 0;
1443 max_entries = S64_MAX;
1444 }
Christian Königa14faa62016-01-25 14:27:31 +01001445
Christian König63e0ba42016-08-16 17:38:37 +02001446 if (pages_addr) {
Christian König9fc8fc72017-09-18 13:58:30 +02001447 uint64_t count;
1448
Christian König457e0fe2017-08-22 12:50:46 +02001449 max_entries = min(max_entries, 16ull * 1024ull);
Christian König9fc8fc72017-09-18 13:58:30 +02001450 for (count = 1; count < max_entries; ++count) {
1451 uint64_t idx = pfn + count;
1452
1453 if (pages_addr[idx] !=
1454 (pages_addr[idx - 1] + PAGE_SIZE))
1455 break;
1456 }
1457
1458 if (count < min_linear_pages) {
1459 addr = pfn << PAGE_SHIFT;
1460 dma_addr = pages_addr;
1461 } else {
1462 addr = pages_addr[pfn];
1463 max_entries = count;
1464 }
1465
Christian König63e0ba42016-08-16 17:38:37 +02001466 } else if (flags & AMDGPU_PTE_VALID) {
1467 addr += adev->vm_manager.vram_base_offset;
Christian König9fc8fc72017-09-18 13:58:30 +02001468 addr += pfn << PAGE_SHIFT;
Christian König63e0ba42016-08-16 17:38:37 +02001469 }
Christian König63e0ba42016-08-16 17:38:37 +02001470
Christian Königa9f87f62017-03-30 14:03:59 +02001471 last = min((uint64_t)mapping->last, start + max_entries - 1);
Christian König9fc8fc72017-09-18 13:58:30 +02001472 r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
Christian Königa14faa62016-01-25 14:27:31 +01001473 start, last, flags, addr,
1474 fence);
1475 if (r)
1476 return r;
1477
Christian König63e0ba42016-08-16 17:38:37 +02001478 pfn += last - start + 1;
1479 if (nodes && nodes->size == pfn) {
1480 pfn = 0;
1481 ++nodes;
1482 }
Christian Königa14faa62016-01-25 14:27:31 +01001483 start = last + 1;
Christian König63e0ba42016-08-16 17:38:37 +02001484
Christian Königa9f87f62017-03-30 14:03:59 +02001485 } while (unlikely(start != mapping->last + 1));
Christian Königa14faa62016-01-25 14:27:31 +01001486
1487 return 0;
1488}
1489
1490/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001491 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1492 *
1493 * @adev: amdgpu_device pointer
1494 * @bo_va: requested BO and VM object
Christian König99e124f2016-08-16 14:43:17 +02001495 * @clear: if true clear the entries
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001496 *
1497 * Fill in the page table entries for @bo_va.
1498 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001499 */
1500int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1501 struct amdgpu_bo_va *bo_va,
Christian König99e124f2016-08-16 14:43:17 +02001502 bool clear)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001503{
Christian Königec681542017-08-01 10:51:43 +02001504 struct amdgpu_bo *bo = bo_va->base.bo;
1505 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001506 struct amdgpu_bo_va_mapping *mapping;
Christian König8358dce2016-03-30 10:50:25 +02001507 dma_addr_t *pages_addr = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001508 struct ttm_mem_reg *mem;
Christian König63e0ba42016-08-16 17:38:37 +02001509 struct drm_mm_node *nodes;
Christian König4e55eb32017-09-11 16:54:59 +02001510 struct dma_fence *exclusive, **last_update;
Christian König457e0fe2017-08-22 12:50:46 +02001511 uint64_t flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001512 int r;
1513
Christian Königec681542017-08-01 10:51:43 +02001514 if (clear || !bo_va->base.bo) {
Christian König99e124f2016-08-16 14:43:17 +02001515 mem = NULL;
Christian König63e0ba42016-08-16 17:38:37 +02001516 nodes = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001517 exclusive = NULL;
1518 } else {
Christian König8358dce2016-03-30 10:50:25 +02001519 struct ttm_dma_tt *ttm;
1520
Christian Königec681542017-08-01 10:51:43 +02001521 mem = &bo_va->base.bo->tbo.mem;
Christian König63e0ba42016-08-16 17:38:37 +02001522 nodes = mem->mm_node;
1523 if (mem->mem_type == TTM_PL_TT) {
Christian Königec681542017-08-01 10:51:43 +02001524 ttm = container_of(bo_va->base.bo->tbo.ttm,
1525 struct ttm_dma_tt, ttm);
Christian König8358dce2016-03-30 10:50:25 +02001526 pages_addr = ttm->dma_address;
Christian König9ab21462015-11-30 14:19:26 +01001527 }
Christian Königec681542017-08-01 10:51:43 +02001528 exclusive = reservation_object_get_excl(bo->tbo.resv);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001529 }
1530
Christian König457e0fe2017-08-22 12:50:46 +02001531 if (bo)
Christian Königec681542017-08-01 10:51:43 +02001532 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
Christian König457e0fe2017-08-22 12:50:46 +02001533 else
Christian Königa5f6b5b2017-01-30 11:01:38 +01001534 flags = 0x0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001535
Christian König4e55eb32017-09-11 16:54:59 +02001536 if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
1537 last_update = &vm->last_update;
1538 else
1539 last_update = &bo_va->last_pt_update;
1540
Christian König3d7d4d32017-08-23 16:13:33 +02001541 if (!clear && bo_va->base.moved) {
1542 bo_va->base.moved = false;
Christian König7fc11952015-07-30 11:53:42 +02001543 list_splice_init(&bo_va->valids, &bo_va->invalids);
Christian König3d7d4d32017-08-23 16:13:33 +02001544
Christian Königcb7b6ec2017-08-15 17:08:12 +02001545 } else if (bo_va->cleared != clear) {
1546 list_splice_init(&bo_va->valids, &bo_va->invalids);
Christian König3d7d4d32017-08-23 16:13:33 +02001547 }
Christian König7fc11952015-07-30 11:53:42 +02001548
1549 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian König457e0fe2017-08-22 12:50:46 +02001550 r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
Christian König63e0ba42016-08-16 17:38:37 +02001551 mapping, flags, nodes,
Christian König4e55eb32017-09-11 16:54:59 +02001552 last_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001553 if (r)
1554 return r;
1555 }
1556
Christian König68c62302017-07-11 17:23:29 +02001557 if (vm->use_cpu_for_update) {
1558 /* Flush HDP */
1559 mb();
Christian König69882562018-01-19 14:17:40 +01001560 amdgpu_asic_flush_hdp(adev, NULL);
Christian König68c62302017-07-11 17:23:29 +02001561 }
1562
Christian Königcb7b6ec2017-08-15 17:08:12 +02001563 spin_lock(&vm->status_lock);
Junwei Zhangbb475832018-04-19 13:17:26 +08001564 list_del_init(&bo_va->base.vm_status);
Christian König36188362018-03-19 11:49:14 +01001565
Junwei Zhangbb475832018-04-19 13:17:26 +08001566 /* If the BO is not in its preferred location add it back to
1567 * the evicted list so that it gets validated again on the
1568 * next command submission.
1569 */
Junwei Zhangbb475832018-04-19 13:17:26 +08001570 if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
Junwei Zhang8239f572018-04-23 17:21:21 +08001571 !(bo->preferred_domains &
1572 amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type)))
Junwei Zhangbb475832018-04-19 13:17:26 +08001573 list_add_tail(&bo_va->base.vm_status, &vm->evicted);
Christian Königcb7b6ec2017-08-15 17:08:12 +02001574 spin_unlock(&vm->status_lock);
1575
1576 list_splice_init(&bo_va->invalids, &bo_va->valids);
1577 bo_va->cleared = clear;
1578
1579 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1580 list_for_each_entry(mapping, &bo_va->valids, list)
1581 trace_amdgpu_vm_bo_mapping(mapping);
1582 }
1583
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001584 return 0;
1585}
1586
1587/**
Christian König284710f2017-01-30 11:09:31 +01001588 * amdgpu_vm_update_prt_state - update the global PRT state
1589 */
1590static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1591{
1592 unsigned long flags;
1593 bool enable;
1594
1595 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
Christian König451bc8e2017-02-14 16:02:52 +01001596 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
Christian König132f34e2018-01-12 15:26:08 +01001597 adev->gmc.gmc_funcs->set_prt(adev, enable);
Christian König284710f2017-01-30 11:09:31 +01001598 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1599}
1600
1601/**
Christian König4388fc22017-03-13 10:13:36 +01001602 * amdgpu_vm_prt_get - add a PRT user
Christian König451bc8e2017-02-14 16:02:52 +01001603 */
1604static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1605{
Christian König132f34e2018-01-12 15:26:08 +01001606 if (!adev->gmc.gmc_funcs->set_prt)
Christian König4388fc22017-03-13 10:13:36 +01001607 return;
1608
Christian König451bc8e2017-02-14 16:02:52 +01001609 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1610 amdgpu_vm_update_prt_state(adev);
1611}
1612
1613/**
Christian König0b15f2f2017-02-14 15:47:03 +01001614 * amdgpu_vm_prt_put - drop a PRT user
1615 */
1616static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1617{
Christian König451bc8e2017-02-14 16:02:52 +01001618 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
Christian König0b15f2f2017-02-14 15:47:03 +01001619 amdgpu_vm_update_prt_state(adev);
1620}
1621
1622/**
Christian König451bc8e2017-02-14 16:02:52 +01001623 * amdgpu_vm_prt_cb - callback for updating the PRT status
Christian König284710f2017-01-30 11:09:31 +01001624 */
1625static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1626{
1627 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1628
Christian König0b15f2f2017-02-14 15:47:03 +01001629 amdgpu_vm_prt_put(cb->adev);
Christian König284710f2017-01-30 11:09:31 +01001630 kfree(cb);
1631}
1632
1633/**
Christian König451bc8e2017-02-14 16:02:52 +01001634 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1635 */
1636static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1637 struct dma_fence *fence)
1638{
Christian König4388fc22017-03-13 10:13:36 +01001639 struct amdgpu_prt_cb *cb;
Christian König451bc8e2017-02-14 16:02:52 +01001640
Christian König132f34e2018-01-12 15:26:08 +01001641 if (!adev->gmc.gmc_funcs->set_prt)
Christian König4388fc22017-03-13 10:13:36 +01001642 return;
1643
1644 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
Christian König451bc8e2017-02-14 16:02:52 +01001645 if (!cb) {
1646 /* Last resort when we are OOM */
1647 if (fence)
1648 dma_fence_wait(fence, false);
1649
Dan Carpenter486a68f2017-04-03 21:41:39 +03001650 amdgpu_vm_prt_put(adev);
Christian König451bc8e2017-02-14 16:02:52 +01001651 } else {
1652 cb->adev = adev;
1653 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1654 amdgpu_vm_prt_cb))
1655 amdgpu_vm_prt_cb(fence, &cb->cb);
1656 }
1657}
1658
1659/**
Christian König284710f2017-01-30 11:09:31 +01001660 * amdgpu_vm_free_mapping - free a mapping
1661 *
1662 * @adev: amdgpu_device pointer
1663 * @vm: requested vm
1664 * @mapping: mapping to be freed
1665 * @fence: fence of the unmap operation
1666 *
1667 * Free a mapping and make sure we decrease the PRT usage count if applicable.
1668 */
1669static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1670 struct amdgpu_vm *vm,
1671 struct amdgpu_bo_va_mapping *mapping,
1672 struct dma_fence *fence)
1673{
Christian König451bc8e2017-02-14 16:02:52 +01001674 if (mapping->flags & AMDGPU_PTE_PRT)
1675 amdgpu_vm_add_prt_cb(adev, fence);
Christian König284710f2017-01-30 11:09:31 +01001676 kfree(mapping);
1677}
1678
1679/**
Christian König451bc8e2017-02-14 16:02:52 +01001680 * amdgpu_vm_prt_fini - finish all prt mappings
1681 *
1682 * @adev: amdgpu_device pointer
1683 * @vm: requested vm
1684 *
1685 * Register a cleanup callback to disable PRT support after VM dies.
1686 */
1687static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1688{
Christian König3f3333f2017-08-03 14:02:13 +02001689 struct reservation_object *resv = vm->root.base.bo->tbo.resv;
Christian König451bc8e2017-02-14 16:02:52 +01001690 struct dma_fence *excl, **shared;
1691 unsigned i, shared_count;
1692 int r;
1693
1694 r = reservation_object_get_fences_rcu(resv, &excl,
1695 &shared_count, &shared);
1696 if (r) {
1697 /* Not enough memory to grab the fence list, as last resort
1698 * block for all the fences to complete.
1699 */
1700 reservation_object_wait_timeout_rcu(resv, true, false,
1701 MAX_SCHEDULE_TIMEOUT);
1702 return;
1703 }
1704
1705 /* Add a callback for each fence in the reservation object */
1706 amdgpu_vm_prt_get(adev);
1707 amdgpu_vm_add_prt_cb(adev, excl);
1708
1709 for (i = 0; i < shared_count; ++i) {
1710 amdgpu_vm_prt_get(adev);
1711 amdgpu_vm_add_prt_cb(adev, shared[i]);
1712 }
1713
1714 kfree(shared);
1715}
1716
1717/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001718 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1719 *
1720 * @adev: amdgpu_device pointer
1721 * @vm: requested vm
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001722 * @fence: optional resulting fence (unchanged if no work needed to be done
1723 * or if an error occurred)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001724 *
1725 * Make sure all freed BOs are cleared in the PT.
1726 * Returns 0 for success.
1727 *
1728 * PTs have to be reserved and mutex must be locked!
1729 */
1730int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001731 struct amdgpu_vm *vm,
1732 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001733{
1734 struct amdgpu_bo_va_mapping *mapping;
Christian König45843122018-01-25 18:36:15 +01001735 uint64_t init_pte_value = 0;
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001736 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001737 int r;
1738
1739 while (!list_empty(&vm->freed)) {
1740 mapping = list_first_entry(&vm->freed,
1741 struct amdgpu_bo_va_mapping, list);
1742 list_del(&mapping->list);
Christian Könige17841b2016-03-08 17:52:01 +01001743
Christian König45843122018-01-25 18:36:15 +01001744 if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
Yong Zhao6d16dac2017-08-31 15:55:00 -04001745 init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001746
Christian König570144c2017-08-30 15:38:45 +02001747 r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
Christian Königfc6aa332017-04-19 14:41:19 +02001748 mapping->start, mapping->last,
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001749 init_pte_value, 0, &f);
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001750 amdgpu_vm_free_mapping(adev, vm, mapping, f);
Christian König284710f2017-01-30 11:09:31 +01001751 if (r) {
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001752 dma_fence_put(f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001753 return r;
Christian König284710f2017-01-30 11:09:31 +01001754 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001755 }
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001756
1757 if (fence && f) {
1758 dma_fence_put(*fence);
1759 *fence = f;
1760 } else {
1761 dma_fence_put(f);
1762 }
1763
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001764 return 0;
1765
1766}
1767
1768/**
Christian König73fb16e2017-08-16 11:13:48 +02001769 * amdgpu_vm_handle_moved - handle moved BOs in the PT
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001770 *
1771 * @adev: amdgpu_device pointer
1772 * @vm: requested vm
Christian König73fb16e2017-08-16 11:13:48 +02001773 * @sync: sync object to add fences to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001774 *
Christian König73fb16e2017-08-16 11:13:48 +02001775 * Make sure all BOs which are moved are updated in the PTs.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001776 * Returns 0 for success.
1777 *
Christian König73fb16e2017-08-16 11:13:48 +02001778 * PTs have to be reserved!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001779 */
Christian König73fb16e2017-08-16 11:13:48 +02001780int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
Christian König4e55eb32017-09-11 16:54:59 +02001781 struct amdgpu_vm *vm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001782{
Christian König73fb16e2017-08-16 11:13:48 +02001783 bool clear;
Christian König91e1a522015-07-06 22:06:40 +02001784 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001785
1786 spin_lock(&vm->status_lock);
Christian König27c7b9a2017-08-01 11:27:36 +02001787 while (!list_empty(&vm->moved)) {
Christian König4e55eb32017-09-11 16:54:59 +02001788 struct amdgpu_bo_va *bo_va;
Christian Königec363e02017-09-01 20:34:27 +02001789 struct reservation_object *resv;
Christian König4e55eb32017-09-11 16:54:59 +02001790
Christian König27c7b9a2017-08-01 11:27:36 +02001791 bo_va = list_first_entry(&vm->moved,
Christian Königec681542017-08-01 10:51:43 +02001792 struct amdgpu_bo_va, base.vm_status);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001793 spin_unlock(&vm->status_lock);
Christian König32b41ac2016-03-08 18:03:27 +01001794
Christian Königec363e02017-09-01 20:34:27 +02001795 resv = bo_va->base.bo->tbo.resv;
1796
Christian König73fb16e2017-08-16 11:13:48 +02001797 /* Per VM BOs never need to bo cleared in the page tables */
Christian Königec363e02017-09-01 20:34:27 +02001798 if (resv == vm->root.base.bo->tbo.resv)
1799 clear = false;
1800 /* Try to reserve the BO to avoid clearing its ptes */
Christian König9b8cad22018-01-03 13:36:22 +01001801 else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
Christian Königec363e02017-09-01 20:34:27 +02001802 clear = false;
1803 /* Somebody else is using the BO right now */
1804 else
1805 clear = true;
Christian König73fb16e2017-08-16 11:13:48 +02001806
1807 r = amdgpu_vm_bo_update(adev, bo_va, clear);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001808 if (r)
1809 return r;
1810
Christian Königec363e02017-09-01 20:34:27 +02001811 if (!clear && resv != vm->root.base.bo->tbo.resv)
1812 reservation_object_unlock(resv);
1813
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001814 spin_lock(&vm->status_lock);
1815 }
1816 spin_unlock(&vm->status_lock);
1817
Christian König91e1a522015-07-06 22:06:40 +02001818 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001819}
1820
1821/**
1822 * amdgpu_vm_bo_add - add a bo to a specific vm
1823 *
1824 * @adev: amdgpu_device pointer
1825 * @vm: requested vm
1826 * @bo: amdgpu buffer object
1827 *
Christian König8843dbb2016-01-26 12:17:11 +01001828 * Add @bo into the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001829 * Add @bo to the list of bos associated with the vm
1830 * Returns newly added bo_va or NULL for failure
1831 *
1832 * Object has to be reserved!
1833 */
1834struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1835 struct amdgpu_vm *vm,
1836 struct amdgpu_bo *bo)
1837{
1838 struct amdgpu_bo_va *bo_va;
1839
1840 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1841 if (bo_va == NULL) {
1842 return NULL;
1843 }
Christian Königec681542017-08-01 10:51:43 +02001844 bo_va->base.vm = vm;
1845 bo_va->base.bo = bo;
1846 INIT_LIST_HEAD(&bo_va->base.bo_list);
1847 INIT_LIST_HEAD(&bo_va->base.vm_status);
1848
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001849 bo_va->ref_count = 1;
Christian König7fc11952015-07-30 11:53:42 +02001850 INIT_LIST_HEAD(&bo_va->valids);
1851 INIT_LIST_HEAD(&bo_va->invalids);
Christian König32b41ac2016-03-08 18:03:27 +01001852
Christian König727ffdf2017-12-22 17:13:03 +01001853 if (!bo)
1854 return bo_va;
1855
1856 list_add_tail(&bo_va->base.bo_list, &bo->va);
1857
1858 if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
1859 return bo_va;
1860
1861 if (bo->preferred_domains &
1862 amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
1863 return bo_va;
1864
1865 /*
1866 * We checked all the prerequisites, but it looks like this per VM BO
1867 * is currently evicted. add the BO to the evicted list to make sure it
1868 * is validated on next VM use to avoid fault.
1869 * */
1870 spin_lock(&vm->status_lock);
1871 list_move_tail(&bo_va->base.vm_status, &vm->evicted);
1872 spin_unlock(&vm->status_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001873
1874 return bo_va;
1875}
1876
Christian König73fb16e2017-08-16 11:13:48 +02001877
1878/**
1879 * amdgpu_vm_bo_insert_mapping - insert a new mapping
1880 *
1881 * @adev: amdgpu_device pointer
1882 * @bo_va: bo_va to store the address
1883 * @mapping: the mapping to insert
1884 *
1885 * Insert a new mapping into all structures.
1886 */
1887static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
1888 struct amdgpu_bo_va *bo_va,
1889 struct amdgpu_bo_va_mapping *mapping)
1890{
1891 struct amdgpu_vm *vm = bo_va->base.vm;
1892 struct amdgpu_bo *bo = bo_va->base.bo;
1893
Christian Königaebc5e62017-09-06 16:55:16 +02001894 mapping->bo_va = bo_va;
Christian König73fb16e2017-08-16 11:13:48 +02001895 list_add(&mapping->list, &bo_va->invalids);
1896 amdgpu_vm_it_insert(mapping, &vm->va);
1897
1898 if (mapping->flags & AMDGPU_PTE_PRT)
1899 amdgpu_vm_prt_get(adev);
1900
1901 if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
1902 spin_lock(&vm->status_lock);
Christian König481c2e92017-09-01 14:46:19 +02001903 if (list_empty(&bo_va->base.vm_status))
1904 list_add(&bo_va->base.vm_status, &vm->moved);
Christian König73fb16e2017-08-16 11:13:48 +02001905 spin_unlock(&vm->status_lock);
1906 }
1907 trace_amdgpu_vm_bo_map(bo_va, mapping);
1908}
1909
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001910/**
1911 * amdgpu_vm_bo_map - map bo inside a vm
1912 *
1913 * @adev: amdgpu_device pointer
1914 * @bo_va: bo_va to store the address
1915 * @saddr: where to map the BO
1916 * @offset: requested offset in the BO
1917 * @flags: attributes of pages (read/write/valid/etc.)
1918 *
1919 * Add a mapping of the BO at the specefied addr into the VM.
1920 * Returns 0 for success, error for failure.
1921 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08001922 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001923 */
1924int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1925 struct amdgpu_bo_va *bo_va,
1926 uint64_t saddr, uint64_t offset,
Christian König268c3002017-01-18 14:49:43 +01001927 uint64_t size, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001928{
Christian Königa9f87f62017-03-30 14:03:59 +02001929 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian Königec681542017-08-01 10:51:43 +02001930 struct amdgpu_bo *bo = bo_va->base.bo;
1931 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001932 uint64_t eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001933
Christian König0be52de2015-05-18 14:37:27 +02001934 /* validate the parameters */
1935 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
Chunming Zhou49b02b12015-11-13 14:18:38 +08001936 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
Christian König0be52de2015-05-18 14:37:27 +02001937 return -EINVAL;
Christian König0be52de2015-05-18 14:37:27 +02001938
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001939 /* make sure object fit at this offset */
Felix Kuehling005ae952015-11-23 17:43:48 -05001940 eaddr = saddr + size - 1;
Christian Königa5f6b5b2017-01-30 11:01:38 +01001941 if (saddr >= eaddr ||
Christian Königec681542017-08-01 10:51:43 +02001942 (bo && offset + size > amdgpu_bo_size(bo)))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001943 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001944
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001945 saddr /= AMDGPU_GPU_PAGE_SIZE;
1946 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1947
Christian Königa9f87f62017-03-30 14:03:59 +02001948 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1949 if (tmp) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001950 /* bo and tmp overlap, invalid addr */
1951 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
Christian Königec681542017-08-01 10:51:43 +02001952 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
Christian Königa9f87f62017-03-30 14:03:59 +02001953 tmp->start, tmp->last + 1);
Christian König663e4572017-03-13 10:13:37 +01001954 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001955 }
1956
1957 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
Christian König663e4572017-03-13 10:13:37 +01001958 if (!mapping)
1959 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001960
Christian Königa9f87f62017-03-30 14:03:59 +02001961 mapping->start = saddr;
1962 mapping->last = eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001963 mapping->offset = offset;
1964 mapping->flags = flags;
1965
Christian König73fb16e2017-08-16 11:13:48 +02001966 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
Christian König4388fc22017-03-13 10:13:36 +01001967
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001968 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001969}
1970
1971/**
Christian König80f95c52017-03-13 10:13:39 +01001972 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
1973 *
1974 * @adev: amdgpu_device pointer
1975 * @bo_va: bo_va to store the address
1976 * @saddr: where to map the BO
1977 * @offset: requested offset in the BO
1978 * @flags: attributes of pages (read/write/valid/etc.)
1979 *
1980 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
1981 * mappings as we do so.
1982 * Returns 0 for success, error for failure.
1983 *
1984 * Object has to be reserved and unreserved outside!
1985 */
1986int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
1987 struct amdgpu_bo_va *bo_va,
1988 uint64_t saddr, uint64_t offset,
1989 uint64_t size, uint64_t flags)
1990{
1991 struct amdgpu_bo_va_mapping *mapping;
Christian Königec681542017-08-01 10:51:43 +02001992 struct amdgpu_bo *bo = bo_va->base.bo;
Christian König80f95c52017-03-13 10:13:39 +01001993 uint64_t eaddr;
1994 int r;
1995
1996 /* validate the parameters */
1997 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1998 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1999 return -EINVAL;
2000
2001 /* make sure object fit at this offset */
2002 eaddr = saddr + size - 1;
2003 if (saddr >= eaddr ||
Christian Königec681542017-08-01 10:51:43 +02002004 (bo && offset + size > amdgpu_bo_size(bo)))
Christian König80f95c52017-03-13 10:13:39 +01002005 return -EINVAL;
2006
2007 /* Allocate all the needed memory */
2008 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2009 if (!mapping)
2010 return -ENOMEM;
2011
Christian Königec681542017-08-01 10:51:43 +02002012 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
Christian König80f95c52017-03-13 10:13:39 +01002013 if (r) {
2014 kfree(mapping);
2015 return r;
2016 }
2017
2018 saddr /= AMDGPU_GPU_PAGE_SIZE;
2019 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2020
Christian Königa9f87f62017-03-30 14:03:59 +02002021 mapping->start = saddr;
2022 mapping->last = eaddr;
Christian König80f95c52017-03-13 10:13:39 +01002023 mapping->offset = offset;
2024 mapping->flags = flags;
2025
Christian König73fb16e2017-08-16 11:13:48 +02002026 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
Christian König80f95c52017-03-13 10:13:39 +01002027
2028 return 0;
2029}
2030
2031/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002032 * amdgpu_vm_bo_unmap - remove bo mapping from vm
2033 *
2034 * @adev: amdgpu_device pointer
2035 * @bo_va: bo_va to remove the address from
2036 * @saddr: where to the BO is mapped
2037 *
2038 * Remove a mapping of the BO at the specefied addr from the VM.
2039 * Returns 0 for success, error for failure.
2040 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08002041 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002042 */
2043int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2044 struct amdgpu_bo_va *bo_va,
2045 uint64_t saddr)
2046{
2047 struct amdgpu_bo_va_mapping *mapping;
Christian Königec681542017-08-01 10:51:43 +02002048 struct amdgpu_vm *vm = bo_va->base.vm;
Christian König7fc11952015-07-30 11:53:42 +02002049 bool valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002050
Christian König6c7fc502015-06-05 20:56:17 +02002051 saddr /= AMDGPU_GPU_PAGE_SIZE;
Christian König32b41ac2016-03-08 18:03:27 +01002052
Christian König7fc11952015-07-30 11:53:42 +02002053 list_for_each_entry(mapping, &bo_va->valids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002054 if (mapping->start == saddr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002055 break;
2056 }
2057
Christian König7fc11952015-07-30 11:53:42 +02002058 if (&mapping->list == &bo_va->valids) {
2059 valid = false;
2060
2061 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002062 if (mapping->start == saddr)
Christian König7fc11952015-07-30 11:53:42 +02002063 break;
2064 }
2065
Christian König32b41ac2016-03-08 18:03:27 +01002066 if (&mapping->list == &bo_va->invalids)
Christian König7fc11952015-07-30 11:53:42 +02002067 return -ENOENT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002068 }
Christian König32b41ac2016-03-08 18:03:27 +01002069
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002070 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002071 amdgpu_vm_it_remove(mapping, &vm->va);
Christian Königaebc5e62017-09-06 16:55:16 +02002072 mapping->bo_va = NULL;
Christian König93e3e432015-06-09 16:58:33 +02002073 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002074
Christian Könige17841b2016-03-08 17:52:01 +01002075 if (valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002076 list_add(&mapping->list, &vm->freed);
Christian Könige17841b2016-03-08 17:52:01 +01002077 else
Christian König284710f2017-01-30 11:09:31 +01002078 amdgpu_vm_free_mapping(adev, vm, mapping,
2079 bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002080
2081 return 0;
2082}
2083
2084/**
Christian Königdc54d3d2017-03-13 10:13:38 +01002085 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2086 *
2087 * @adev: amdgpu_device pointer
2088 * @vm: VM structure to use
2089 * @saddr: start of the range
2090 * @size: size of the range
2091 *
2092 * Remove all mappings in a range, split them as appropriate.
2093 * Returns 0 for success, error for failure.
2094 */
2095int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2096 struct amdgpu_vm *vm,
2097 uint64_t saddr, uint64_t size)
2098{
2099 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
Christian Königdc54d3d2017-03-13 10:13:38 +01002100 LIST_HEAD(removed);
2101 uint64_t eaddr;
2102
2103 eaddr = saddr + size - 1;
2104 saddr /= AMDGPU_GPU_PAGE_SIZE;
2105 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2106
2107 /* Allocate all the needed memory */
2108 before = kzalloc(sizeof(*before), GFP_KERNEL);
2109 if (!before)
2110 return -ENOMEM;
Junwei Zhang27f6d612017-03-16 16:09:24 +08002111 INIT_LIST_HEAD(&before->list);
Christian Königdc54d3d2017-03-13 10:13:38 +01002112
2113 after = kzalloc(sizeof(*after), GFP_KERNEL);
2114 if (!after) {
2115 kfree(before);
2116 return -ENOMEM;
2117 }
Junwei Zhang27f6d612017-03-16 16:09:24 +08002118 INIT_LIST_HEAD(&after->list);
Christian Königdc54d3d2017-03-13 10:13:38 +01002119
2120 /* Now gather all removed mappings */
Christian Königa9f87f62017-03-30 14:03:59 +02002121 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2122 while (tmp) {
Christian Königdc54d3d2017-03-13 10:13:38 +01002123 /* Remember mapping split at the start */
Christian Königa9f87f62017-03-30 14:03:59 +02002124 if (tmp->start < saddr) {
2125 before->start = tmp->start;
2126 before->last = saddr - 1;
Christian Königdc54d3d2017-03-13 10:13:38 +01002127 before->offset = tmp->offset;
2128 before->flags = tmp->flags;
2129 list_add(&before->list, &tmp->list);
2130 }
2131
2132 /* Remember mapping split at the end */
Christian Königa9f87f62017-03-30 14:03:59 +02002133 if (tmp->last > eaddr) {
2134 after->start = eaddr + 1;
2135 after->last = tmp->last;
Christian Königdc54d3d2017-03-13 10:13:38 +01002136 after->offset = tmp->offset;
Christian Königa9f87f62017-03-30 14:03:59 +02002137 after->offset += after->start - tmp->start;
Christian Königdc54d3d2017-03-13 10:13:38 +01002138 after->flags = tmp->flags;
2139 list_add(&after->list, &tmp->list);
2140 }
2141
2142 list_del(&tmp->list);
2143 list_add(&tmp->list, &removed);
Christian Königa9f87f62017-03-30 14:03:59 +02002144
2145 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
Christian Königdc54d3d2017-03-13 10:13:38 +01002146 }
2147
2148 /* And free them up */
2149 list_for_each_entry_safe(tmp, next, &removed, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002150 amdgpu_vm_it_remove(tmp, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002151 list_del(&tmp->list);
2152
Christian Königa9f87f62017-03-30 14:03:59 +02002153 if (tmp->start < saddr)
2154 tmp->start = saddr;
2155 if (tmp->last > eaddr)
2156 tmp->last = eaddr;
Christian Königdc54d3d2017-03-13 10:13:38 +01002157
Christian Königaebc5e62017-09-06 16:55:16 +02002158 tmp->bo_va = NULL;
Christian Königdc54d3d2017-03-13 10:13:38 +01002159 list_add(&tmp->list, &vm->freed);
2160 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2161 }
2162
Junwei Zhang27f6d612017-03-16 16:09:24 +08002163 /* Insert partial mapping before the range */
2164 if (!list_empty(&before->list)) {
Christian Königa9f87f62017-03-30 14:03:59 +02002165 amdgpu_vm_it_insert(before, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002166 if (before->flags & AMDGPU_PTE_PRT)
2167 amdgpu_vm_prt_get(adev);
2168 } else {
2169 kfree(before);
2170 }
2171
2172 /* Insert partial mapping after the range */
Junwei Zhang27f6d612017-03-16 16:09:24 +08002173 if (!list_empty(&after->list)) {
Christian Königa9f87f62017-03-30 14:03:59 +02002174 amdgpu_vm_it_insert(after, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002175 if (after->flags & AMDGPU_PTE_PRT)
2176 amdgpu_vm_prt_get(adev);
2177 } else {
2178 kfree(after);
2179 }
2180
2181 return 0;
2182}
2183
2184/**
Christian Königaebc5e62017-09-06 16:55:16 +02002185 * amdgpu_vm_bo_lookup_mapping - find mapping by address
2186 *
2187 * @vm: the requested VM
2188 *
2189 * Find a mapping by it's address.
2190 */
2191struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2192 uint64_t addr)
2193{
2194 return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2195}
2196
2197/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002198 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2199 *
2200 * @adev: amdgpu_device pointer
2201 * @bo_va: requested bo_va
2202 *
Christian König8843dbb2016-01-26 12:17:11 +01002203 * Remove @bo_va->bo from the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002204 *
2205 * Object have to be reserved!
2206 */
2207void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2208 struct amdgpu_bo_va *bo_va)
2209{
2210 struct amdgpu_bo_va_mapping *mapping, *next;
Christian Königec681542017-08-01 10:51:43 +02002211 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002212
Christian Königec681542017-08-01 10:51:43 +02002213 list_del(&bo_va->base.bo_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002214
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002215 spin_lock(&vm->status_lock);
Christian Königec681542017-08-01 10:51:43 +02002216 list_del(&bo_va->base.vm_status);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002217 spin_unlock(&vm->status_lock);
2218
Christian König7fc11952015-07-30 11:53:42 +02002219 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002220 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002221 amdgpu_vm_it_remove(mapping, &vm->va);
Christian Königaebc5e62017-09-06 16:55:16 +02002222 mapping->bo_va = NULL;
Christian König93e3e432015-06-09 16:58:33 +02002223 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Christian König7fc11952015-07-30 11:53:42 +02002224 list_add(&mapping->list, &vm->freed);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002225 }
Christian König7fc11952015-07-30 11:53:42 +02002226 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2227 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002228 amdgpu_vm_it_remove(mapping, &vm->va);
Christian König284710f2017-01-30 11:09:31 +01002229 amdgpu_vm_free_mapping(adev, vm, mapping,
2230 bo_va->last_pt_update);
Christian König7fc11952015-07-30 11:53:42 +02002231 }
Christian König32b41ac2016-03-08 18:03:27 +01002232
Chris Wilsonf54d1862016-10-25 13:00:45 +01002233 dma_fence_put(bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002234 kfree(bo_va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002235}
2236
2237/**
2238 * amdgpu_vm_bo_invalidate - mark the bo as invalid
2239 *
2240 * @adev: amdgpu_device pointer
2241 * @vm: requested vm
2242 * @bo: amdgpu buffer object
2243 *
Christian König8843dbb2016-01-26 12:17:11 +01002244 * Mark @bo as invalid.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002245 */
2246void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
Christian König3f3333f2017-08-03 14:02:13 +02002247 struct amdgpu_bo *bo, bool evicted)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002248{
Christian Königec681542017-08-01 10:51:43 +02002249 struct amdgpu_vm_bo_base *bo_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002250
Christian Königec681542017-08-01 10:51:43 +02002251 list_for_each_entry(bo_base, &bo->va, bo_list) {
Christian König3f3333f2017-08-03 14:02:13 +02002252 struct amdgpu_vm *vm = bo_base->vm;
2253
Christian König3d7d4d32017-08-23 16:13:33 +02002254 bo_base->moved = true;
Christian König3f3333f2017-08-03 14:02:13 +02002255 if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2256 spin_lock(&bo_base->vm->status_lock);
Christian König73fb16e2017-08-16 11:13:48 +02002257 if (bo->tbo.type == ttm_bo_type_kernel)
2258 list_move(&bo_base->vm_status, &vm->evicted);
2259 else
2260 list_move_tail(&bo_base->vm_status,
2261 &vm->evicted);
Christian König3f3333f2017-08-03 14:02:13 +02002262 spin_unlock(&bo_base->vm->status_lock);
2263 continue;
2264 }
2265
Christian Königea097292017-08-09 14:15:46 +02002266 if (bo->tbo.type == ttm_bo_type_kernel) {
2267 spin_lock(&bo_base->vm->status_lock);
2268 if (list_empty(&bo_base->vm_status))
2269 list_add(&bo_base->vm_status, &vm->relocated);
2270 spin_unlock(&bo_base->vm->status_lock);
Christian König3f3333f2017-08-03 14:02:13 +02002271 continue;
Christian Königea097292017-08-09 14:15:46 +02002272 }
Christian König3f3333f2017-08-03 14:02:13 +02002273
Christian Königec681542017-08-01 10:51:43 +02002274 spin_lock(&bo_base->vm->status_lock);
2275 if (list_empty(&bo_base->vm_status))
Christian König481c2e92017-09-01 14:46:19 +02002276 list_add(&bo_base->vm_status, &vm->moved);
Christian Königec681542017-08-01 10:51:43 +02002277 spin_unlock(&bo_base->vm->status_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002278 }
2279}
2280
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002281static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2282{
2283 /* Total bits covered by PD + PTs */
2284 unsigned bits = ilog2(vm_size) + 18;
2285
2286 /* Make sure the PD is 4K in size up to 8GB address space.
2287 Above that split equal between PD and PTs */
2288 if (vm_size <= 8)
2289 return (bits - 9);
2290 else
2291 return ((bits + 3) / 2);
2292}
2293
2294/**
Roger Hed07f14b2017-08-15 16:05:59 +08002295 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002296 *
2297 * @adev: amdgpu_device pointer
2298 * @vm_size: the default vm size if it's set auto
2299 */
Christian Königfdd5faa2017-11-04 16:51:44 +01002300void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
Christian Königf3368122017-11-23 12:57:18 +01002301 uint32_t fragment_size_default, unsigned max_level,
2302 unsigned max_bits)
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002303{
Christian König36539dc2017-11-23 11:16:05 +01002304 uint64_t tmp;
2305
2306 /* adjust vm size first */
Christian Königf3368122017-11-23 12:57:18 +01002307 if (amdgpu_vm_size != -1) {
2308 unsigned max_size = 1 << (max_bits - 30);
2309
Christian Königfdd5faa2017-11-04 16:51:44 +01002310 vm_size = amdgpu_vm_size;
Christian Königf3368122017-11-23 12:57:18 +01002311 if (vm_size > max_size) {
2312 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2313 amdgpu_vm_size, max_size);
2314 vm_size = max_size;
2315 }
2316 }
Christian Königfdd5faa2017-11-04 16:51:44 +01002317
2318 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
Christian König36539dc2017-11-23 11:16:05 +01002319
2320 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
Christian König97489122017-11-27 16:22:05 +01002321 if (amdgpu_vm_block_size != -1)
2322 tmp >>= amdgpu_vm_block_size - 9;
Christian König36539dc2017-11-23 11:16:05 +01002323 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2324 adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
Chunming Zhou196f7482017-12-13 14:22:54 +08002325 switch (adev->vm_manager.num_level) {
2326 case 3:
2327 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2328 break;
2329 case 2:
2330 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2331 break;
2332 case 1:
2333 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2334 break;
2335 default:
2336 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2337 }
Christian Königb38f41e2017-11-22 17:00:35 +01002338 /* block size depends on vm size and hw setup*/
Christian König97489122017-11-27 16:22:05 +01002339 if (amdgpu_vm_block_size != -1)
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002340 adev->vm_manager.block_size =
Christian König97489122017-11-27 16:22:05 +01002341 min((unsigned)amdgpu_vm_block_size, max_bits
2342 - AMDGPU_GPU_PAGE_SHIFT
2343 - 9 * adev->vm_manager.num_level);
2344 else if (adev->vm_manager.num_level > 1)
2345 adev->vm_manager.block_size = 9;
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002346 else
Christian König97489122017-11-27 16:22:05 +01002347 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002348
Christian Königb38f41e2017-11-22 17:00:35 +01002349 if (amdgpu_vm_fragment_size == -1)
2350 adev->vm_manager.fragment_size = fragment_size_default;
2351 else
2352 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
Roger Hed07f14b2017-08-15 16:05:59 +08002353
Christian König36539dc2017-11-23 11:16:05 +01002354 DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2355 vm_size, adev->vm_manager.num_level + 1,
2356 adev->vm_manager.block_size,
Christian Königfdd5faa2017-11-04 16:51:44 +01002357 adev->vm_manager.fragment_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002358}
2359
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002360/**
2361 * amdgpu_vm_init - initialize a vm instance
2362 *
2363 * @adev: amdgpu_device pointer
2364 * @vm: requested vm
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002365 * @vm_context: Indicates if it GFX or Compute context
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002366 *
Christian König8843dbb2016-01-26 12:17:11 +01002367 * Init @vm fields.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002368 */
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002369int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Felix Kuehling02208442017-08-25 20:40:26 -04002370 int vm_context, unsigned int pasid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002371{
Chunming Zhou3216c6b2018-04-16 18:27:50 +08002372 struct amdgpu_bo_param bp;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002373 const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
Zhang, Jerry36b32a62017-03-29 16:08:32 +08002374 AMDGPU_VM_PTE_COUNT(adev) * 8);
Christian König2d55e452016-02-08 17:37:38 +01002375 unsigned ring_instance;
2376 struct amdgpu_ring *ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002377 struct drm_sched_rq *rq;
Christian Königd3aab672018-01-24 14:57:02 +01002378 unsigned long size;
Christian König13307f72018-01-24 17:19:04 +01002379 uint64_t flags;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002380 int r, i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002381
Davidlohr Buesof808c132017-09-08 16:15:08 -07002382 vm->va = RB_ROOT_CACHED;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002383 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2384 vm->reserved_vmid[i] = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002385 spin_lock_init(&vm->status_lock);
Christian König3f3333f2017-08-03 14:02:13 +02002386 INIT_LIST_HEAD(&vm->evicted);
Christian Königea097292017-08-09 14:15:46 +02002387 INIT_LIST_HEAD(&vm->relocated);
Christian König27c7b9a2017-08-01 11:27:36 +02002388 INIT_LIST_HEAD(&vm->moved);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002389 INIT_LIST_HEAD(&vm->freed);
Christian König20250212016-03-08 17:58:35 +01002390
Christian König2bd9ccf2016-02-01 12:53:58 +01002391 /* create scheduler entity for page table updates */
Christian König2d55e452016-02-08 17:37:38 +01002392
2393 ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
2394 ring_instance %= adev->vm_manager.vm_pte_num_rings;
2395 ring = adev->vm_manager.vm_pte_rings[ring_instance];
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002396 rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
2397 r = drm_sched_entity_init(&ring->sched, &vm->entity,
Monk Liub3eebe32017-10-23 12:23:29 +08002398 rq, amdgpu_sched_jobs, NULL);
Christian König2bd9ccf2016-02-01 12:53:58 +01002399 if (r)
Christian Königf566ceb2016-10-27 20:04:38 +02002400 return r;
Christian König2bd9ccf2016-02-01 12:53:58 +01002401
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002402 vm->pte_support_ats = false;
2403
2404 if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002405 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2406 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002407
Christian König13307f72018-01-24 17:19:04 +01002408 if (adev->asic_type == CHIP_RAVEN)
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002409 vm->pte_support_ats = true;
Christian König13307f72018-01-24 17:19:04 +01002410 } else {
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002411 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2412 AMDGPU_VM_USE_CPU_FOR_GFX);
Christian König13307f72018-01-24 17:19:04 +01002413 }
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002414 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2415 vm->use_cpu_for_update ? "CPU" : "SDMA");
2416 WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
2417 "CPU update of VM recommended only for large BAR system\n");
Christian Königd5884512017-09-08 14:09:41 +02002418 vm->last_update = NULL;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +02002419
Christian König13307f72018-01-24 17:19:04 +01002420 flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002421 if (vm->use_cpu_for_update)
2422 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
2423 else
Felix Kuehling810955b2018-03-23 15:30:35 -04002424 flags |= AMDGPU_GEM_CREATE_SHADOW;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002425
Christian Königd3aab672018-01-24 14:57:02 +01002426 size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
Chunming Zhou3216c6b2018-04-16 18:27:50 +08002427 memset(&bp, 0, sizeof(bp));
2428 bp.size = size;
2429 bp.byte_align = align;
2430 bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
2431 bp.flags = flags;
2432 bp.type = ttm_bo_type_kernel;
2433 bp.resv = NULL;
2434 r = amdgpu_bo_create(adev, &bp, &vm->root.base.bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002435 if (r)
Christian König2bd9ccf2016-02-01 12:53:58 +01002436 goto error_free_sched_entity;
2437
Christian Königd3aab672018-01-24 14:57:02 +01002438 r = amdgpu_bo_reserve(vm->root.base.bo, true);
2439 if (r)
2440 goto error_free_root;
2441
Christian König13307f72018-01-24 17:19:04 +01002442 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
Christian König45843122018-01-25 18:36:15 +01002443 adev->vm_manager.root_level,
2444 vm->pte_support_ats);
Christian König13307f72018-01-24 17:19:04 +01002445 if (r)
2446 goto error_unreserve;
2447
Christian König3f3333f2017-08-03 14:02:13 +02002448 vm->root.base.vm = vm;
2449 list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
Christian Königd3aab672018-01-24 14:57:02 +01002450 list_add_tail(&vm->root.base.vm_status, &vm->evicted);
2451 amdgpu_bo_unreserve(vm->root.base.bo);
Christian König0a096fb2017-07-12 10:01:48 +02002452
Felix Kuehling02208442017-08-25 20:40:26 -04002453 if (pasid) {
2454 unsigned long flags;
2455
2456 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2457 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2458 GFP_ATOMIC);
2459 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2460 if (r < 0)
2461 goto error_free_root;
2462
2463 vm->pasid = pasid;
2464 }
2465
Felix Kuehlinga2f14822017-08-26 02:43:06 -04002466 INIT_KFIFO(vm->faults);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002467 vm->fault_credit = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002468
2469 return 0;
Christian König2bd9ccf2016-02-01 12:53:58 +01002470
Christian König13307f72018-01-24 17:19:04 +01002471error_unreserve:
2472 amdgpu_bo_unreserve(vm->root.base.bo);
2473
Christian König67003a12016-10-12 14:46:26 +02002474error_free_root:
Christian König3f3333f2017-08-03 14:02:13 +02002475 amdgpu_bo_unref(&vm->root.base.bo->shadow);
2476 amdgpu_bo_unref(&vm->root.base.bo);
2477 vm->root.base.bo = NULL;
Christian König2bd9ccf2016-02-01 12:53:58 +01002478
2479error_free_sched_entity:
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002480 drm_sched_entity_fini(&ring->sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01002481
2482 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002483}
2484
2485/**
Felix Kuehlingb236fa12018-03-15 17:27:42 -04002486 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2487 *
2488 * This only works on GFX VMs that don't have any BOs added and no
2489 * page tables allocated yet.
2490 *
2491 * Changes the following VM parameters:
2492 * - use_cpu_for_update
2493 * - pte_supports_ats
2494 * - pasid (old PASID is released, because compute manages its own PASIDs)
2495 *
2496 * Reinitializes the page directory to reflect the changed ATS
2497 * setting. May leave behind an unused shadow BO for the page
2498 * directory when switching from SDMA updates to CPU updates.
2499 *
2500 * Returns 0 for success, -errno for errors.
2501 */
2502int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2503{
2504 bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2505 int r;
2506
2507 r = amdgpu_bo_reserve(vm->root.base.bo, true);
2508 if (r)
2509 return r;
2510
2511 /* Sanity checks */
2512 if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
2513 r = -EINVAL;
2514 goto error;
2515 }
2516
2517 /* Check if PD needs to be reinitialized and do it before
2518 * changing any other state, in case it fails.
2519 */
2520 if (pte_support_ats != vm->pte_support_ats) {
2521 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
2522 adev->vm_manager.root_level,
2523 pte_support_ats);
2524 if (r)
2525 goto error;
2526 }
2527
2528 /* Update VM state */
2529 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2530 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2531 vm->pte_support_ats = pte_support_ats;
2532 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2533 vm->use_cpu_for_update ? "CPU" : "SDMA");
2534 WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
2535 "CPU update of VM recommended only for large BAR system\n");
2536
2537 if (vm->pasid) {
2538 unsigned long flags;
2539
2540 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2541 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2542 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2543
2544 vm->pasid = 0;
2545 }
2546
2547error:
2548 amdgpu_bo_unreserve(vm->root.base.bo);
2549 return r;
2550}
2551
2552/**
Christian Königf566ceb2016-10-27 20:04:38 +02002553 * amdgpu_vm_free_levels - free PD/PT levels
2554 *
Christian König8f19cd72017-11-30 15:28:03 +01002555 * @adev: amdgpu device structure
2556 * @parent: PD/PT starting level to free
2557 * @level: level of parent structure
Christian Königf566ceb2016-10-27 20:04:38 +02002558 *
2559 * Free the page directory or page table level and all sub levels.
2560 */
Christian König8f19cd72017-11-30 15:28:03 +01002561static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
2562 struct amdgpu_vm_pt *parent,
2563 unsigned level)
Christian Königf566ceb2016-10-27 20:04:38 +02002564{
Christian König8f19cd72017-11-30 15:28:03 +01002565 unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
Christian Königf566ceb2016-10-27 20:04:38 +02002566
Christian König8f19cd72017-11-30 15:28:03 +01002567 if (parent->base.bo) {
2568 list_del(&parent->base.bo_list);
2569 list_del(&parent->base.vm_status);
2570 amdgpu_bo_unref(&parent->base.bo->shadow);
2571 amdgpu_bo_unref(&parent->base.bo);
Christian Königf566ceb2016-10-27 20:04:38 +02002572 }
2573
Christian König8f19cd72017-11-30 15:28:03 +01002574 if (parent->entries)
2575 for (i = 0; i < num_entries; i++)
2576 amdgpu_vm_free_levels(adev, &parent->entries[i],
2577 level + 1);
Christian Königf566ceb2016-10-27 20:04:38 +02002578
Christian König8f19cd72017-11-30 15:28:03 +01002579 kvfree(parent->entries);
Christian Königf566ceb2016-10-27 20:04:38 +02002580}
2581
2582/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002583 * amdgpu_vm_fini - tear down a vm instance
2584 *
2585 * @adev: amdgpu_device pointer
2586 * @vm: requested vm
2587 *
Christian König8843dbb2016-01-26 12:17:11 +01002588 * Tear down @vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002589 * Unbind the VM and remove all bos from the vm bo list
2590 */
2591void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2592{
2593 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian König132f34e2018-01-12 15:26:08 +01002594 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
Christian König2642cf12017-10-13 17:24:31 +02002595 struct amdgpu_bo *root;
Felix Kuehlinga2f14822017-08-26 02:43:06 -04002596 u64 fault;
Christian König2642cf12017-10-13 17:24:31 +02002597 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002598
Felix Kuehlingede0dd82018-03-15 17:27:43 -04002599 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
2600
Felix Kuehlinga2f14822017-08-26 02:43:06 -04002601 /* Clear pending page faults from IH when the VM is destroyed */
2602 while (kfifo_get(&vm->faults, &fault))
2603 amdgpu_ih_clear_fault(adev, fault);
2604
Felix Kuehling02208442017-08-25 20:40:26 -04002605 if (vm->pasid) {
2606 unsigned long flags;
2607
2608 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2609 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2610 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2611 }
2612
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002613 drm_sched_entity_fini(vm->entity.sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01002614
Davidlohr Buesof808c132017-09-08 16:15:08 -07002615 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002616 dev_err(adev->dev, "still active bo inside vm\n");
2617 }
Davidlohr Buesof808c132017-09-08 16:15:08 -07002618 rbtree_postorder_for_each_entry_safe(mapping, tmp,
2619 &vm->va.rb_root, rb) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002620 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002621 amdgpu_vm_it_remove(mapping, &vm->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002622 kfree(mapping);
2623 }
2624 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
Christian König4388fc22017-03-13 10:13:36 +01002625 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
Christian König451bc8e2017-02-14 16:02:52 +01002626 amdgpu_vm_prt_fini(adev, vm);
Christian König4388fc22017-03-13 10:13:36 +01002627 prt_fini_needed = false;
Christian König451bc8e2017-02-14 16:02:52 +01002628 }
Christian König284710f2017-01-30 11:09:31 +01002629
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002630 list_del(&mapping->list);
Christian König451bc8e2017-02-14 16:02:52 +01002631 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002632 }
2633
Christian König2642cf12017-10-13 17:24:31 +02002634 root = amdgpu_bo_ref(vm->root.base.bo);
2635 r = amdgpu_bo_reserve(root, true);
2636 if (r) {
2637 dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
2638 } else {
Chunming Zhou196f7482017-12-13 14:22:54 +08002639 amdgpu_vm_free_levels(adev, &vm->root,
2640 adev->vm_manager.root_level);
Christian König2642cf12017-10-13 17:24:31 +02002641 amdgpu_bo_unreserve(root);
2642 }
2643 amdgpu_bo_unref(&root);
Christian Königd5884512017-09-08 14:09:41 +02002644 dma_fence_put(vm->last_update);
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002645 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
Christian König620f7742017-12-18 16:53:03 +01002646 amdgpu_vmid_free_reserved(adev, vm, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002647}
Christian Königea89f8c2015-11-15 20:52:06 +01002648
2649/**
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002650 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
2651 *
2652 * @adev: amdgpu_device pointer
2653 * @pasid: PASID do identify the VM
2654 *
2655 * This function is expected to be called in interrupt context. Returns
2656 * true if there was fault credit, false otherwise
2657 */
2658bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
2659 unsigned int pasid)
2660{
2661 struct amdgpu_vm *vm;
2662
2663 spin_lock(&adev->vm_manager.pasid_lock);
2664 vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
Christian Königd9589392018-01-09 19:18:59 +01002665 if (!vm) {
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002666 /* VM not found, can't track fault credit */
Christian Königd9589392018-01-09 19:18:59 +01002667 spin_unlock(&adev->vm_manager.pasid_lock);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002668 return true;
Christian Königd9589392018-01-09 19:18:59 +01002669 }
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002670
2671 /* No lock needed. only accessed by IRQ handler */
Christian Königd9589392018-01-09 19:18:59 +01002672 if (!vm->fault_credit) {
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002673 /* Too many faults in this VM */
Christian Königd9589392018-01-09 19:18:59 +01002674 spin_unlock(&adev->vm_manager.pasid_lock);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002675 return false;
Christian Königd9589392018-01-09 19:18:59 +01002676 }
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002677
2678 vm->fault_credit--;
Christian Königd9589392018-01-09 19:18:59 +01002679 spin_unlock(&adev->vm_manager.pasid_lock);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002680 return true;
2681}
2682
2683/**
Christian Königa9a78b32016-01-21 10:19:11 +01002684 * amdgpu_vm_manager_init - init the VM manager
2685 *
2686 * @adev: amdgpu_device pointer
2687 *
2688 * Initialize the VM manager structures
2689 */
2690void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2691{
Christian König620f7742017-12-18 16:53:03 +01002692 unsigned i;
Christian Königa9a78b32016-01-21 10:19:11 +01002693
Christian König620f7742017-12-18 16:53:03 +01002694 amdgpu_vmid_mgr_init(adev);
Christian König2d55e452016-02-08 17:37:38 +01002695
Chris Wilsonf54d1862016-10-25 13:00:45 +01002696 adev->vm_manager.fence_context =
2697 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Christian König1fbb2e92016-06-01 10:47:36 +02002698 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2699 adev->vm_manager.seqno[i] = 0;
2700
Christian König2d55e452016-02-08 17:37:38 +01002701 atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
Christian König284710f2017-01-30 11:09:31 +01002702 spin_lock_init(&adev->vm_manager.prt_lock);
Christian König451bc8e2017-02-14 16:02:52 +01002703 atomic_set(&adev->vm_manager.num_prt_users, 0);
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002704
2705 /* If not overridden by the user, by default, only in large BAR systems
2706 * Compute VM tables will be updated by CPU
2707 */
2708#ifdef CONFIG_X86_64
2709 if (amdgpu_vm_update_mode == -1) {
2710 if (amdgpu_vm_is_large_bar(adev))
2711 adev->vm_manager.vm_update_mode =
2712 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
2713 else
2714 adev->vm_manager.vm_update_mode = 0;
2715 } else
2716 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
2717#else
2718 adev->vm_manager.vm_update_mode = 0;
2719#endif
2720
Felix Kuehling02208442017-08-25 20:40:26 -04002721 idr_init(&adev->vm_manager.pasid_idr);
2722 spin_lock_init(&adev->vm_manager.pasid_lock);
Christian Königa9a78b32016-01-21 10:19:11 +01002723}
2724
2725/**
Christian Königea89f8c2015-11-15 20:52:06 +01002726 * amdgpu_vm_manager_fini - cleanup VM manager
2727 *
2728 * @adev: amdgpu_device pointer
2729 *
2730 * Cleanup the VM manager and free resources.
2731 */
2732void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2733{
Felix Kuehling02208442017-08-25 20:40:26 -04002734 WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
2735 idr_destroy(&adev->vm_manager.pasid_idr);
2736
Christian König620f7742017-12-18 16:53:03 +01002737 amdgpu_vmid_mgr_fini(adev);
Christian Königea89f8c2015-11-15 20:52:06 +01002738}
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002739
2740int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2741{
2742 union drm_amdgpu_vm *args = data;
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002743 struct amdgpu_device *adev = dev->dev_private;
2744 struct amdgpu_fpriv *fpriv = filp->driver_priv;
2745 int r;
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002746
2747 switch (args->in.op) {
2748 case AMDGPU_VM_OP_RESERVE_VMID:
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002749 /* current, we only have requirement to reserve vmid from gfxhub */
Christian König620f7742017-12-18 16:53:03 +01002750 r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002751 if (r)
2752 return r;
2753 break;
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002754 case AMDGPU_VM_OP_UNRESERVE_VMID:
Christian König620f7742017-12-18 16:53:03 +01002755 amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002756 break;
2757 default:
2758 return -EINVAL;
2759 }
2760
2761 return 0;
2762}