blob: 244dd40ccac376d7e89f69b32dfabc17dca92871 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
2 * Copyright (c) 2015 QLogic Corporation
3 *
4 * This software is available under the terms of the GNU General Public License
5 * (GPL) Version 2, available from the file COPYING in the main directory of
6 * this source tree.
7 */
8
9#ifndef _QED_H
10#define _QED_H
11
12#include <linux/types.h>
13#include <linux/io.h>
14#include <linux/delay.h>
15#include <linux/firmware.h>
16#include <linux/interrupt.h>
17#include <linux/list.h>
18#include <linux/mutex.h>
19#include <linux/pci.h>
20#include <linux/slab.h>
21#include <linux/string.h>
22#include <linux/workqueue.h>
23#include <linux/zlib.h>
24#include <linux/hashtable.h>
25#include <linux/qed/qed_if.h>
Tomer Tayarc965db42016-09-07 16:36:24 +030026#include "qed_debug.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020027#include "qed_hsi.h"
28
Yuval Mintz25c089d2015-10-26 11:02:26 +020029extern const struct qed_common_ops qed_common_ops_pass;
Yuval Mintz05fafbf2016-08-19 09:33:31 +030030#define DRV_MODULE_VERSION "8.10.9.20"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031
32#define MAX_HWFNS_PER_DEVICE (4)
33#define NAME_SIZE 16
34#define VER_SIZE 16
35
Manish Choprabcd197c2016-04-26 10:56:08 -040036#define QED_WFQ_UNIT 100
37
Ram Amrani51ff1722016-10-01 21:59:57 +030038#define QED_WID_SIZE (1024)
39#define QED_PF_DEMS_SIZE (4)
40
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020041/* cau states */
42enum qed_coalescing_mode {
43 QED_COAL_MODE_DISABLE,
44 QED_COAL_MODE_ENABLE
45};
46
47struct qed_eth_cb_ops;
48struct qed_dev_info;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -040049union qed_mcp_protocol_stats;
50enum qed_mcp_protocol_type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020051
52/* helpers */
53static inline u32 qed_db_addr(u32 cid, u32 DEMS)
54{
55 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
Ram Amrani51ff1722016-10-01 21:59:57 +030056 (cid * QED_PF_DEMS_SIZE);
57
58 return db_addr;
59}
60
61static inline u32 qed_db_addr_vf(u32 cid, u32 DEMS)
62{
63 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020064 FIELD_VALUE(DB_LEGACY_ADDR_ICID, cid);
65
66 return db_addr;
67}
68
69#define ALIGNED_TYPE_SIZE(type_name, p_hwfn) \
70 ((sizeof(type_name) + (u32)(1 << (p_hwfn->cdev->cache_shift)) - 1) & \
71 ~((1 << (p_hwfn->cdev->cache_shift)) - 1))
72
73#define for_each_hwfn(cdev, i) for (i = 0; i < cdev->num_hwfns; i++)
74
75#define D_TRINE(val, cond1, cond2, true1, true2, def) \
76 (val == (cond1) ? true1 : \
77 (val == (cond2) ? true2 : def))
78
79/* forward */
80struct qed_ptt_pool;
81struct qed_spq;
82struct qed_sb_info;
83struct qed_sb_attn_info;
84struct qed_cxt_mngr;
85struct qed_sb_sp_info;
Yuval Mintz0a7fb112016-10-01 21:59:55 +030086struct qed_ll2_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020087struct qed_mcp_info;
88
89struct qed_rt_data {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -050090 u32 *init_val;
91 bool *b_valid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020092};
93
Manish Chopra464f6642016-04-14 01:38:29 -040094enum qed_tunn_mode {
95 QED_MODE_L2GENEVE_TUNN,
96 QED_MODE_IPGENEVE_TUNN,
97 QED_MODE_L2GRE_TUNN,
98 QED_MODE_IPGRE_TUNN,
99 QED_MODE_VXLAN_TUNN,
100};
101
102enum qed_tunn_clss {
103 QED_TUNN_CLSS_MAC_VLAN,
104 QED_TUNN_CLSS_MAC_VNI,
105 QED_TUNN_CLSS_INNER_MAC_VLAN,
106 QED_TUNN_CLSS_INNER_MAC_VNI,
107 MAX_QED_TUNN_CLSS,
108};
109
110struct qed_tunn_start_params {
111 unsigned long tunn_mode;
112 u16 vxlan_udp_port;
113 u16 geneve_udp_port;
114 u8 update_vxlan_udp_port;
115 u8 update_geneve_udp_port;
116 u8 tunn_clss_vxlan;
117 u8 tunn_clss_l2geneve;
118 u8 tunn_clss_ipgeneve;
119 u8 tunn_clss_l2gre;
120 u8 tunn_clss_ipgre;
121};
122
123struct qed_tunn_update_params {
124 unsigned long tunn_mode_update_mask;
125 unsigned long tunn_mode;
126 u16 vxlan_udp_port;
127 u16 geneve_udp_port;
128 u8 update_rx_pf_clss;
129 u8 update_tx_pf_clss;
130 u8 update_vxlan_udp_port;
131 u8 update_geneve_udp_port;
132 u8 tunn_clss_vxlan;
133 u8 tunn_clss_l2geneve;
134 u8 tunn_clss_ipgeneve;
135 u8 tunn_clss_l2gre;
136 u8 tunn_clss_ipgre;
137};
138
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200139/* The PCI personality is not quite synonymous to protocol ID:
140 * 1. All personalities need CORE connections
141 * 2. The Ethernet personality may support also the RoCE protocol
142 */
143enum qed_pci_personality {
144 QED_PCI_ETH,
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300145 QED_PCI_ISCSI,
146 QED_PCI_ETH_ROCE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200147 QED_PCI_DEFAULT /* default in shmem */
148};
149
150/* All VFs are symmetric, all counters are PF + all VFs */
151struct qed_qm_iids {
152 u32 cids;
153 u32 vf_cids;
154 u32 tids;
155};
156
Tomer Tayar2edbff82016-10-31 07:14:27 +0200157/* HW / FW resources, output of features supported below, most information
158 * is received from MFW.
159 */
160enum qed_resources {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200161 QED_SB,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200162 QED_L2_QUEUE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200163 QED_VPORT,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200164 QED_RSS_ENG,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200165 QED_PQ,
166 QED_RL,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200167 QED_MAC,
168 QED_VLAN,
Ram Amrani51ff1722016-10-01 21:59:57 +0300169 QED_RDMA_CNQ_RAM,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200170 QED_ILT,
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300171 QED_LL2_QUEUE,
Tomer Tayar2edbff82016-10-31 07:14:27 +0200172 QED_CMDQS_CQS,
Ram Amrani51ff1722016-10-01 21:59:57 +0300173 QED_RDMA_STATS_QUEUE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200174 QED_MAX_RESC,
175};
176
Yuval Mintz25c089d2015-10-26 11:02:26 +0200177enum QED_FEATURE {
178 QED_PF_L2_QUE,
Yuval Mintz32a47e72016-05-11 16:36:12 +0300179 QED_VF,
Ram Amrani51ff1722016-10-01 21:59:57 +0300180 QED_RDMA_CNQ,
Mintz, Yuval5a1f9652016-10-31 07:14:26 +0200181 QED_VF_L2_QUE,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200182 QED_MAX_FEATURES,
183};
184
Yuval Mintzcc875c22015-10-26 11:02:31 +0200185enum QED_PORT_MODE {
186 QED_PORT_MODE_DE_2X40G,
187 QED_PORT_MODE_DE_2X50G,
188 QED_PORT_MODE_DE_1X100G,
189 QED_PORT_MODE_DE_4X10G_F,
190 QED_PORT_MODE_DE_4X10G_E,
191 QED_PORT_MODE_DE_4X20G,
192 QED_PORT_MODE_DE_1X40G,
193 QED_PORT_MODE_DE_2X25G,
194 QED_PORT_MODE_DE_1X25G
195};
196
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500197enum qed_dev_cap {
198 QED_DEV_CAP_ETH,
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300199 QED_DEV_CAP_ISCSI,
200 QED_DEV_CAP_ROCE,
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500201};
202
Mintz, Yuval14d39642016-10-31 07:14:23 +0200203enum qed_wol_support {
204 QED_WOL_SUPPORT_NONE,
205 QED_WOL_SUPPORT_PME,
206};
207
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200208struct qed_hw_info {
209 /* PCI personality */
210 enum qed_pci_personality personality;
211
212 /* Resource Allocation scheme results */
213 u32 resc_start[QED_MAX_RESC];
214 u32 resc_num[QED_MAX_RESC];
Yuval Mintz25c089d2015-10-26 11:02:26 +0200215 u32 feat_num[QED_MAX_FEATURES];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200216
217#define RESC_START(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_start[resc])
218#define RESC_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_num[resc])
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300219#define RESC_END(_p_hwfn, resc) (RESC_START(_p_hwfn, resc) + \
220 RESC_NUM(_p_hwfn, resc))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200221#define FEAT_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.feat_num[resc])
222
223 u8 num_tc;
224 u8 offload_tc;
225 u8 non_offload_tc;
226
227 u32 concrete_fid;
228 u16 opaque_fid;
229 u16 ovlan;
230 u32 part_num[4];
231
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200232 unsigned char hw_mac_addr[ETH_ALEN];
233
234 struct qed_igu_info *p_igu_info;
235
236 u32 port_mode;
237 u32 hw_mode;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500238 unsigned long device_capabilities;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +0200239 u16 mtu;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200240
241 enum qed_wol_support b_wol_support;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200242};
243
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200244/* maximun size of read/write commands (HW limit) */
245#define DMAE_MAX_RW_SIZE 0x2000
246
247struct qed_dmae_info {
248 /* Mutex for synchronizing access to functions */
249 struct mutex mutex;
250
251 u8 channel;
252
253 dma_addr_t completion_word_phys_addr;
254
255 /* The memory location where the DMAE writes the completion
256 * value when an operation is finished on this context.
257 */
258 u32 *p_completion_word;
259
260 dma_addr_t intermediate_buffer_phys_addr;
261
262 /* An intermediate buffer for DMAE operations that use virtual
263 * addresses - data is DMA'd to/from this buffer and then
264 * memcpy'd to/from the virtual address
265 */
266 u32 *p_intermediate_buffer;
267
268 dma_addr_t dmae_cmd_phys_addr;
269 struct dmae_cmd *p_dmae_cmd;
270};
271
Manish Choprabcd197c2016-04-26 10:56:08 -0400272struct qed_wfq_data {
273 /* when feature is configured for at least 1 vport */
274 u32 min_speed;
275 bool configured;
276};
277
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200278struct qed_qm_info {
279 struct init_qm_pq_params *qm_pq_params;
280 struct init_qm_vport_params *qm_vport_params;
281 struct init_qm_port_params *qm_port_params;
282 u16 start_pq;
283 u8 start_vport;
284 u8 pure_lb_pq;
285 u8 offload_pq;
286 u8 pure_ack_pq;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300287 u8 ooo_pq;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200288 u8 vf_queues_offset;
289 u16 num_pqs;
290 u16 num_vf_pqs;
291 u8 num_vports;
292 u8 max_phys_tcs_per_port;
293 bool pf_rl_en;
294 bool pf_wfq_en;
295 bool vport_rl_en;
296 bool vport_wfq_en;
297 u8 pf_wfq;
298 u32 pf_rl;
Manish Choprabcd197c2016-04-26 10:56:08 -0400299 struct qed_wfq_data *wfq_data;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300300 u8 num_pf_rls;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200301};
302
Manish Chopra9df2ed02015-10-26 11:02:33 +0200303struct storm_stats {
304 u32 address;
305 u32 len;
306};
307
308struct qed_storm_stats {
309 struct storm_stats mstats;
310 struct storm_stats pstats;
311 struct storm_stats tstats;
312 struct storm_stats ustats;
313};
314
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200315struct qed_fw_data {
Manish Chopra9df2ed02015-10-26 11:02:33 +0200316 struct fw_ver_info *fw_ver_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200317 const u8 *modes_tree_buf;
318 union init_op *init_ops;
319 const u32 *arr_data;
320 u32 init_ops_size;
321};
322
323struct qed_simd_fp_handler {
324 void *token;
325 void (*func)(void *);
326};
327
328struct qed_hwfn {
329 struct qed_dev *cdev;
330 u8 my_id; /* ID inside the PF */
331#define IS_LEAD_HWFN(edev) (!((edev)->my_id))
332 u8 rel_pf_id; /* Relative to engine*/
333 u8 abs_pf_id;
334#define QED_PATH_ID(_p_hwfn) ((_p_hwfn)->abs_pf_id & 1)
335 u8 port_id;
336 bool b_active;
337
338 u32 dp_module;
339 u8 dp_level;
340 char name[NAME_SIZE];
341
342 bool first_on_engine;
343 bool hw_init_done;
344
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300345 u8 num_funcs_on_engine;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300346 u8 enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300347
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200348 /* BAR access */
349 void __iomem *regview;
350 void __iomem *doorbells;
351 u64 db_phys_addr;
352 unsigned long db_size;
353
354 /* PTT pool */
355 struct qed_ptt_pool *p_ptt_pool;
356
357 /* HW info */
358 struct qed_hw_info hw_info;
359
360 /* rt_array (for init-tool) */
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500361 struct qed_rt_data rt_data;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200362
363 /* SPQ */
364 struct qed_spq *p_spq;
365
366 /* EQ */
367 struct qed_eq *p_eq;
368
369 /* Consolidate Q*/
370 struct qed_consq *p_consq;
371
372 /* Slow-Path definitions */
373 struct tasklet_struct *sp_dpc;
374 bool b_sp_dpc_enabled;
375
376 struct qed_ptt *p_main_ptt;
377 struct qed_ptt *p_dpc_ptt;
378
379 struct qed_sb_sp_info *p_sp_sb;
380 struct qed_sb_attn_info *p_sb_attn;
381
382 /* Protocol related */
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300383 bool using_ll2;
384 struct qed_ll2_info *p_ll2_info;
Ram Amrani51ff1722016-10-01 21:59:57 +0300385 struct qed_rdma_info *p_rdma_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200386 struct qed_pf_params pf_params;
387
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300388 bool b_rdma_enabled_in_prs;
389 u32 rdma_prs_search_reg;
390
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200391 /* Array of sb_info of all status blocks */
392 struct qed_sb_info *sbs_info[MAX_SB_PER_PF_MIMD];
393 u16 num_sbs;
394
395 struct qed_cxt_mngr *p_cxt_mngr;
396
397 /* Flag indicating whether interrupts are enabled or not*/
398 bool b_int_enabled;
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500399 bool b_int_requested;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200400
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200401 /* True if the driver requests for the link */
402 bool b_drv_link_init;
403
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300404 struct qed_vf_iov *vf_iov_info;
Yuval Mintz32a47e72016-05-11 16:36:12 +0300405 struct qed_pf_iov *pf_iov_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200406 struct qed_mcp_info *mcp_info;
407
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400408 struct qed_dcbx_info *p_dcbx_info;
409
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200410 struct qed_dmae_info dmae_info;
411
412 /* QM init */
413 struct qed_qm_info qm_info;
Manish Chopra9df2ed02015-10-26 11:02:33 +0200414 struct qed_storm_stats storm_stats;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200415
416 /* Buffer for unzipping firmware data */
417 void *unzip_buf;
418
Tomer Tayarc965db42016-09-07 16:36:24 +0300419 struct dbg_tools_data dbg_info;
420
Ram Amrani51ff1722016-10-01 21:59:57 +0300421 /* PWM region specific data */
422 u32 dpi_size;
423 u32 dpi_count;
424
425 /* This is used to calculate the doorbell address */
426 u32 dpi_start_offset;
427
428 /* If one of the following is set then EDPM shouldn't be used */
429 u8 dcbx_no_edpm;
430 u8 db_bar_no_edpm;
431
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200432 struct qed_simd_fp_handler simd_proto_handler[64];
433
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300434#ifdef CONFIG_QED_SRIOV
435 struct workqueue_struct *iov_wq;
436 struct delayed_work iov_task;
437 unsigned long iov_task_flags;
438#endif
439
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200440 struct z_stream_s *stream;
Ram Amraniabd49672016-10-01 22:00:01 +0300441 struct qed_roce_ll2_info *ll2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200442};
443
444struct pci_params {
445 int pm_cap;
446
447 unsigned long mem_start;
448 unsigned long mem_end;
449 unsigned int irq;
450 u8 pf_num;
451};
452
453struct qed_int_param {
454 u32 int_mode;
455 u8 num_vectors;
456 u8 min_msix_cnt; /* for minimal functionality */
457};
458
459struct qed_int_params {
460 struct qed_int_param in;
461 struct qed_int_param out;
462 struct msix_entry *msix_table;
463 bool fp_initialized;
464 u8 fp_msix_base;
465 u8 fp_msix_cnt;
Ram Amrani51ff1722016-10-01 21:59:57 +0300466 u8 rdma_msix_base;
467 u8 rdma_msix_cnt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200468};
469
Tomer Tayarc965db42016-09-07 16:36:24 +0300470struct qed_dbg_feature {
471 struct dentry *dentry;
472 u8 *dump_buf;
473 u32 buf_size;
474 u32 dumped_dwords;
475};
476
477struct qed_dbg_params {
478 struct qed_dbg_feature features[DBG_FEATURE_NUM];
479 u8 engine_for_debug;
480 bool print_data;
481};
482
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200483struct qed_dev {
484 u32 dp_module;
485 u8 dp_level;
486 char name[NAME_SIZE];
487
488 u8 type;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500489#define QED_DEV_TYPE_BB (0 << 0)
490#define QED_DEV_TYPE_AH BIT(0)
491/* Translate type/revision combo into the proper conditions */
492#define QED_IS_BB(dev) ((dev)->type == QED_DEV_TYPE_BB)
493#define QED_IS_BB_A0(dev) (QED_IS_BB(dev) && \
494 CHIP_REV_IS_A0(dev))
495#define QED_IS_BB_B0(dev) (QED_IS_BB(dev) && \
496 CHIP_REV_IS_B0(dev))
Tomer Tayarc965db42016-09-07 16:36:24 +0300497#define QED_IS_AH(dev) ((dev)->type == QED_DEV_TYPE_AH)
498#define QED_IS_K2(dev) QED_IS_AH(dev)
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500499
500#define QED_GET_TYPE(dev) (QED_IS_BB_A0(dev) ? CHIP_BB_A0 : \
501 QED_IS_BB_B0(dev) ? CHIP_BB_B0 : CHIP_K2)
502
503 u16 vendor_id;
504 u16 device_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200505
506 u16 chip_num;
507#define CHIP_NUM_MASK 0xffff
508#define CHIP_NUM_SHIFT 16
509
510 u16 chip_rev;
511#define CHIP_REV_MASK 0xf
512#define CHIP_REV_SHIFT 12
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500513#define CHIP_REV_IS_A0(_cdev) (!(_cdev)->chip_rev)
514#define CHIP_REV_IS_B0(_cdev) ((_cdev)->chip_rev == 1)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200515
516 u16 chip_metal;
517#define CHIP_METAL_MASK 0xff
518#define CHIP_METAL_SHIFT 4
519
520 u16 chip_bond_id;
521#define CHIP_BOND_ID_MASK 0xf
522#define CHIP_BOND_ID_SHIFT 0
523
524 u8 num_engines;
525 u8 num_ports_in_engines;
526 u8 num_funcs_in_port;
527
528 u8 path_id;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500529 enum qed_mf_mode mf_mode;
530#define IS_MF_DEFAULT(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_DEFAULT)
531#define IS_MF_SI(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_NPAR)
532#define IS_MF_SD(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_OVLAN)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200533
534 int pcie_width;
535 int pcie_speed;
536 u8 ver_str[VER_SIZE];
537
538 /* Add MF related configuration */
539 u8 mcp_rev;
540 u8 boot_mode;
541
Mintz, Yuval14d39642016-10-31 07:14:23 +0200542 /* WoL related configurations */
543 u8 wol_config;
544 u8 wol_mac[ETH_ALEN];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200545
546 u32 int_mode;
547 enum qed_coalescing_mode int_coalescing_mode;
Sudarsana Reddy Kalluru51d99882016-06-28 02:10:58 -0400548 u16 rx_coalesce_usecs;
549 u16 tx_coalesce_usecs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200550
551 /* Start Bar offset of first hwfn */
552 void __iomem *regview;
553 void __iomem *doorbells;
554 u64 db_phys_addr;
555 unsigned long db_size;
556
557 /* PCI */
558 u8 cache_shift;
559
560 /* Init */
561 const struct iro *iro_arr;
562#define IRO (p_hwfn->cdev->iro_arr)
563
564 /* HW functions */
565 u8 num_hwfns;
566 struct qed_hwfn hwfns[MAX_HWFNS_PER_DEVICE];
567
Yuval Mintz32a47e72016-05-11 16:36:12 +0300568 /* SRIOV */
569 struct qed_hw_sriov_info *p_iov_info;
570#define IS_QED_SRIOV(cdev) (!!(cdev)->p_iov_info)
571
Manish Chopra464f6642016-04-14 01:38:29 -0400572 unsigned long tunn_mode;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300573
574 bool b_is_vf;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200575 u32 drv_type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200576 struct qed_eth_stats *reset_stats;
577 struct qed_fw_data *fw_data;
578
579 u32 mcp_nvm_resp;
580
581 /* Linux specific here */
582 struct qede_dev *edev;
583 struct pci_dev *pdev;
584 int msg_enable;
585
586 struct pci_params pci_params;
587
588 struct qed_int_params int_params;
589
590 u8 protocol;
591#define IS_QED_ETH_IF(cdev) ((cdev)->protocol == QED_PROTOCOL_ETH)
592
Yuval Mintzcc875c22015-10-26 11:02:31 +0200593 /* Callbacks to protocol driver */
594 union {
595 struct qed_common_cb_ops *common;
596 struct qed_eth_cb_ops *eth;
597 } protocol_ops;
598 void *ops_cookie;
599
Tomer Tayarc965db42016-09-07 16:36:24 +0300600 struct qed_dbg_params dbg_params;
601
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300602#ifdef CONFIG_QED_LL2
603 struct qed_cb_ll2_info *ll2;
604 u8 ll2_mac_address[ETH_ALEN];
605#endif
606
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200607 const struct firmware *firmware;
Ram Amrani51ff1722016-10-01 21:59:57 +0300608
609 u32 rdma_max_sge;
610 u32 rdma_max_inline;
611 u32 rdma_max_srq_sge;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200612};
613
Yuval Mintz32a47e72016-05-11 16:36:12 +0300614#define NUM_OF_VFS(dev) MAX_NUM_VFS_BB
Yuval Mintzdacd88d2016-05-11 16:36:16 +0300615#define NUM_OF_L2_QUEUES(dev) MAX_NUM_L2_QUEUES_BB
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200616#define NUM_OF_SBS(dev) MAX_SB_PER_PATH_BB
617#define NUM_OF_ENG_PFS(dev) MAX_NUM_PFS_BB
618
619/**
620 * @brief qed_concrete_to_sw_fid - get the sw function id from
621 * the concrete value.
622 *
623 * @param concrete_fid
624 *
625 * @return inline u8
626 */
627static inline u8 qed_concrete_to_sw_fid(struct qed_dev *cdev,
628 u32 concrete_fid)
629{
Yuval Mintz4870e702016-08-22 12:03:29 +0300630 u8 vfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFID);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200631 u8 pfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_PFID);
Yuval Mintz4870e702016-08-22 12:03:29 +0300632 u8 vf_valid = GET_FIELD(concrete_fid,
633 PXP_CONCRETE_FID_VFVALID);
634 u8 sw_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200635
Yuval Mintz4870e702016-08-22 12:03:29 +0300636 if (vf_valid)
637 sw_fid = vfid + MAX_NUM_PFS;
638 else
639 sw_fid = pfid;
640
641 return sw_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200642}
643
644#define PURE_LB_TC 8
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300645#define OOO_LB_TC 9
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200646
Yuval Mintz733def62016-05-11 16:36:22 +0300647int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate);
Manish Choprabcd197c2016-04-26 10:56:08 -0400648void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev, u32 min_pf_rate);
649
Yuval Mintz733def62016-05-11 16:36:22 +0300650void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200651#define QED_LEADING_HWFN(dev) (&dev->hwfns[0])
652
653/* Other Linux specific common definitions */
654#define DP_NAME(cdev) ((cdev)->name)
655
656#define REG_ADDR(cdev, offset) (void __iomem *)((u8 __iomem *)\
657 (cdev->regview) + \
658 (offset))
659
660#define REG_RD(cdev, offset) readl(REG_ADDR(cdev, offset))
661#define REG_WR(cdev, offset, val) writel((u32)val, REG_ADDR(cdev, offset))
662#define REG_WR16(cdev, offset, val) writew((u16)val, REG_ADDR(cdev, offset))
663
664#define DOORBELL(cdev, db_addr, val) \
665 writel((u32)val, (void __iomem *)((u8 __iomem *)\
666 (cdev->doorbells) + (db_addr)))
667
668/* Prototypes */
669int qed_fill_dev_info(struct qed_dev *cdev,
670 struct qed_dev_info *dev_info);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200671void qed_link_update(struct qed_hwfn *hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200672u32 qed_unzip_data(struct qed_hwfn *p_hwfn,
673 u32 input_len, u8 *input_buf,
674 u32 max_size, u8 *unzip_buf);
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400675void qed_get_protocol_stats(struct qed_dev *cdev,
676 enum qed_mcp_protocol_type type,
677 union qed_mcp_protocol_stats *stats);
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500678int qed_slowpath_irq_req(struct qed_hwfn *hwfn);
679
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200680#endif /* _QED_H */