blob: 41eaafdfb1cd635c4150baa7a4a849afabda65f5 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Amir Vadai48ea5262014-08-25 16:06:53 +030041#include <linux/crash_dump.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Arun Sharma600634972011-07-26 16:09:06 -070043#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070044
Richard Cochran74d23cc2014-12-21 19:46:56 +010045#include <linux/timecounter.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000046
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000047#define MAX_MSIX_P_PORT 17
48#define MAX_MSIX 64
49#define MSIX_LEGACY_SZ 4
50#define MIN_MSIX_P_PORT 5
51
Eugenia Emantayev523ece82014-07-08 11:25:19 +030052#define MLX4_NUM_UP 8
53#define MLX4_NUM_TC 8
54#define MLX4_MAX_100M_UNITS_VAL 255 /*
55 * work around: can't set values
56 * greater then this value when
57 * using 100 Mbps units.
58 */
59#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
60#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
61#define MLX4_RATELIMIT_DEFAULT 0x00ff
62
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020063#define MLX4_ROCE_MAX_GIDS 128
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +020064#define MLX4_ROCE_PF_GIDS 16
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020065
Roland Dreier225c7b12007-05-08 18:00:38 -070066enum {
67 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070068 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000069 MLX4_FLAG_MASTER = 1 << 2,
70 MLX4_FLAG_SLAVE = 1 << 3,
71 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020072 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Moni Shoua53f33ae2015-02-03 16:48:33 +020073 MLX4_FLAG_BONDED = 1 << 7
Roland Dreier225c7b12007-05-08 18:00:38 -070074};
75
76enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000077 MLX4_PORT_CAP_IS_SM = 1 << 1,
78 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
79};
80
81enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000082 MLX4_MAX_PORTS = 2,
83 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070084};
85
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030086/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
87 * These qkeys must not be allowed for general use. This is a 64k range,
88 * and to test for violation, we use the mask (protect against future chg).
89 */
90#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
91#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
92
Roland Dreier225c7b12007-05-08 18:00:38 -070093enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020094 MLX4_BOARD_ID_LEN = 64
95};
96
97enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000098 MLX4_MAX_NUM_PF = 16,
Matan Barakde966c52014-11-13 14:45:33 +020099 MLX4_MAX_NUM_VF = 126,
Matan Barak1ab95d32014-03-19 18:11:50 +0200100 MLX4_MAX_NUM_VF_P_PORT = 64,
Jack Morgenstein5a2e87b2015-02-02 15:18:42 +0200101 MLX4_MFUNC_MAX = 128,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000102 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000103 MLX4_MFUNC_EQ_NUM = 4,
104 MLX4_MFUNC_MAX_EQES = 8,
105 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
106};
107
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000108/* Driver supports 3 diffrent device methods to manage traffic steering:
109 * -device managed - High level API for ib and eth flow steering. FW is
110 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000111 * - B0 steering mode - Common low level API for ib and (if supported) eth.
112 * - A0 steering mode - Limited low level API for eth. In case of IB,
113 * B0 mode is in use.
114 */
115enum {
116 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000117 MLX4_STEERING_MODE_B0,
118 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000119};
120
Matan Barak7d077cd2014-12-11 10:58:00 +0200121enum {
122 MLX4_STEERING_DMFS_A0_DEFAULT,
123 MLX4_STEERING_DMFS_A0_DYNAMIC,
124 MLX4_STEERING_DMFS_A0_STATIC,
125 MLX4_STEERING_DMFS_A0_DISABLE,
126 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
127};
128
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000129static inline const char *mlx4_steering_mode_str(int steering_mode)
130{
131 switch (steering_mode) {
132 case MLX4_STEERING_MODE_A0:
133 return "A0 steering";
134
135 case MLX4_STEERING_MODE_B0:
136 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000137
138 case MLX4_STEERING_MODE_DEVICE_MANAGED:
139 return "Device managed flow steering";
140
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000141 default:
142 return "Unrecognize steering mode";
143 }
144}
145
Jack Morgenstein623ed842011-12-13 04:10:33 +0000146enum {
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200147 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
148 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
149};
150
151enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000152 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
153 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
154 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700155 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000156 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
157 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
158 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
159 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
160 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
161 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
162 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
163 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
164 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
165 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
166 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
167 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000168 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
169 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000170 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000171 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
172 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000173 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
174 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000175 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000176 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Ido Shamay802f42a2015-04-02 16:31:06 +0300177 MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000178 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300179 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
180 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000181 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
182 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700183};
184
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300185enum {
186 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
187 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000188 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000189 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200190 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000191 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000192 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300193 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200194 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
Linus Torvalds4ba99202014-01-25 11:17:34 -0800195 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
196 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
Jack Morgenstein114840c2014-06-01 11:53:50 +0300197 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
Ido Shamay77507aa2014-09-18 11:50:59 +0300198 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200199 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200200 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
Matan Barakd475c952014-11-02 16:26:17 +0200201 MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
Matan Barak7ae0e402014-11-13 14:45:32 +0200202 MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
Matan Barakde966c52014-11-13 14:45:33 +0200203 MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
Matan Barak7d077cd2014-12-11 10:58:00 +0200204 MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200205 MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
Moni Shoua59e14e32015-02-03 16:48:32 +0200206 MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
Shani Michaelid237baa2015-03-05 20:16:12 +0200207 MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
208 MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
Matan Barak0b131562015-03-30 17:45:25 +0300209 MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
210 MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300211};
212
Or Gerlitz08ff3232012-10-21 14:59:24 +0000213enum {
Matan Barakd57febe2014-12-11 10:57:57 +0200214 MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
215 MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200216};
217
Yishai Hadas55ad3592015-01-25 16:59:42 +0200218enum {
219 MLX4_VF_CAP_FLAG_RESET = 1 << 0
220};
221
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200222/* bit enums for an 8-bit flags field indicating special use
223 * QPs which require special handling in qp_reserve_range.
224 * Currently, this only includes QPs used by the ETH interface,
225 * where we expect to use blueflame. These QPs must not have
226 * bits 6 and 7 set in their qp number.
227 *
228 * This enum may use only bits 0..7.
229 */
230enum {
Matan Barakd57febe2014-12-11 10:57:57 +0200231 MLX4_RESERVE_A0_QP = 1 << 6,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200232 MLX4_RESERVE_ETH_BF_QP = 1 << 7,
233};
234
235enum {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000236 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
Ido Shamay77507aa2014-09-18 11:50:59 +0300237 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
238 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
239 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
Or Gerlitz08ff3232012-10-21 14:59:24 +0000240};
241
242enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300243 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000244};
245
246enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300247 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
Matan Barak7d077cd2014-12-11 10:58:00 +0200248 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
249 MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
Or Gerlitz08ff3232012-10-21 14:59:24 +0000250};
251
252
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200253#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
254
255enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000256 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700257 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
258 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
259 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
260 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
261 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
Moni Shoua59e14e32015-02-03 16:48:32 +0200262 MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
Matan Barak09e05c32014-09-10 16:41:56 +0300263 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
Roland Dreier95d04f02008-07-23 08:12:26 -0700264};
265
Moni Shoua59e14e32015-02-03 16:48:32 +0200266enum {
267 MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP
268};
269
Roland Dreier225c7b12007-05-08 18:00:38 -0700270enum mlx4_event {
271 MLX4_EVENT_TYPE_COMP = 0x00,
272 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
273 MLX4_EVENT_TYPE_COMM_EST = 0x02,
274 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
275 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
276 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
277 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
278 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
279 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
280 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
281 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
282 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
283 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
284 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
285 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
286 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
287 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000288 MLX4_EVENT_TYPE_CMD = 0x0a,
289 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
290 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300291 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200292 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000293 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300294 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200295 MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000296 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700297};
298
299enum {
300 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
301 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
302};
303
304enum {
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200305 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
306 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
307};
308
309enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200310 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
311};
312
Jack Morgenstein993c4012012-08-03 08:40:48 +0000313enum slave_port_state {
314 SLAVE_PORT_DOWN = 0,
315 SLAVE_PENDING_UP,
316 SLAVE_PORT_UP,
317};
318
319enum slave_port_gen_event {
320 SLAVE_PORT_GEN_EVENT_DOWN = 0,
321 SLAVE_PORT_GEN_EVENT_UP,
322 SLAVE_PORT_GEN_EVENT_NONE,
323};
324
325enum slave_port_state_event {
326 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
327 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
328 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
329 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
330};
331
Jack Morgenstein5984be92012-03-06 15:50:49 +0200332enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700333 MLX4_PERM_LOCAL_READ = 1 << 10,
334 MLX4_PERM_LOCAL_WRITE = 1 << 11,
335 MLX4_PERM_REMOTE_READ = 1 << 12,
336 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000337 MLX4_PERM_ATOMIC = 1 << 14,
338 MLX4_PERM_BIND_MW = 1 << 15,
Matan Barake6306642014-07-31 11:01:29 +0300339 MLX4_PERM_MASK = 0xFC00
Roland Dreier225c7b12007-05-08 18:00:38 -0700340};
341
342enum {
343 MLX4_OPCODE_NOP = 0x00,
344 MLX4_OPCODE_SEND_INVAL = 0x01,
345 MLX4_OPCODE_RDMA_WRITE = 0x08,
346 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
347 MLX4_OPCODE_SEND = 0x0a,
348 MLX4_OPCODE_SEND_IMM = 0x0b,
349 MLX4_OPCODE_LSO = 0x0e,
350 MLX4_OPCODE_RDMA_READ = 0x10,
351 MLX4_OPCODE_ATOMIC_CS = 0x11,
352 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300353 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
354 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700355 MLX4_OPCODE_BIND_MW = 0x18,
356 MLX4_OPCODE_FMR = 0x19,
357 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
358 MLX4_OPCODE_CONFIG_CMD = 0x1f,
359
360 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
361 MLX4_RECV_OPCODE_SEND = 0x01,
362 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
363 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
364
365 MLX4_CQE_OPCODE_ERROR = 0x1e,
366 MLX4_CQE_OPCODE_RESIZE = 0x16,
367};
368
369enum {
370 MLX4_STAT_RATE_OFFSET = 5
371};
372
Aleksey Seninda995a82010-12-02 11:44:49 +0000373enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000374 MLX4_PROT_IB_IPV6 = 0,
375 MLX4_PROT_ETH,
376 MLX4_PROT_IB_IPV4,
377 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000378};
379
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700380enum {
381 MLX4_MTT_FLAG_PRESENT = 1
382};
383
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700384enum mlx4_qp_region {
385 MLX4_QP_REGION_FW = 0,
Matan Barakd57febe2014-12-11 10:57:57 +0200386 MLX4_QP_REGION_RSS_RAW_ETH,
387 MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700388 MLX4_QP_REGION_ETH_ADDR,
389 MLX4_QP_REGION_FC_ADDR,
390 MLX4_QP_REGION_FC_EXCH,
391 MLX4_NUM_QP_REGION
392};
393
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700394enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000395 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700396 MLX4_PORT_TYPE_IB = 1,
397 MLX4_PORT_TYPE_ETH = 2,
398 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700399};
400
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700401enum mlx4_special_vlan_idx {
402 MLX4_NO_VLAN_IDX = 0,
403 MLX4_VLAN_MISS_IDX,
404 MLX4_VLAN_REGULAR
405};
406
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000407enum mlx4_steer_type {
408 MLX4_MC_STEER = 0,
409 MLX4_UC_STEER,
410 MLX4_NUM_STEERS
411};
412
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700413enum {
414 MLX4_NUM_FEXCH = 64 * 1024,
415};
416
Eli Cohen5a0fd092010-10-07 16:24:16 +0200417enum {
418 MLX4_MAX_FAST_REG_PAGES = 511,
419};
420
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300421enum {
422 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
423 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
424 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
425};
426
427/* Port mgmt change event handling */
428enum {
429 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
430 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
431 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
432 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
433 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
434};
435
Yishai Hadasf6bc11e2015-01-25 16:59:38 +0200436enum {
437 MLX4_DEVICE_STATE_UP = 1 << 0,
438 MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
439};
440
Yishai Hadasc69453e2015-01-25 16:59:40 +0200441enum {
442 MLX4_INTERFACE_STATE_UP = 1 << 0,
443 MLX4_INTERFACE_STATE_DELETION = 1 << 1,
444};
445
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300446#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
447 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
448
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200449enum mlx4_module_id {
450 MLX4_MODULE_ID_SFP = 0x3,
451 MLX4_MODULE_ID_QSFP = 0xC,
452 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
453 MLX4_MODULE_ID_QSFP28 = 0x11,
454};
455
Or Gerlitzfc31e252015-03-18 14:57:34 +0200456enum { /* rl */
457 MLX4_QP_RATE_LIMIT_NONE = 0,
458 MLX4_QP_RATE_LIMIT_KBS = 1,
459 MLX4_QP_RATE_LIMIT_MBS = 2,
460 MLX4_QP_RATE_LIMIT_GBS = 3
461};
462
463struct mlx4_rate_limit_caps {
464 u16 num_rates; /* Number of different rates */
465 u8 min_unit;
466 u16 min_val;
467 u8 max_unit;
468 u16 max_val;
469};
470
Jack Morgensteinea54b102008-01-28 10:40:59 +0200471static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
472{
473 return (major << 32) | (minor << 16) | subminor;
474}
475
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000476struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300477 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
478 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000479 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000480 u32 base_sqpn;
481 u32 base_proxy_sqpn;
482 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000483};
484
Roland Dreier225c7b12007-05-08 18:00:38 -0700485struct mlx4_caps {
486 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000487 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700488 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700489 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700490 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800491 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700492 u64 def_mac[MLX4_MAX_PORTS + 1];
493 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700494 int gid_table_len[MLX4_MAX_PORTS + 1];
495 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000496 int trans_type[MLX4_MAX_PORTS + 1];
497 int vendor_oui[MLX4_MAX_PORTS + 1];
498 int wavelength[MLX4_MAX_PORTS + 1];
499 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700500 int local_ca_ack_delay;
501 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000502 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700503 int bf_reg_size;
504 int bf_regs_per_page;
505 int max_sq_sg;
506 int max_rq_sg;
507 int num_qps;
508 int max_wqes;
509 int max_sq_desc_sz;
510 int max_rq_desc_sz;
511 int max_qp_init_rdma;
512 int max_qp_dest_rdma;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300513 u32 *qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000514 u32 *qp0_proxy;
515 u32 *qp1_proxy;
516 u32 *qp0_tunnel;
517 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700518 int num_srqs;
519 int max_srq_wqes;
520 int max_srq_sge;
521 int reserved_srqs;
522 int num_cqs;
523 int max_cqes;
524 int reserved_cqs;
Matan Barak7ae0e402014-11-13 14:45:32 +0200525 int num_sys_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700526 int num_eqs;
527 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800528 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000529 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700530 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200531 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000532 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700533 int fmr_reserved_mtts;
534 int reserved_mtts;
535 int reserved_mrws;
536 int reserved_uars;
537 int num_mgms;
538 int num_amgms;
539 int reserved_mcgs;
540 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000541 int steering_mode;
Matan Barak7d077cd2014-12-11 10:58:00 +0200542 int dmfs_high_steer_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000543 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700544 int num_pds;
545 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700546 int max_xrcds;
547 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700548 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300549 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700550 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000551 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300552 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700553 u32 bmme_flags;
554 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700555 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700556 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700557 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300558 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700559 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
560 int reserved_qps;
561 int reserved_qps_base[MLX4_NUM_QP_REGION];
562 int log_num_macs;
563 int log_num_vlans;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700564 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
565 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000566 u8 suggested_type[MLX4_MAX_PORTS + 1];
567 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000568 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700569 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000570 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200571 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000572 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000573 u32 eqe_size;
574 u32 cqe_size;
575 u8 eqe_factor;
576 u32 userspace_caps; /* userspace must be aware of these */
577 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000578 u16 hca_core_clock;
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200579 u64 phys_port_id[MLX4_MAX_PORTS + 1];
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200580 int tunnel_offload_mode;
Shani Michaelif8c64552014-11-09 13:51:53 +0200581 u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200582 u8 alloc_res_qp_mask;
Matan Barak7d077cd2014-12-11 10:58:00 +0200583 u32 dmfs_high_rate_qpn_base;
584 u32 dmfs_high_rate_qpn_range;
Yishai Hadas55ad3592015-01-25 16:59:42 +0200585 u32 vf_caps;
Or Gerlitzfc31e252015-03-18 14:57:34 +0200586 struct mlx4_rate_limit_caps rl_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700587};
588
589struct mlx4_buf_list {
590 void *buf;
591 dma_addr_t map;
592};
593
594struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800595 struct mlx4_buf_list direct;
596 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700597 int nbufs;
598 int npages;
599 int page_shift;
600};
601
602struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000603 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700604 int order;
605 int page_shift;
606};
607
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700608enum {
609 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
610};
611
612struct mlx4_db_pgdir {
613 struct list_head list;
614 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
615 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
616 unsigned long *bits[2];
617 __be32 *db_page;
618 dma_addr_t db_dma;
619};
620
621struct mlx4_ib_user_db_page;
622
623struct mlx4_db {
624 __be32 *db;
625 union {
626 struct mlx4_db_pgdir *pgdir;
627 struct mlx4_ib_user_db_page *user_page;
628 } u;
629 dma_addr_t dma;
630 int index;
631 int order;
632};
633
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700634struct mlx4_hwq_resources {
635 struct mlx4_db db;
636 struct mlx4_mtt mtt;
637 struct mlx4_buf buf;
638};
639
Roland Dreier225c7b12007-05-08 18:00:38 -0700640struct mlx4_mr {
641 struct mlx4_mtt mtt;
642 u64 iova;
643 u64 size;
644 u32 key;
645 u32 pd;
646 u32 access;
647 int enabled;
648};
649
Shani Michaeli804d6a82013-02-06 16:19:14 +0000650enum mlx4_mw_type {
651 MLX4_MW_TYPE_1 = 1,
652 MLX4_MW_TYPE_2 = 2,
653};
654
655struct mlx4_mw {
656 u32 key;
657 u32 pd;
658 enum mlx4_mw_type type;
659 int enabled;
660};
661
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300662struct mlx4_fmr {
663 struct mlx4_mr mr;
664 struct mlx4_mpt_entry *mpt;
665 __be64 *mtts;
666 dma_addr_t dma_handle;
667 int max_pages;
668 int max_maps;
669 int maps;
670 u8 page_shift;
671};
672
Roland Dreier225c7b12007-05-08 18:00:38 -0700673struct mlx4_uar {
674 unsigned long pfn;
675 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000676 struct list_head bf_list;
677 unsigned free_bf_bmap;
678 void __iomem *map;
679 void __iomem *bf_map;
680};
681
682struct mlx4_bf {
Eric Dumazet7dfa4b42014-10-05 12:35:09 +0300683 unsigned int offset;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000684 int buf_size;
685 struct mlx4_uar *uar;
686 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700687};
688
689struct mlx4_cq {
690 void (*comp) (struct mlx4_cq *);
691 void (*event) (struct mlx4_cq *, enum mlx4_event);
692
693 struct mlx4_uar *uar;
694
695 u32 cons_index;
696
Yuval Atias2eacc232014-05-14 12:15:10 +0300697 u16 irq;
Roland Dreier225c7b12007-05-08 18:00:38 -0700698 __be32 *set_ci_db;
699 __be32 *arm_db;
700 int arm_sn;
701
702 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800703 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700704
705 atomic_t refcount;
706 struct completion free;
Matan Barak3dca0f422014-12-11 10:57:53 +0200707 struct {
708 struct list_head list;
709 void (*comp)(struct mlx4_cq *);
710 void *priv;
711 } tasklet_ctx;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200712 int reset_notify_added;
713 struct list_head reset_notify;
Roland Dreier225c7b12007-05-08 18:00:38 -0700714};
715
716struct mlx4_qp {
717 void (*event) (struct mlx4_qp *, enum mlx4_event);
718
719 int qpn;
720
721 atomic_t refcount;
722 struct completion free;
723};
724
725struct mlx4_srq {
726 void (*event) (struct mlx4_srq *, enum mlx4_event);
727
728 int srqn;
729 int max;
730 int max_gs;
731 int wqe_shift;
732
733 atomic_t refcount;
734 struct completion free;
735};
736
737struct mlx4_av {
738 __be32 port_pd;
739 u8 reserved1;
740 u8 g_slid;
741 __be16 dlid;
742 u8 reserved2;
743 u8 gid_index;
744 u8 stat_rate;
745 u8 hop_limit;
746 __be32 sl_tclass_flowlabel;
747 u8 dgid[16];
748};
749
Eli Cohenfa417f72010-10-24 21:08:52 -0700750struct mlx4_eth_av {
751 __be32 port_pd;
752 u8 reserved1;
753 u8 smac_idx;
754 u16 reserved2;
755 u8 reserved3;
756 u8 gid_index;
757 u8 stat_rate;
758 u8 hop_limit;
759 __be32 sl_tclass_flowlabel;
760 u8 dgid[16];
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +0200761 u8 s_mac[6];
762 u8 reserved4[2];
Eli Cohenfa417f72010-10-24 21:08:52 -0700763 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700764 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700765};
766
767union mlx4_ext_av {
768 struct mlx4_av ib;
769 struct mlx4_eth_av eth;
770};
771
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000772struct mlx4_counter {
773 u8 reserved1[3];
774 u8 counter_mode;
775 __be32 num_ifc;
776 u32 reserved2[2];
777 __be64 rx_frames;
778 __be64 rx_bytes;
779 __be64 tx_frames;
780 __be64 tx_bytes;
781};
782
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200783struct mlx4_quotas {
784 int qp;
785 int cq;
786 int srq;
787 int mpt;
788 int mtt;
789 int counter;
790 int xrcd;
791};
792
Matan Barak1ab95d32014-03-19 18:11:50 +0200793struct mlx4_vf_dev {
794 u8 min_port;
795 u8 n_ports;
796};
797
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200798struct mlx4_dev_persistent {
Roland Dreier225c7b12007-05-08 18:00:38 -0700799 struct pci_dev *pdev;
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200800 struct mlx4_dev *dev;
801 int nvfs[MLX4_MAX_PORTS + 1];
802 int num_vfs;
Yishai Hadasdd0eefe2015-01-25 16:59:36 +0200803 enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
804 enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
Yishai Hadasad9a0bf2015-01-25 16:59:37 +0200805 struct work_struct catas_work;
806 struct workqueue_struct *catas_wq;
Yishai Hadasf6bc11e2015-01-25 16:59:38 +0200807 struct mutex device_state_mutex; /* protect HW state */
808 u8 state;
Yishai Hadasc69453e2015-01-25 16:59:40 +0200809 struct mutex interface_state_mutex; /* protect SW state */
810 u8 interface_state;
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200811};
812
813struct mlx4_dev {
814 struct mlx4_dev_persistent *persist;
Roland Dreier225c7b12007-05-08 18:00:38 -0700815 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000816 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700817 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000818 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200819 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700820 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000821 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200822 char board_id[MLX4_BOARD_ID_LEN];
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200823 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000824 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000825 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
826 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Matan Barak1ab95d32014-03-19 18:11:50 +0200827 struct mlx4_vf_dev *dev_vfs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700828};
829
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300830struct mlx4_eqe {
831 u8 reserved1;
832 u8 type;
833 u8 reserved2;
834 u8 subtype;
835 union {
836 u32 raw[6];
837 struct {
838 __be32 cqn;
839 } __packed comp;
840 struct {
841 u16 reserved1;
842 __be16 token;
843 u32 reserved2;
844 u8 reserved3[3];
845 u8 status;
846 __be64 out_param;
847 } __packed cmd;
848 struct {
849 __be32 qpn;
850 } __packed qp;
851 struct {
852 __be32 srqn;
853 } __packed srq;
854 struct {
855 __be32 cqn;
856 u32 reserved1;
857 u8 reserved2[3];
858 u8 syndrome;
859 } __packed cq_err;
860 struct {
861 u32 reserved1[2];
862 __be32 port;
863 } __packed port_change;
864 struct {
865 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
866 u32 reserved;
867 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
868 } __packed comm_channel_arm;
869 struct {
870 u8 port;
871 u8 reserved[3];
872 __be64 mac;
873 } __packed mac_update;
874 struct {
875 __be32 slave_id;
876 } __packed flr_event;
877 struct {
878 __be16 current_temperature;
879 __be16 warning_threshold;
880 } __packed warming;
881 struct {
882 u8 reserved[3];
883 u8 port;
884 union {
885 struct {
886 __be16 mstr_sm_lid;
887 __be16 port_lid;
888 __be32 changed_attr;
889 u8 reserved[3];
890 u8 mstr_sm_sl;
891 __be64 gid_prefix;
892 } __packed port_info;
893 struct {
894 __be32 block_ptr;
895 __be32 tbl_entries_mask;
896 } __packed tbl_change_info;
897 } params;
898 } __packed port_mgmt_change;
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200899 struct {
900 u8 reserved[3];
901 u8 port;
902 u32 reserved1[5];
903 } __packed bad_cable;
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300904 } event;
905 u8 slave_id;
906 u8 reserved3[2];
907 u8 owner;
908} __packed;
909
Roland Dreier225c7b12007-05-08 18:00:38 -0700910struct mlx4_init_port_param {
911 int set_guid0;
912 int set_node_guid;
913 int set_si_guid;
914 u16 mtu;
915 int port_width_cap;
916 u16 vl_cap;
917 u16 max_gid;
918 u16 max_pkey;
919 u64 guid0;
920 u64 node_guid;
921 u64 si_guid;
922};
923
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200924#define MAD_IFC_DATA_SZ 192
925/* MAD IFC Mailbox */
926struct mlx4_mad_ifc {
927 u8 base_version;
928 u8 mgmt_class;
929 u8 class_version;
930 u8 method;
931 __be16 status;
932 __be16 class_specific;
933 __be64 tid;
934 __be16 attr_id;
935 __be16 resv;
936 __be32 attr_mod;
937 __be64 mkey;
938 __be16 dr_slid;
939 __be16 dr_dlid;
940 u8 reserved[28];
941 u8 data[MAD_IFC_DATA_SZ];
942} __packed;
943
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700944#define mlx4_foreach_port(port, dev, type) \
945 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000946 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700947
Jack Morgenstein026149c2012-08-03 08:40:55 +0000948#define mlx4_foreach_non_ib_transport_port(port, dev) \
949 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
950 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
951
Jack Morgenstein65dab252011-12-13 04:10:41 +0000952#define mlx4_foreach_ib_transport_port(port, dev) \
953 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
954 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
955 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700956
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300957#define MLX4_INVALID_SLAVE_ID 0xFF
958
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300959void handle_port_mgmt_change_event(struct work_struct *work);
960
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300961static inline int mlx4_master_func_num(struct mlx4_dev *dev)
962{
963 return dev->caps.function;
964}
965
Jack Morgenstein623ed842011-12-13 04:10:33 +0000966static inline int mlx4_is_master(struct mlx4_dev *dev)
967{
968 return dev->flags & MLX4_FLAG_MASTER;
969}
970
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200971static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
972{
973 return dev->phys_caps.base_sqpn + 8 +
974 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
975}
976
Jack Morgenstein623ed842011-12-13 04:10:33 +0000977static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
978{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000979 return (qpn < dev->phys_caps.base_sqpn + 8 +
Matan Barakd57febe2014-12-11 10:57:57 +0200980 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
981 qpn >= dev->phys_caps.base_sqpn) ||
982 (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
Jack Morgensteine2c76822012-08-03 08:40:41 +0000983}
984
985static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
986{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000987 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000988
Jack Morgenstein47605df2012-08-03 08:40:57 +0000989 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000990 return 1;
991
992 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000993}
994
995static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
996{
997 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
998}
999
1000static inline int mlx4_is_slave(struct mlx4_dev *dev)
1001{
1002 return dev->flags & MLX4_FLAG_SLAVE;
1003}
Eli Cohenfa417f72010-10-24 21:08:52 -07001004
Roland Dreier225c7b12007-05-08 18:00:38 -07001005int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
Jiri Kosina40f22872014-05-11 15:15:12 +03001006 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001007void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -08001008static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
1009{
Jack Morgenstein313abe52008-01-28 10:40:51 +02001010 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -08001011 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -08001012 else
Roland Dreierb57aacf2008-02-06 21:17:59 -08001013 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -08001014 (offset & (PAGE_SIZE - 1));
1015}
Roland Dreier225c7b12007-05-08 18:00:38 -07001016
1017int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
1018void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -07001019int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1020void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -07001021
1022int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
1023void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +02001024int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001025void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -07001026
1027int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
1028 struct mlx4_mtt *mtt);
1029void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1030u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1031
1032int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1033 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +00001034int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -07001035int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +00001036int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1037 struct mlx4_mw *mw);
1038void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1039int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -07001040int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1041 int start_index, int npages, u64 *page_list);
1042int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
Jiri Kosina40f22872014-05-11 15:15:12 +03001043 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001044
Jiri Kosina40f22872014-05-11 15:15:12 +03001045int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
1046 gfp_t gfp);
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001047void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1048
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -07001049int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
1050 int size, int max_direct);
1051void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1052 int size);
1053
Roland Dreier225c7b12007-05-08 18:00:38 -07001054int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -07001055 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +00001056 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -07001057void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
Eugenia Emantayevddae0342014-12-11 10:57:54 +02001058int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1059 int *base, u8 flags);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001060void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1061
Jiri Kosina40f22872014-05-11 15:15:12 +03001062int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
1063 gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001064void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1065
Sean Hefty18abd5e2011-06-02 10:43:26 -07001066int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1067 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001068void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1069int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +03001070int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -07001071
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001072int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -07001073int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1074
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001075int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1076 int block_mcast_loopback, enum mlx4_protocol prot);
1077int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1078 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -07001079int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001080 u8 port, int block_mcast_loopback,
1081 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +00001082int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001083 enum mlx4_protocol protocol, u64 reg_id);
1084
1085enum {
1086 MLX4_DOMAIN_UVERBS = 0x1000,
1087 MLX4_DOMAIN_ETHTOOL = 0x2000,
1088 MLX4_DOMAIN_RFS = 0x3000,
1089 MLX4_DOMAIN_NIC = 0x5000,
1090};
1091
1092enum mlx4_net_trans_rule_id {
1093 MLX4_NET_TRANS_RULE_ID_ETH = 0,
1094 MLX4_NET_TRANS_RULE_ID_IB,
1095 MLX4_NET_TRANS_RULE_ID_IPV6,
1096 MLX4_NET_TRANS_RULE_ID_IPV4,
1097 MLX4_NET_TRANS_RULE_ID_TCP,
1098 MLX4_NET_TRANS_RULE_ID_UDP,
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001099 MLX4_NET_TRANS_RULE_ID_VXLAN,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001100 MLX4_NET_TRANS_RULE_NUM, /* should be last */
1101};
1102
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +00001103extern const u16 __sw_id_hw[];
1104
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +00001105static inline int map_hw_to_sw_id(u16 header_id)
1106{
1107
1108 int i;
1109 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1110 if (header_id == __sw_id_hw[i])
1111 return i;
1112 }
1113 return -EINVAL;
1114}
1115
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001116enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +00001117 MLX4_FS_REGULAR = 1,
1118 MLX4_FS_ALL_DEFAULT,
1119 MLX4_FS_MC_DEFAULT,
1120 MLX4_FS_UC_SNIFFER,
1121 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001122 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001123};
1124
1125struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -07001126 u8 dst_mac[ETH_ALEN];
1127 u8 dst_mac_msk[ETH_ALEN];
1128 u8 src_mac[ETH_ALEN];
1129 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001130 u8 ether_type_enable;
1131 __be16 ether_type;
1132 __be16 vlan_id_msk;
1133 __be16 vlan_id;
1134};
1135
1136struct mlx4_spec_tcp_udp {
1137 __be16 dst_port;
1138 __be16 dst_port_msk;
1139 __be16 src_port;
1140 __be16 src_port_msk;
1141};
1142
1143struct mlx4_spec_ipv4 {
1144 __be32 dst_ip;
1145 __be32 dst_ip_msk;
1146 __be32 src_ip;
1147 __be32 src_ip_msk;
1148};
1149
1150struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001151 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001152 __be32 qpn_msk;
1153 u8 dst_gid[16];
1154 u8 dst_gid_msk[16];
1155};
1156
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001157struct mlx4_spec_vxlan {
1158 __be32 vni;
1159 __be32 vni_mask;
1160
1161};
1162
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001163struct mlx4_spec_list {
1164 struct list_head list;
1165 enum mlx4_net_trans_rule_id id;
1166 union {
1167 struct mlx4_spec_eth eth;
1168 struct mlx4_spec_ib ib;
1169 struct mlx4_spec_ipv4 ipv4;
1170 struct mlx4_spec_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001171 struct mlx4_spec_vxlan vxlan;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001172 };
1173};
1174
1175enum mlx4_net_trans_hw_rule_queue {
1176 MLX4_NET_TRANS_Q_FIFO,
1177 MLX4_NET_TRANS_Q_LIFO,
1178};
1179
1180struct mlx4_net_trans_rule {
1181 struct list_head list;
1182 enum mlx4_net_trans_hw_rule_queue queue_mode;
1183 bool exclusive;
1184 bool allow_loopback;
1185 enum mlx4_net_trans_promisc_mode promisc_mode;
1186 u8 port;
1187 u16 priority;
1188 u32 qpn;
1189};
1190
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001191struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +00001192 __be16 prio;
1193 u8 type;
1194 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001195 u8 rsvd1;
1196 u8 funcid;
1197 u8 vep;
1198 u8 port;
1199 __be32 qpn;
1200 __be32 rsvd2;
1201};
1202
1203struct mlx4_net_trans_rule_hw_ib {
1204 u8 size;
1205 u8 rsvd1;
1206 __be16 id;
1207 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001208 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001209 __be32 qpn_mask;
1210 u8 dst_gid[16];
1211 u8 dst_gid_msk[16];
1212} __packed;
1213
1214struct mlx4_net_trans_rule_hw_eth {
1215 u8 size;
1216 u8 rsvd;
1217 __be16 id;
1218 u8 rsvd1[6];
1219 u8 dst_mac[6];
1220 u16 rsvd2;
1221 u8 dst_mac_msk[6];
1222 u16 rsvd3;
1223 u8 src_mac[6];
1224 u16 rsvd4;
1225 u8 src_mac_msk[6];
1226 u8 rsvd5;
1227 u8 ether_type_enable;
1228 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001229 __be16 vlan_tag_msk;
1230 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001231} __packed;
1232
1233struct mlx4_net_trans_rule_hw_tcp_udp {
1234 u8 size;
1235 u8 rsvd;
1236 __be16 id;
1237 __be16 rsvd1[3];
1238 __be16 dst_port;
1239 __be16 rsvd2;
1240 __be16 dst_port_msk;
1241 __be16 rsvd3;
1242 __be16 src_port;
1243 __be16 rsvd4;
1244 __be16 src_port_msk;
1245} __packed;
1246
1247struct mlx4_net_trans_rule_hw_ipv4 {
1248 u8 size;
1249 u8 rsvd;
1250 __be16 id;
1251 __be32 rsvd1;
1252 __be32 dst_ip;
1253 __be32 dst_ip_msk;
1254 __be32 src_ip;
1255 __be32 src_ip_msk;
1256} __packed;
1257
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001258struct mlx4_net_trans_rule_hw_vxlan {
1259 u8 size;
1260 u8 rsvd;
1261 __be16 id;
1262 __be32 rsvd1;
1263 __be32 vni;
1264 __be32 vni_mask;
1265} __packed;
1266
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001267struct _rule_hw {
1268 union {
1269 struct {
1270 u8 size;
1271 u8 rsvd;
1272 __be16 id;
1273 };
1274 struct mlx4_net_trans_rule_hw_eth eth;
1275 struct mlx4_net_trans_rule_hw_ib ib;
1276 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1277 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001278 struct mlx4_net_trans_rule_hw_vxlan vxlan;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001279 };
1280};
1281
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001282enum {
1283 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1284 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1285 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1286 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1287 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1288};
1289
1290
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001291int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1292 enum mlx4_net_trans_promisc_mode mode);
1293int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1294 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001295int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1296int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1297int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1298int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1299int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001300
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001301int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1302void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001303int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1304int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001305int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1306 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1307int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1308 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +00001309int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1310int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1311 u8 *pg, u16 *ratelimit);
Or Gerlitz1b136de2014-03-27 14:02:04 +02001312int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
Matan Barakdd5f03b2013-12-12 18:03:11 +02001313int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001314int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001315int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001316void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001317
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001318int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1319 int npages, u64 iova, u32 *lkey, u32 *rkey);
1320int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1321 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1322int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1323void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1324 u32 *lkey, u32 *rkey);
1325int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1326int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001327int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001328int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1329 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001330void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001331
Amir Vadai35f6f452014-06-29 11:54:55 +03001332int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1333
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001334int mlx4_get_phys_port_id(struct mlx4_dev *dev);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001335int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1336int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1337
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001338int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1339void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1340
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001341int mlx4_flow_attach(struct mlx4_dev *dev,
1342 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1343int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001344int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1345 enum mlx4_net_trans_promisc_mode flow_type);
1346int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1347 enum mlx4_net_trans_rule_id id);
1348int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001349
Or Gerlitzb95089d2014-08-27 16:47:48 +03001350int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1351 int port, int qpn, u16 prio, u64 *reg_id);
1352
Jack Morgenstein54679e12012-08-03 08:40:43 +00001353void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1354 int i, int val);
1355
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001356int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1357
Jack Morgenstein993c4012012-08-03 08:40:48 +00001358int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1359int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1360int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1361int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1362int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1363enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1364int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1365
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001366void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1367__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein9cd59352014-03-12 12:00:38 +02001368
1369int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1370 int *slave_id);
1371int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1372 u8 *gid);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001373
Matan Barak4de65802013-11-07 15:25:14 +02001374int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1375 u32 max_range_qpn);
1376
Amir Vadaiec693d42013-04-23 06:06:49 +00001377cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1378
Matan Barakf74462a2014-03-19 18:11:51 +02001379struct mlx4_active_ports {
1380 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1381};
1382/* Returns a bitmap of the physical ports which are assigned to slave */
1383struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1384
1385/* Returns the physical port that represents the virtual port of the slave, */
1386/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1387/* mapping is returned. */
1388int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1389
1390struct mlx4_slaves_pport {
1391 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1392};
1393/* Returns a bitmap of all slaves that are assigned to port. */
1394struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1395 int port);
1396
1397/* Returns a bitmap of all slaves that are assigned exactly to all the */
1398/* the ports that are set in crit_ports. */
1399struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1400 struct mlx4_dev *dev,
1401 const struct mlx4_active_ports *crit_ports);
1402
1403/* Returns the slave's virtual port that represents the physical port. */
1404int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1405
Matan Barak449fc482014-03-19 18:11:52 +02001406int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
Or Gerlitzd18f1412014-03-27 14:02:03 +02001407
1408int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
Moni Shoua59e14e32015-02-03 16:48:32 +02001409int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
1410int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
Jack Morgenstein97982f52014-05-29 16:31:02 +03001411int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03001412int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1413int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1414 int enable);
Matan Barake6306642014-07-31 11:01:29 +03001415int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1416 struct mlx4_mpt_entry ***mpt_entry);
1417int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1418 struct mlx4_mpt_entry **mpt_entry);
1419int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1420 u32 pdn);
1421int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1422 struct mlx4_mpt_entry *mpt_entry,
1423 u32 access);
1424void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1425 struct mlx4_mpt_entry **mpt_entry);
1426void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1427int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1428 u64 iova, u64 size, int npages,
1429 int page_shift, struct mlx4_mpt_entry *mpt_entry);
Amir Vadai2599d852014-07-22 15:44:11 +03001430
Saeed Mahameed32a173c2014-10-27 11:37:35 +02001431int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1432 u16 offset, u16 size, u8 *data);
1433
Amir Vadai2599d852014-07-22 15:44:11 +03001434/* Returns true if running in low memory profile (kdump kernel) */
1435static inline bool mlx4_low_memory_profile(void)
1436{
Amir Vadai48ea5262014-08-25 16:06:53 +03001437 return is_kdump_kernel();
Amir Vadai2599d852014-07-22 15:44:11 +03001438}
1439
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02001440/* ACCESS REG commands */
1441enum mlx4_access_reg_method {
1442 MLX4_ACCESS_REG_QUERY = 0x1,
1443 MLX4_ACCESS_REG_WRITE = 0x2,
1444};
1445
1446/* ACCESS PTYS Reg command */
1447enum mlx4_ptys_proto {
1448 MLX4_PTYS_IB = 1<<0,
1449 MLX4_PTYS_EN = 1<<2,
1450};
1451
1452struct mlx4_ptys_reg {
1453 u8 resrvd1;
1454 u8 local_port;
1455 u8 resrvd2;
1456 u8 proto_mask;
1457 __be32 resrvd3[2];
1458 __be32 eth_proto_cap;
1459 __be16 ib_width_cap;
1460 __be16 ib_speed_cap;
1461 __be32 resrvd4;
1462 __be32 eth_proto_admin;
1463 __be16 ib_width_admin;
1464 __be16 ib_speed_admin;
1465 __be32 resrvd5;
1466 __be32 eth_proto_oper;
1467 __be16 ib_width_oper;
1468 __be16 ib_speed_oper;
1469 __be32 resrvd6;
1470 __be32 eth_proto_lp_adv;
1471} __packed;
1472
1473int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1474 enum mlx4_access_reg_method method,
1475 struct mlx4_ptys_reg *ptys_reg);
1476
Roland Dreier225c7b12007-05-08 18:00:38 -07001477#endif /* MLX4_DEVICE_H */