blob: 84fd3eef0010ff6080a1d173db01727a90d4210f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19#define BITS_PER_BYTE 8
20#define OFDM_PLCP_BITS 22
21#define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
22#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
23#define L_STF 8
24#define L_LTF 8
25#define L_SIG 4
26#define HT_SIG 8
27#define HT_STF 4
28#define HT_LTF(_ns) (4 * (_ns))
29#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
33
34#define OFDM_SIFS_TIME 16
35
36static u32 bits_per_symbol[][2] = {
37 /* 20MHz 40MHz */
38 { 26, 54 }, /* 0: BPSK */
39 { 52, 108 }, /* 1: QPSK 1/2 */
40 { 78, 162 }, /* 2: QPSK 3/4 */
41 { 104, 216 }, /* 3: 16-QAM 1/2 */
42 { 156, 324 }, /* 4: 16-QAM 3/4 */
43 { 208, 432 }, /* 5: 64-QAM 2/3 */
44 { 234, 486 }, /* 6: 64-QAM 3/4 */
45 { 260, 540 }, /* 7: 64-QAM 5/6 */
46 { 52, 108 }, /* 8: BPSK */
47 { 104, 216 }, /* 9: QPSK 1/2 */
48 { 156, 324 }, /* 10: QPSK 3/4 */
49 { 208, 432 }, /* 11: 16-QAM 1/2 */
50 { 312, 648 }, /* 12: 16-QAM 3/4 */
51 { 416, 864 }, /* 13: 64-QAM 2/3 */
52 { 468, 972 }, /* 14: 64-QAM 3/4 */
53 { 520, 1080 }, /* 15: 64-QAM 5/6 */
54};
55
56#define IS_HT_RATE(_rate) ((_rate) & 0x80)
57
Sujithe8324352009-01-16 21:38:42 +053058static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
59 struct ath_atx_tid *tid,
60 struct list_head *bf_head);
61static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
62 struct list_head *bf_q,
63 int txok, int sendbar);
64static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
65 struct list_head *head);
66static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
67
68/*********************/
69/* Aggregation logic */
70/*********************/
71
72static int ath_aggr_query(struct ath_softc *sc, struct ath_node *an, u8 tidno)
73{
74 struct ath_atx_tid *tid;
75 tid = ATH_AN_2_TID(an, tidno);
76
77 if (tid->state & AGGR_ADDBA_COMPLETE ||
78 tid->state & AGGR_ADDBA_PROGRESS)
79 return 1;
80 else
81 return 0;
82}
83
84static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
85{
86 struct ath_atx_ac *ac = tid->ac;
87
88 if (tid->paused)
89 return;
90
91 if (tid->sched)
92 return;
93
94 tid->sched = true;
95 list_add_tail(&tid->list, &ac->tid_q);
96
97 if (ac->sched)
98 return;
99
100 ac->sched = true;
101 list_add_tail(&ac->list, &txq->axq_acq);
102}
103
104static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
105{
106 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
107
108 spin_lock_bh(&txq->axq_lock);
109 tid->paused++;
110 spin_unlock_bh(&txq->axq_lock);
111}
112
113static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
114{
115 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
116
117 ASSERT(tid->paused > 0);
118 spin_lock_bh(&txq->axq_lock);
119
120 tid->paused--;
121
122 if (tid->paused > 0)
123 goto unlock;
124
125 if (list_empty(&tid->buf_q))
126 goto unlock;
127
128 ath_tx_queue_tid(txq, tid);
129 ath_txq_schedule(sc, txq);
130unlock:
131 spin_unlock_bh(&txq->axq_lock);
132}
133
134static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
135{
136 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
137 struct ath_buf *bf;
138 struct list_head bf_head;
139 INIT_LIST_HEAD(&bf_head);
140
141 ASSERT(tid->paused > 0);
142 spin_lock_bh(&txq->axq_lock);
143
144 tid->paused--;
145
146 if (tid->paused > 0) {
147 spin_unlock_bh(&txq->axq_lock);
148 return;
149 }
150
151 while (!list_empty(&tid->buf_q)) {
152 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
153 ASSERT(!bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530154 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530155 ath_tx_send_normal(sc, txq, tid, &bf_head);
156 }
157
158 spin_unlock_bh(&txq->axq_lock);
159}
160
161static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
162 int seqno)
163{
164 int index, cindex;
165
166 index = ATH_BA_INDEX(tid->seq_start, seqno);
167 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
168
169 tid->tx_buf[cindex] = NULL;
170
171 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
172 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
173 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
174 }
175}
176
177static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
178 struct ath_buf *bf)
179{
180 int index, cindex;
181
182 if (bf_isretried(bf))
183 return;
184
185 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
186 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
187
188 ASSERT(tid->tx_buf[cindex] == NULL);
189 tid->tx_buf[cindex] = bf;
190
191 if (index >= ((tid->baw_tail - tid->baw_head) &
192 (ATH_TID_MAX_BUFS - 1))) {
193 tid->baw_tail = cindex;
194 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
195 }
196}
197
198/*
199 * TODO: For frame(s) that are in the retry state, we will reuse the
200 * sequence number(s) without setting the retry bit. The
201 * alternative is to give up on these and BAR the receiver's window
202 * forward.
203 */
204static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
205 struct ath_atx_tid *tid)
206
207{
208 struct ath_buf *bf;
209 struct list_head bf_head;
210 INIT_LIST_HEAD(&bf_head);
211
212 for (;;) {
213 if (list_empty(&tid->buf_q))
214 break;
Sujithe8324352009-01-16 21:38:42 +0530215
Sujithd43f30152009-01-16 21:38:53 +0530216 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
217 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530218
219 if (bf_isretried(bf))
220 ath_tx_update_baw(sc, tid, bf->bf_seqno);
221
222 spin_unlock(&txq->axq_lock);
223 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
224 spin_lock(&txq->axq_lock);
225 }
226
227 tid->seq_next = tid->seq_start;
228 tid->baw_tail = tid->baw_head;
229}
230
231static void ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf)
232{
233 struct sk_buff *skb;
234 struct ieee80211_hdr *hdr;
235
236 bf->bf_state.bf_type |= BUF_RETRY;
237 bf->bf_retries++;
238
239 skb = bf->bf_mpdu;
240 hdr = (struct ieee80211_hdr *)skb->data;
241 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
242}
243
Sujithd43f30152009-01-16 21:38:53 +0530244static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
245{
246 struct ath_buf *tbf;
247
248 spin_lock_bh(&sc->tx.txbuflock);
249 ASSERT(!list_empty((&sc->tx.txbuf)));
250 tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
251 list_del(&tbf->list);
252 spin_unlock_bh(&sc->tx.txbuflock);
253
254 ATH_TXBUF_RESET(tbf);
255
256 tbf->bf_mpdu = bf->bf_mpdu;
257 tbf->bf_buf_addr = bf->bf_buf_addr;
258 *(tbf->bf_desc) = *(bf->bf_desc);
259 tbf->bf_state = bf->bf_state;
260 tbf->bf_dmacontext = bf->bf_dmacontext;
261
262 return tbf;
263}
264
265static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
266 struct ath_buf *bf, struct list_head *bf_q,
267 int txok)
Sujithe8324352009-01-16 21:38:42 +0530268{
269 struct ath_node *an = NULL;
270 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530271 struct ieee80211_sta *sta;
272 struct ieee80211_hdr *hdr;
Sujithe8324352009-01-16 21:38:42 +0530273 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530274 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530275 struct ath_desc *ds = bf_last->bf_desc;
Sujithe8324352009-01-16 21:38:42 +0530276 struct list_head bf_head, bf_pending;
277 u16 seq_st = 0;
278 u32 ba[WME_BA_BMP_SIZE >> 5];
279 int isaggr, txfail, txpending, sendbar = 0, needreset = 0;
280
281 skb = (struct sk_buff *)bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530282 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530283
Sujith1286ec62009-01-27 13:30:37 +0530284 rcu_read_lock();
285
286 sta = ieee80211_find_sta(sc->hw, hdr->addr1);
287 if (!sta) {
288 rcu_read_unlock();
289 return;
Sujithe8324352009-01-16 21:38:42 +0530290 }
291
Sujith1286ec62009-01-27 13:30:37 +0530292 an = (struct ath_node *)sta->drv_priv;
293 tid = ATH_AN_2_TID(an, bf->bf_tidno);
294
Sujithe8324352009-01-16 21:38:42 +0530295 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530296 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530297
Sujithd43f30152009-01-16 21:38:53 +0530298 if (isaggr && txok) {
299 if (ATH_DS_TX_BA(ds)) {
300 seq_st = ATH_DS_BA_SEQ(ds);
301 memcpy(ba, ATH_DS_BA_BITMAP(ds),
302 WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530303 } else {
Sujithd43f30152009-01-16 21:38:53 +0530304 /*
305 * AR5416 can become deaf/mute when BA
306 * issue happens. Chip needs to be reset.
307 * But AP code may have sychronization issues
308 * when perform internal reset in this routine.
309 * Only enable reset in STA mode for now.
310 */
Sujith2660b812009-02-09 13:27:26 +0530311 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530312 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530313 }
314 }
315
316 INIT_LIST_HEAD(&bf_pending);
317 INIT_LIST_HEAD(&bf_head);
318
319 while (bf) {
320 txfail = txpending = 0;
321 bf_next = bf->bf_next;
322
323 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
324 /* transmit completion, subframe is
325 * acked by block ack */
326 } else if (!isaggr && txok) {
327 /* transmit completion */
328 } else {
Sujithe8324352009-01-16 21:38:42 +0530329 if (!(tid->state & AGGR_CLEANUP) &&
330 ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
331 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
332 ath_tx_set_retry(sc, bf);
333 txpending = 1;
334 } else {
335 bf->bf_state.bf_type |= BUF_XRETRY;
336 txfail = 1;
337 sendbar = 1;
338 }
339 } else {
340 /*
341 * cleanup in progress, just fail
342 * the un-acked sub-frames
343 */
344 txfail = 1;
345 }
346 }
347
348 if (bf_next == NULL) {
Sujithd43f30152009-01-16 21:38:53 +0530349 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530350 } else {
351 ASSERT(!list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530352 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530353 }
354
355 if (!txpending) {
356 /*
357 * complete the acked-ones/xretried ones; update
358 * block-ack window
359 */
360 spin_lock_bh(&txq->axq_lock);
361 ath_tx_update_baw(sc, tid, bf->bf_seqno);
362 spin_unlock_bh(&txq->axq_lock);
363
364 ath_tx_complete_buf(sc, bf, &bf_head, !txfail, sendbar);
365 } else {
Sujithd43f30152009-01-16 21:38:53 +0530366 /* retry the un-acked ones */
Sujithe8324352009-01-16 21:38:42 +0530367 if (bf->bf_next == NULL &&
368 bf_last->bf_status & ATH_BUFSTATUS_STALE) {
369 struct ath_buf *tbf;
370
Sujithd43f30152009-01-16 21:38:53 +0530371 tbf = ath_clone_txbuf(sc, bf_last);
372 ath9k_hw_cleartxdesc(sc->sc_ah, tbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530373 list_add_tail(&tbf->list, &bf_head);
374 } else {
375 /*
376 * Clear descriptor status words for
377 * software retry
378 */
Sujithd43f30152009-01-16 21:38:53 +0530379 ath9k_hw_cleartxdesc(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530380 }
381
382 /*
383 * Put this buffer to the temporary pending
384 * queue to retain ordering
385 */
386 list_splice_tail_init(&bf_head, &bf_pending);
387 }
388
389 bf = bf_next;
390 }
391
392 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530393 if (tid->baw_head == tid->baw_tail) {
394 tid->state &= ~AGGR_ADDBA_COMPLETE;
395 tid->addba_exchangeattempts = 0;
Sujithe8324352009-01-16 21:38:42 +0530396 tid->state &= ~AGGR_CLEANUP;
397
398 /* send buffered frames as singles */
399 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530400 }
Sujith1286ec62009-01-27 13:30:37 +0530401 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530402 return;
403 }
404
Sujithd43f30152009-01-16 21:38:53 +0530405 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530406 if (!list_empty(&bf_pending)) {
407 spin_lock_bh(&txq->axq_lock);
408 list_splice(&bf_pending, &tid->buf_q);
409 ath_tx_queue_tid(txq, tid);
410 spin_unlock_bh(&txq->axq_lock);
411 }
412
Sujith1286ec62009-01-27 13:30:37 +0530413 rcu_read_unlock();
414
Sujithe8324352009-01-16 21:38:42 +0530415 if (needreset)
416 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530417}
418
419static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
420 struct ath_atx_tid *tid)
421{
422 struct ath_rate_table *rate_table = sc->cur_rate_table;
423 struct sk_buff *skb;
424 struct ieee80211_tx_info *tx_info;
425 struct ieee80211_tx_rate *rates;
426 struct ath_tx_info_priv *tx_info_priv;
Sujithd43f30152009-01-16 21:38:53 +0530427 u32 max_4ms_framelen, frmlen;
Sujithe8324352009-01-16 21:38:42 +0530428 u16 aggr_limit, legacy = 0, maxampdu;
429 int i;
430
431 skb = (struct sk_buff *)bf->bf_mpdu;
432 tx_info = IEEE80211_SKB_CB(skb);
433 rates = tx_info->control.rates;
Sujithd43f30152009-01-16 21:38:53 +0530434 tx_info_priv = (struct ath_tx_info_priv *)tx_info->rate_driver_data[0];
Sujithe8324352009-01-16 21:38:42 +0530435
436 /*
437 * Find the lowest frame length among the rate series that will have a
438 * 4ms transmit duration.
439 * TODO - TXOP limit needs to be considered.
440 */
441 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
442
443 for (i = 0; i < 4; i++) {
444 if (rates[i].count) {
445 if (!WLAN_RC_PHY_HT(rate_table->info[rates[i].idx].phy)) {
446 legacy = 1;
447 break;
448 }
449
Sujithd43f30152009-01-16 21:38:53 +0530450 frmlen = rate_table->info[rates[i].idx].max_4ms_framelen;
451 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530452 }
453 }
454
455 /*
456 * limit aggregate size by the minimum rate if rate selected is
457 * not a probe rate, if rate selected is a probe rate then
458 * avoid aggregation of this packet.
459 */
460 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
461 return 0;
462
Sujithd43f30152009-01-16 21:38:53 +0530463 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_DEFAULT);
Sujithe8324352009-01-16 21:38:42 +0530464
465 /*
466 * h/w can accept aggregates upto 16 bit lengths (65535).
467 * The IE, however can hold upto 65536, which shows up here
468 * as zero. Ignore 65536 since we are constrained by hw.
469 */
470 maxampdu = tid->an->maxampdu;
471 if (maxampdu)
472 aggr_limit = min(aggr_limit, maxampdu);
473
474 return aggr_limit;
475}
476
477/*
Sujithd43f30152009-01-16 21:38:53 +0530478 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530479 * meet the minimum required mpdudensity.
Sujithd43f30152009-01-16 21:38:53 +0530480 * caller should make sure that the rate is HT rate .
Sujithe8324352009-01-16 21:38:42 +0530481 */
482static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
483 struct ath_buf *bf, u16 frmlen)
484{
485 struct ath_rate_table *rt = sc->cur_rate_table;
486 struct sk_buff *skb = bf->bf_mpdu;
487 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
488 u32 nsymbits, nsymbols, mpdudensity;
489 u16 minlen;
490 u8 rc, flags, rix;
491 int width, half_gi, ndelim, mindelim;
492
493 /* Select standard number of delimiters based on frame length alone */
494 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
495
496 /*
497 * If encryption enabled, hardware requires some more padding between
498 * subframes.
499 * TODO - this could be improved to be dependent on the rate.
500 * The hardware can keep up at lower rates, but not higher rates
501 */
502 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
503 ndelim += ATH_AGGR_ENCRYPTDELIM;
504
505 /*
506 * Convert desired mpdu density from microeconds to bytes based
507 * on highest rate in rate series (i.e. first rate) to determine
508 * required minimum length for subframe. Take into account
509 * whether high rate is 20 or 40Mhz and half or full GI.
510 */
511 mpdudensity = tid->an->mpdudensity;
512
513 /*
514 * If there is no mpdu density restriction, no further calculation
515 * is needed.
516 */
517 if (mpdudensity == 0)
518 return ndelim;
519
520 rix = tx_info->control.rates[0].idx;
521 flags = tx_info->control.rates[0].flags;
522 rc = rt->info[rix].ratecode;
523 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
524 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
525
526 if (half_gi)
527 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(mpdudensity);
528 else
529 nsymbols = NUM_SYMBOLS_PER_USEC(mpdudensity);
530
531 if (nsymbols == 0)
532 nsymbols = 1;
533
534 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
535 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
536
Sujithe8324352009-01-16 21:38:42 +0530537 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530538 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
539 ndelim = max(mindelim, ndelim);
540 }
541
542 return ndelim;
543}
544
545static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithd43f30152009-01-16 21:38:53 +0530546 struct ath_atx_tid *tid,
547 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530548{
549#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530550 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
551 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530552 u16 aggr_limit = 0, al = 0, bpad = 0,
553 al_delta, h_baw = tid->baw_size / 2;
554 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530555
556 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
557
558 do {
559 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
560
Sujithd43f30152009-01-16 21:38:53 +0530561 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530562 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
563 status = ATH_AGGR_BAW_CLOSED;
564 break;
565 }
566
567 if (!rl) {
568 aggr_limit = ath_lookup_rate(sc, bf, tid);
569 rl = 1;
570 }
571
Sujithd43f30152009-01-16 21:38:53 +0530572 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530573 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
574
Sujithd43f30152009-01-16 21:38:53 +0530575 if (nframes &&
576 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530577 status = ATH_AGGR_LIMITED;
578 break;
579 }
580
Sujithd43f30152009-01-16 21:38:53 +0530581 /* do not exceed subframe limit */
582 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530583 status = ATH_AGGR_LIMITED;
584 break;
585 }
Sujithd43f30152009-01-16 21:38:53 +0530586 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530587
Sujithd43f30152009-01-16 21:38:53 +0530588 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530589 al += bpad + al_delta;
590
591 /*
592 * Get the delimiters needed to meet the MPDU
593 * density for this node.
594 */
595 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530596 bpad = PADBYTES(al_delta) + (ndelim << 2);
597
598 bf->bf_next = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530599 bf->bf_desc->ds_link = 0;
Sujithe8324352009-01-16 21:38:42 +0530600
Sujithd43f30152009-01-16 21:38:53 +0530601 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530602 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530603 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
604 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530605 if (bf_prev) {
606 bf_prev->bf_next = bf;
Sujithd43f30152009-01-16 21:38:53 +0530607 bf_prev->bf_desc->ds_link = bf->bf_daddr;
Sujithe8324352009-01-16 21:38:42 +0530608 }
609 bf_prev = bf;
Sujithe8324352009-01-16 21:38:42 +0530610 } while (!list_empty(&tid->buf_q));
611
612 bf_first->bf_al = al;
613 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530614
Sujithe8324352009-01-16 21:38:42 +0530615 return status;
616#undef PADBYTES
617}
618
619static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
620 struct ath_atx_tid *tid)
621{
Sujithd43f30152009-01-16 21:38:53 +0530622 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530623 enum ATH_AGGR_STATUS status;
624 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530625
626 do {
627 if (list_empty(&tid->buf_q))
628 return;
629
630 INIT_LIST_HEAD(&bf_q);
631
Sujithd43f30152009-01-16 21:38:53 +0530632 status = ath_tx_form_aggr(sc, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530633
634 /*
Sujithd43f30152009-01-16 21:38:53 +0530635 * no frames picked up to be aggregated;
636 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530637 */
638 if (list_empty(&bf_q))
639 break;
640
641 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530642 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530643
Sujithd43f30152009-01-16 21:38:53 +0530644 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530645 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530646 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530647 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530648 ath_buf_set_rate(sc, bf);
649 ath_tx_txqaddbuf(sc, txq, &bf_q);
650 continue;
651 }
652
Sujithd43f30152009-01-16 21:38:53 +0530653 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530654 bf->bf_state.bf_type |= BUF_AGGR;
655 ath_buf_set_rate(sc, bf);
656 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
657
Sujithd43f30152009-01-16 21:38:53 +0530658 /* anchor last desc of aggregate */
659 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530660
661 txq->axq_aggr_depth++;
Sujithe8324352009-01-16 21:38:42 +0530662 ath_tx_txqaddbuf(sc, txq, &bf_q);
663
664 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
665 status != ATH_AGGR_BAW_CLOSED);
666}
667
668int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
669 u16 tid, u16 *ssn)
670{
671 struct ath_atx_tid *txtid;
672 struct ath_node *an;
673
674 an = (struct ath_node *)sta->drv_priv;
675
676 if (sc->sc_flags & SC_OP_TXAGGR) {
677 txtid = ATH_AN_2_TID(an, tid);
678 txtid->state |= AGGR_ADDBA_PROGRESS;
679 ath_tx_pause_tid(sc, txtid);
Sujithd22b0022009-01-28 11:55:45 +0530680 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530681 }
682
683 return 0;
684}
685
686int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
687{
688 struct ath_node *an = (struct ath_node *)sta->drv_priv;
689 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
690 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
691 struct ath_buf *bf;
692 struct list_head bf_head;
693 INIT_LIST_HEAD(&bf_head);
694
695 if (txtid->state & AGGR_CLEANUP)
696 return 0;
697
698 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
699 txtid->addba_exchangeattempts = 0;
700 return 0;
701 }
702
703 ath_tx_pause_tid(sc, txtid);
704
705 /* drop all software retried frames and mark this TID */
706 spin_lock_bh(&txq->axq_lock);
707 while (!list_empty(&txtid->buf_q)) {
708 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
709 if (!bf_isretried(bf)) {
710 /*
711 * NB: it's based on the assumption that
712 * software retried frame will always stay
713 * at the head of software queue.
714 */
715 break;
716 }
Sujithd43f30152009-01-16 21:38:53 +0530717 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530718 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
719 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
720 }
Sujithd43f30152009-01-16 21:38:53 +0530721 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530722
723 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530724 txtid->state |= AGGR_CLEANUP;
725 } else {
726 txtid->state &= ~AGGR_ADDBA_COMPLETE;
727 txtid->addba_exchangeattempts = 0;
Sujithe8324352009-01-16 21:38:42 +0530728 ath_tx_flush_tid(sc, txtid);
729 }
730
731 return 0;
732}
733
734void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
735{
736 struct ath_atx_tid *txtid;
737 struct ath_node *an;
738
739 an = (struct ath_node *)sta->drv_priv;
740
741 if (sc->sc_flags & SC_OP_TXAGGR) {
742 txtid = ATH_AN_2_TID(an, tid);
743 txtid->baw_size =
744 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
745 txtid->state |= AGGR_ADDBA_COMPLETE;
746 txtid->state &= ~AGGR_ADDBA_PROGRESS;
747 ath_tx_resume_tid(sc, txtid);
748 }
749}
750
751bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
752{
753 struct ath_atx_tid *txtid;
754
755 if (!(sc->sc_flags & SC_OP_TXAGGR))
756 return false;
757
758 txtid = ATH_AN_2_TID(an, tidno);
759
760 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
761 if (!(txtid->state & AGGR_ADDBA_PROGRESS) &&
762 (txtid->addba_exchangeattempts < ADDBA_EXCHANGE_ATTEMPTS)) {
763 txtid->addba_exchangeattempts++;
764 return true;
765 }
766 }
767
768 return false;
769}
770
771/********************/
772/* Queue Management */
773/********************/
774
Sujithe8324352009-01-16 21:38:42 +0530775static void ath_get_beaconconfig(struct ath_softc *sc, int if_id,
776 struct ath_beacon_config *conf)
777{
778 struct ieee80211_hw *hw = sc->hw;
779
780 /* fill in beacon config data */
781
782 conf->beacon_interval = hw->conf.beacon_int;
783 conf->listen_interval = 100;
784 conf->dtim_count = 1;
785 conf->bmiss_timeout = ATH_DEFAULT_BMISS_LIMIT * conf->listen_interval;
786}
787
Sujithe8324352009-01-16 21:38:42 +0530788static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
789 struct ath_txq *txq)
790{
791 struct ath_atx_ac *ac, *ac_tmp;
792 struct ath_atx_tid *tid, *tid_tmp;
793
794 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
795 list_del(&ac->list);
796 ac->sched = false;
797 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
798 list_del(&tid->list);
799 tid->sched = false;
800 ath_tid_drain(sc, txq, tid);
801 }
802 }
803}
804
805struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
806{
Sujithcbe61d82009-02-09 13:27:12 +0530807 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530808 struct ath9k_tx_queue_info qi;
809 int qnum;
810
811 memset(&qi, 0, sizeof(qi));
812 qi.tqi_subtype = subtype;
813 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
814 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
815 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
816 qi.tqi_physCompBuf = 0;
817
818 /*
819 * Enable interrupts only for EOL and DESC conditions.
820 * We mark tx descriptors to receive a DESC interrupt
821 * when a tx queue gets deep; otherwise waiting for the
822 * EOL to reap descriptors. Note that this is done to
823 * reduce interrupt load and this only defers reaping
824 * descriptors, never transmitting frames. Aside from
825 * reducing interrupts this also permits more concurrency.
826 * The only potential downside is if the tx queue backs
827 * up in which case the top half of the kernel may backup
828 * due to a lack of tx descriptors.
829 *
830 * The UAPSD queue is an exception, since we take a desc-
831 * based intr on the EOSP frames.
832 */
833 if (qtype == ATH9K_TX_QUEUE_UAPSD)
834 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
835 else
836 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
837 TXQ_FLAG_TXDESCINT_ENABLE;
838 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
839 if (qnum == -1) {
840 /*
841 * NB: don't print a message, this happens
842 * normally on parts with too few tx queues
843 */
844 return NULL;
845 }
846 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
847 DPRINTF(sc, ATH_DBG_FATAL,
848 "qnum %u out of range, max %u!\n",
849 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
850 ath9k_hw_releasetxqueue(ah, qnum);
851 return NULL;
852 }
853 if (!ATH_TXQ_SETUP(sc, qnum)) {
854 struct ath_txq *txq = &sc->tx.txq[qnum];
855
856 txq->axq_qnum = qnum;
857 txq->axq_link = NULL;
858 INIT_LIST_HEAD(&txq->axq_q);
859 INIT_LIST_HEAD(&txq->axq_acq);
860 spin_lock_init(&txq->axq_lock);
861 txq->axq_depth = 0;
862 txq->axq_aggr_depth = 0;
863 txq->axq_totalqueued = 0;
864 txq->axq_linkbuf = NULL;
865 sc->tx.txqsetup |= 1<<qnum;
866 }
867 return &sc->tx.txq[qnum];
868}
869
870static int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
871{
872 int qnum;
873
874 switch (qtype) {
875 case ATH9K_TX_QUEUE_DATA:
876 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
877 DPRINTF(sc, ATH_DBG_FATAL,
878 "HAL AC %u out of range, max %zu!\n",
879 haltype, ARRAY_SIZE(sc->tx.hwq_map));
880 return -1;
881 }
882 qnum = sc->tx.hwq_map[haltype];
883 break;
884 case ATH9K_TX_QUEUE_BEACON:
885 qnum = sc->beacon.beaconq;
886 break;
887 case ATH9K_TX_QUEUE_CAB:
888 qnum = sc->beacon.cabq->axq_qnum;
889 break;
890 default:
891 qnum = -1;
892 }
893 return qnum;
894}
895
896struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
897{
898 struct ath_txq *txq = NULL;
899 int qnum;
900
901 qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
902 txq = &sc->tx.txq[qnum];
903
904 spin_lock_bh(&txq->axq_lock);
905
906 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
907 DPRINTF(sc, ATH_DBG_FATAL,
908 "TX queue: %d is full, depth: %d\n",
909 qnum, txq->axq_depth);
910 ieee80211_stop_queue(sc->hw, skb_get_queue_mapping(skb));
911 txq->stopped = 1;
912 spin_unlock_bh(&txq->axq_lock);
913 return NULL;
914 }
915
916 spin_unlock_bh(&txq->axq_lock);
917
918 return txq;
919}
920
921int ath_txq_update(struct ath_softc *sc, int qnum,
922 struct ath9k_tx_queue_info *qinfo)
923{
Sujithcbe61d82009-02-09 13:27:12 +0530924 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530925 int error = 0;
926 struct ath9k_tx_queue_info qi;
927
928 if (qnum == sc->beacon.beaconq) {
929 /*
930 * XXX: for beacon queue, we just save the parameter.
931 * It will be picked up by ath_beaconq_config when
932 * it's necessary.
933 */
934 sc->beacon.beacon_qi = *qinfo;
935 return 0;
936 }
937
938 ASSERT(sc->tx.txq[qnum].axq_qnum == qnum);
939
940 ath9k_hw_get_txq_props(ah, qnum, &qi);
941 qi.tqi_aifs = qinfo->tqi_aifs;
942 qi.tqi_cwmin = qinfo->tqi_cwmin;
943 qi.tqi_cwmax = qinfo->tqi_cwmax;
944 qi.tqi_burstTime = qinfo->tqi_burstTime;
945 qi.tqi_readyTime = qinfo->tqi_readyTime;
946
947 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
948 DPRINTF(sc, ATH_DBG_FATAL,
949 "Unable to update hardware queue %u!\n", qnum);
950 error = -EIO;
951 } else {
952 ath9k_hw_resettxqueue(ah, qnum);
953 }
954
955 return error;
956}
957
958int ath_cabq_update(struct ath_softc *sc)
959{
960 struct ath9k_tx_queue_info qi;
961 int qnum = sc->beacon.cabq->axq_qnum;
962 struct ath_beacon_config conf;
963
964 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
965 /*
966 * Ensure the readytime % is within the bounds.
967 */
Sujith17d79042009-02-09 13:27:03 +0530968 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
969 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
970 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
971 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +0530972
973 ath_get_beaconconfig(sc, ATH_IF_ID_ANY, &conf);
974 qi.tqi_readyTime =
Sujith17d79042009-02-09 13:27:03 +0530975 (conf.beacon_interval * sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +0530976 ath_txq_update(sc, qnum, &qi);
977
978 return 0;
979}
980
Sujith043a0402009-01-16 21:38:47 +0530981/*
982 * Drain a given TX queue (could be Beacon or Data)
983 *
984 * This assumes output has been stopped and
985 * we do not need to block ath_tx_tasklet.
986 */
987void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +0530988{
989 struct ath_buf *bf, *lastbf;
990 struct list_head bf_head;
991
992 INIT_LIST_HEAD(&bf_head);
993
Sujithe8324352009-01-16 21:38:42 +0530994 for (;;) {
995 spin_lock_bh(&txq->axq_lock);
996
997 if (list_empty(&txq->axq_q)) {
998 txq->axq_link = NULL;
999 txq->axq_linkbuf = NULL;
1000 spin_unlock_bh(&txq->axq_lock);
1001 break;
1002 }
1003
1004 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1005
1006 if (bf->bf_status & ATH_BUFSTATUS_STALE) {
1007 list_del(&bf->list);
1008 spin_unlock_bh(&txq->axq_lock);
1009
1010 spin_lock_bh(&sc->tx.txbuflock);
1011 list_add_tail(&bf->list, &sc->tx.txbuf);
1012 spin_unlock_bh(&sc->tx.txbuflock);
1013 continue;
1014 }
1015
1016 lastbf = bf->bf_lastbf;
1017 if (!retry_tx)
1018 lastbf->bf_desc->ds_txstat.ts_flags =
1019 ATH9K_TX_SW_ABORTED;
1020
1021 /* remove ath_buf's of the same mpdu from txq */
1022 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1023 txq->axq_depth--;
1024
1025 spin_unlock_bh(&txq->axq_lock);
1026
1027 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05301028 ath_tx_complete_aggr(sc, txq, bf, &bf_head, 0);
Sujithe8324352009-01-16 21:38:42 +05301029 else
1030 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
1031 }
1032
1033 /* flush any pending frames if aggregation is enabled */
1034 if (sc->sc_flags & SC_OP_TXAGGR) {
1035 if (!retry_tx) {
1036 spin_lock_bh(&txq->axq_lock);
1037 ath_txq_drain_pending_buffers(sc, txq);
1038 spin_unlock_bh(&txq->axq_lock);
1039 }
1040 }
1041}
1042
Sujith043a0402009-01-16 21:38:47 +05301043void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1044{
Sujithcbe61d82009-02-09 13:27:12 +05301045 struct ath_hw *ah = sc->sc_ah;
Sujith043a0402009-01-16 21:38:47 +05301046 struct ath_txq *txq;
1047 int i, npend = 0;
1048
1049 if (sc->sc_flags & SC_OP_INVALID)
1050 return;
1051
1052 /* Stop beacon queue */
1053 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1054
1055 /* Stop data queues */
1056 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1057 if (ATH_TXQ_SETUP(sc, i)) {
1058 txq = &sc->tx.txq[i];
1059 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1060 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1061 }
1062 }
1063
1064 if (npend) {
1065 int r;
1066
1067 DPRINTF(sc, ATH_DBG_XMIT, "Unable to stop TxDMA. Reset HAL!\n");
1068
1069 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301070 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, true);
Sujith043a0402009-01-16 21:38:47 +05301071 if (r)
1072 DPRINTF(sc, ATH_DBG_FATAL,
1073 "Unable to reset hardware; reset status %u\n",
1074 r);
1075 spin_unlock_bh(&sc->sc_resetlock);
1076 }
1077
1078 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1079 if (ATH_TXQ_SETUP(sc, i))
1080 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1081 }
1082}
1083
Sujithe8324352009-01-16 21:38:42 +05301084void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1085{
1086 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1087 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1088}
1089
Sujithe8324352009-01-16 21:38:42 +05301090void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1091{
1092 struct ath_atx_ac *ac;
1093 struct ath_atx_tid *tid;
1094
1095 if (list_empty(&txq->axq_acq))
1096 return;
1097
1098 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1099 list_del(&ac->list);
1100 ac->sched = false;
1101
1102 do {
1103 if (list_empty(&ac->tid_q))
1104 return;
1105
1106 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1107 list_del(&tid->list);
1108 tid->sched = false;
1109
1110 if (tid->paused)
1111 continue;
1112
1113 if ((txq->axq_depth % 2) == 0)
1114 ath_tx_sched_aggr(sc, txq, tid);
1115
1116 /*
1117 * add tid to round-robin queue if more frames
1118 * are pending for the tid
1119 */
1120 if (!list_empty(&tid->buf_q))
1121 ath_tx_queue_tid(txq, tid);
1122
1123 break;
1124 } while (!list_empty(&ac->tid_q));
1125
1126 if (!list_empty(&ac->tid_q)) {
1127 if (!ac->sched) {
1128 ac->sched = true;
1129 list_add_tail(&ac->list, &txq->axq_acq);
1130 }
1131 }
1132}
1133
1134int ath_tx_setup(struct ath_softc *sc, int haltype)
1135{
1136 struct ath_txq *txq;
1137
1138 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
1139 DPRINTF(sc, ATH_DBG_FATAL,
1140 "HAL AC %u out of range, max %zu!\n",
1141 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1142 return 0;
1143 }
1144 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1145 if (txq != NULL) {
1146 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1147 return 1;
1148 } else
1149 return 0;
1150}
1151
1152/***********/
1153/* TX, DMA */
1154/***********/
1155
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001156/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001157 * Insert a chain of ath_buf (descriptors) on a txq and
1158 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001159 */
Sujith102e0572008-10-29 10:15:16 +05301160static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1161 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001162{
Sujithcbe61d82009-02-09 13:27:12 +05301163 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001164 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301165
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001166 /*
1167 * Insert the frame on the outbound list and
1168 * pass it on to the hardware.
1169 */
1170
1171 if (list_empty(head))
1172 return;
1173
1174 bf = list_first_entry(head, struct ath_buf, list);
1175
1176 list_splice_tail_init(head, &txq->axq_q);
1177 txq->axq_depth++;
1178 txq->axq_totalqueued++;
1179 txq->axq_linkbuf = list_entry(txq->axq_q.prev, struct ath_buf, list);
1180
1181 DPRINTF(sc, ATH_DBG_QUEUE,
Sujith04bd46382008-11-28 22:18:05 +05301182 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001183
1184 if (txq->axq_link == NULL) {
1185 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1186 DPRINTF(sc, ATH_DBG_XMIT,
Sujith04bd46382008-11-28 22:18:05 +05301187 "TXDP[%u] = %llx (%p)\n",
1188 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001189 } else {
1190 *txq->axq_link = bf->bf_daddr;
Sujith04bd46382008-11-28 22:18:05 +05301191 DPRINTF(sc, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001192 txq->axq_qnum, txq->axq_link,
1193 ito64(bf->bf_daddr), bf->bf_desc);
1194 }
1195 txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
1196 ath9k_hw_txstart(ah, txq->axq_qnum);
1197}
1198
Sujithe8324352009-01-16 21:38:42 +05301199static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
Sujithc4288392008-11-18 09:09:30 +05301200{
Sujithe8324352009-01-16 21:38:42 +05301201 struct ath_buf *bf = NULL;
Sujithc4288392008-11-18 09:09:30 +05301202
Sujithe8324352009-01-16 21:38:42 +05301203 spin_lock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301204
Sujithe8324352009-01-16 21:38:42 +05301205 if (unlikely(list_empty(&sc->tx.txbuf))) {
1206 spin_unlock_bh(&sc->tx.txbuflock);
1207 return NULL;
Sujithc4288392008-11-18 09:09:30 +05301208 }
1209
Sujithe8324352009-01-16 21:38:42 +05301210 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
1211 list_del(&bf->list);
Sujithc4288392008-11-18 09:09:30 +05301212
Sujithe8324352009-01-16 21:38:42 +05301213 spin_unlock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301214
Sujithe8324352009-01-16 21:38:42 +05301215 return bf;
1216}
Sujithc4288392008-11-18 09:09:30 +05301217
Sujithe8324352009-01-16 21:38:42 +05301218static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1219 struct list_head *bf_head,
1220 struct ath_tx_control *txctl)
1221{
1222 struct ath_buf *bf;
1223
Sujithe8324352009-01-16 21:38:42 +05301224 bf = list_first_entry(bf_head, struct ath_buf, list);
1225 bf->bf_state.bf_type |= BUF_AMPDU;
1226
1227 /*
1228 * Do not queue to h/w when any of the following conditions is true:
1229 * - there are pending frames in software queue
1230 * - the TID is currently paused for ADDBA/BAR request
1231 * - seqno is not within block-ack window
1232 * - h/w queue depth exceeds low water mark
1233 */
1234 if (!list_empty(&tid->buf_q) || tid->paused ||
1235 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1236 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001237 /*
Sujithe8324352009-01-16 21:38:42 +05301238 * Add this frame to software queue for scheduling later
1239 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001240 */
Sujithd43f30152009-01-16 21:38:53 +05301241 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301242 ath_tx_queue_tid(txctl->txq, tid);
1243 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001244 }
1245
Sujithe8324352009-01-16 21:38:42 +05301246 /* Add sub-frame to BAW */
1247 ath_tx_addto_baw(sc, tid, bf);
1248
1249 /* Queue to h/w without aggregation */
1250 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301251 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301252 ath_buf_set_rate(sc, bf);
1253 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301254}
1255
Sujithe8324352009-01-16 21:38:42 +05301256static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1257 struct ath_atx_tid *tid,
1258 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001259{
Sujithe8324352009-01-16 21:38:42 +05301260 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001261
Sujithe8324352009-01-16 21:38:42 +05301262 bf = list_first_entry(bf_head, struct ath_buf, list);
1263 bf->bf_state.bf_type &= ~BUF_AMPDU;
1264
1265 /* update starting sequence number for subsequent ADDBA request */
1266 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1267
1268 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301269 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301270 ath_buf_set_rate(sc, bf);
1271 ath_tx_txqaddbuf(sc, txq, bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001272}
1273
Sujith528f0c62008-10-29 10:14:26 +05301274static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001275{
Sujith528f0c62008-10-29 10:14:26 +05301276 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001277 enum ath9k_pkt_type htype;
1278 __le16 fc;
1279
Sujith528f0c62008-10-29 10:14:26 +05301280 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001281 fc = hdr->frame_control;
1282
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001283 if (ieee80211_is_beacon(fc))
1284 htype = ATH9K_PKT_TYPE_BEACON;
1285 else if (ieee80211_is_probe_resp(fc))
1286 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1287 else if (ieee80211_is_atim(fc))
1288 htype = ATH9K_PKT_TYPE_ATIM;
1289 else if (ieee80211_is_pspoll(fc))
1290 htype = ATH9K_PKT_TYPE_PSPOLL;
1291 else
1292 htype = ATH9K_PKT_TYPE_NORMAL;
1293
1294 return htype;
1295}
1296
Sujitha8efee42008-11-18 09:07:30 +05301297static bool is_pae(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001298{
1299 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001300 __le16 fc;
1301
1302 hdr = (struct ieee80211_hdr *)skb->data;
1303 fc = hdr->frame_control;
Johannes Berge6a98542008-10-21 12:40:02 +02001304
Sujitha8efee42008-11-18 09:07:30 +05301305 if (ieee80211_is_data(fc)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001306 if (ieee80211_is_nullfunc(fc) ||
Sujith528f0c62008-10-29 10:14:26 +05301307 /* Port Access Entity (IEEE 802.1X) */
1308 (skb->protocol == cpu_to_be16(ETH_P_PAE))) {
Sujitha8efee42008-11-18 09:07:30 +05301309 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001310 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001311 }
1312
Sujitha8efee42008-11-18 09:07:30 +05301313 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001314}
1315
Sujith528f0c62008-10-29 10:14:26 +05301316static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001317{
Sujith528f0c62008-10-29 10:14:26 +05301318 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1319
1320 if (tx_info->control.hw_key) {
1321 if (tx_info->control.hw_key->alg == ALG_WEP)
1322 return ATH9K_KEY_TYPE_WEP;
1323 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1324 return ATH9K_KEY_TYPE_TKIP;
1325 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1326 return ATH9K_KEY_TYPE_AES;
1327 }
1328
1329 return ATH9K_KEY_TYPE_CLEAR;
1330}
1331
Sujith528f0c62008-10-29 10:14:26 +05301332static void assign_aggr_tid_seqno(struct sk_buff *skb,
1333 struct ath_buf *bf)
1334{
1335 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1336 struct ieee80211_hdr *hdr;
1337 struct ath_node *an;
1338 struct ath_atx_tid *tid;
1339 __le16 fc;
1340 u8 *qc;
1341
1342 if (!tx_info->control.sta)
1343 return;
1344
1345 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1346 hdr = (struct ieee80211_hdr *)skb->data;
1347 fc = hdr->frame_control;
1348
Sujith528f0c62008-10-29 10:14:26 +05301349 if (ieee80211_is_data_qos(fc)) {
1350 qc = ieee80211_get_qos_ctl(hdr);
1351 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301352 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001353
Sujithe8324352009-01-16 21:38:42 +05301354 /*
1355 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301356 * We also override seqno set by upper layer with the one
1357 * in tx aggregation state.
1358 *
1359 * If fragmentation is on, the sequence number is
1360 * not overridden, since it has been
1361 * incremented by the fragmentation routine.
1362 *
1363 * FIXME: check if the fragmentation threshold exceeds
1364 * IEEE80211 max.
1365 */
1366 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1367 hdr->seq_ctrl = cpu_to_le16(tid->seq_next <<
1368 IEEE80211_SEQ_SEQ_SHIFT);
1369 bf->bf_seqno = tid->seq_next;
1370 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301371}
1372
1373static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
1374 struct ath_txq *txq)
1375{
1376 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1377 int flags = 0;
1378
1379 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1380 flags |= ATH9K_TXDESC_INTREQ;
1381
1382 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1383 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301384
1385 return flags;
1386}
1387
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001388/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001389 * rix - rate index
1390 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1391 * width - 0 for 20 MHz, 1 for 40 MHz
1392 * half_gi - to use 4us v/s 3.6 us for symbol time
1393 */
Sujith102e0572008-10-29 10:15:16 +05301394static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1395 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001396{
Sujith3706de62008-12-07 21:42:10 +05301397 struct ath_rate_table *rate_table = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001398 u32 nbits, nsymbits, duration, nsymbols;
1399 u8 rc;
1400 int streams, pktlen;
1401
Sujithcd3d39a2008-08-11 14:03:34 +05301402 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301403 rc = rate_table->info[rix].ratecode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001404
Sujithe63835b2008-11-18 09:07:53 +05301405 /* for legacy rates, use old function to compute packet duration */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001406 if (!IS_HT_RATE(rc))
Sujithe63835b2008-11-18 09:07:53 +05301407 return ath9k_hw_computetxtime(sc->sc_ah, rate_table, pktlen,
1408 rix, shortPreamble);
1409
1410 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001411 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1412 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
1413 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1414
1415 if (!half_gi)
1416 duration = SYMBOL_TIME(nsymbols);
1417 else
1418 duration = SYMBOL_TIME_HALFGI(nsymbols);
1419
Sujithe63835b2008-11-18 09:07:53 +05301420 /* addup duration for legacy/ht training and signal fields */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001421 streams = HT_RC_2_STREAMS(rc);
1422 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301423
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001424 return duration;
1425}
1426
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001427static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1428{
Sujithc89424d2009-01-30 14:29:28 +05301429 struct ath_rate_table *rt = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001430 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301431 struct sk_buff *skb;
1432 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301433 struct ieee80211_tx_rate *rates;
Sujith254ad0f2009-02-04 08:10:19 +05301434 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301435 int i, flags = 0;
1436 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301437 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301438
1439 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301440
1441 skb = (struct sk_buff *)bf->bf_mpdu;
1442 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301443 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301444 hdr = (struct ieee80211_hdr *)skb->data;
1445 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301446
Sujithc89424d2009-01-30 14:29:28 +05301447 /*
1448 * We check if Short Preamble is needed for the CTS rate by
1449 * checking the BSS's global flag.
1450 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1451 */
1452 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
1453 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode |
1454 rt->info[tx_info->control.rts_cts_rate_idx].short_preamble;
1455 else
1456 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001457
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001458 /*
Sujithc89424d2009-01-30 14:29:28 +05301459 * ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive.
1460 * Check the first rate in the series to decide whether RTS/CTS
1461 * or CTS-to-self has to be used.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001462 */
Sujithc89424d2009-01-30 14:29:28 +05301463 if (rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT)
1464 flags = ATH9K_TXDESC_CTSENA;
1465 else if (rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1466 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001467
Sujithc89424d2009-01-30 14:29:28 +05301468 /* FIXME: Handle aggregation protection */
Sujith17d79042009-02-09 13:27:03 +05301469 if (sc->config.ath_aggr_prot &&
Sujithcd3d39a2008-08-11 14:03:34 +05301470 (!bf_isaggr(bf) || (bf_isaggr(bf) && bf->bf_al < 8192))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001471 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001472 }
1473
Sujithe63835b2008-11-18 09:07:53 +05301474 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
Sujith2660b812009-02-09 13:27:26 +05301475 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001476 flags &= ~(ATH9K_TXDESC_RTSENA);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001477
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001478 for (i = 0; i < 4; i++) {
Sujithe63835b2008-11-18 09:07:53 +05301479 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001480 continue;
1481
Sujitha8efee42008-11-18 09:07:30 +05301482 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301483 series[i].Tries = rates[i].count;
Sujith17d79042009-02-09 13:27:03 +05301484 series[i].ChSel = sc->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001485
Sujithc89424d2009-01-30 14:29:28 +05301486 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1487 series[i].Rate = rt->info[rix].ratecode |
1488 rt->info[rix].short_preamble;
1489 else
1490 series[i].Rate = rt->info[rix].ratecode;
1491
1492 if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1493 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1494 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1495 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1496 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1497 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001498
Sujith102e0572008-10-29 10:15:16 +05301499 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
Sujitha8efee42008-11-18 09:07:30 +05301500 (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH) != 0,
1501 (rates[i].flags & IEEE80211_TX_RC_SHORT_GI),
Sujithc89424d2009-01-30 14:29:28 +05301502 (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001503 }
1504
Sujithe63835b2008-11-18 09:07:53 +05301505 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301506 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1507 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301508 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301509 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301510
Sujith17d79042009-02-09 13:27:03 +05301511 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301512 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001513}
1514
Sujithe8324352009-01-16 21:38:42 +05301515static int ath_tx_setup_buffer(struct ath_softc *sc, struct ath_buf *bf,
1516 struct sk_buff *skb,
1517 struct ath_tx_control *txctl)
1518{
1519 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1520 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1521 struct ath_tx_info_priv *tx_info_priv;
1522 int hdrlen;
1523 __le16 fc;
1524
1525 tx_info_priv = kzalloc(sizeof(*tx_info_priv), GFP_ATOMIC);
1526 if (unlikely(!tx_info_priv))
1527 return -ENOMEM;
1528 tx_info->rate_driver_data[0] = tx_info_priv;
1529 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1530 fc = hdr->frame_control;
1531
1532 ATH_TXBUF_RESET(bf);
1533
1534 bf->bf_frmlen = skb->len + FCS_LEN - (hdrlen & 3);
1535
Sujithc656bbb2009-01-16 21:38:56 +05301536 if ((conf_is_ht(&sc->hw->conf) && !is_pae(skb) &&
1537 (tx_info->flags & IEEE80211_TX_CTL_AMPDU)))
1538 bf->bf_state.bf_type |= BUF_HT;
Sujithe8324352009-01-16 21:38:42 +05301539
1540 bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);
1541
1542 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301543 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1544 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1545 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1546 } else {
1547 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1548 }
1549
1550 if (ieee80211_is_data_qos(fc) && (sc->sc_flags & SC_OP_TXAGGR))
1551 assign_aggr_tid_seqno(skb, bf);
1552
1553 bf->bf_mpdu = skb;
1554
1555 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1556 skb->len, DMA_TO_DEVICE);
1557 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1558 bf->bf_mpdu = NULL;
1559 DPRINTF(sc, ATH_DBG_CONFIG,
1560 "dma_mapping_error() on TX\n");
1561 return -ENOMEM;
1562 }
1563
1564 bf->bf_buf_addr = bf->bf_dmacontext;
1565 return 0;
1566}
1567
1568/* FIXME: tx power */
1569static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1570 struct ath_tx_control *txctl)
1571{
1572 struct sk_buff *skb = (struct sk_buff *)bf->bf_mpdu;
1573 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1574 struct ath_node *an = NULL;
1575 struct list_head bf_head;
1576 struct ath_desc *ds;
1577 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301578 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301579 int frm_type;
1580
1581 frm_type = get_hw_packet_type(skb);
1582
1583 INIT_LIST_HEAD(&bf_head);
1584 list_add_tail(&bf->list, &bf_head);
1585
1586 ds = bf->bf_desc;
1587 ds->ds_link = 0;
1588 ds->ds_data = bf->bf_buf_addr;
1589
1590 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1591 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1592
1593 ath9k_hw_filltxdesc(ah, ds,
1594 skb->len, /* segment length */
1595 true, /* first segment */
1596 true, /* last segment */
1597 ds); /* first descriptor */
1598
Sujithe8324352009-01-16 21:38:42 +05301599 spin_lock_bh(&txctl->txq->axq_lock);
1600
1601 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1602 tx_info->control.sta) {
1603 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1604 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1605
1606 if (ath_aggr_query(sc, an, bf->bf_tidno)) {
1607 /*
1608 * Try aggregation if it's a unicast data frame
1609 * and the destination is HT capable.
1610 */
1611 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1612 } else {
1613 /*
1614 * Send this frame as regular when ADDBA
1615 * exchange is neither complete nor pending.
1616 */
1617 ath_tx_send_normal(sc, txctl->txq,
1618 tid, &bf_head);
1619 }
1620 } else {
1621 bf->bf_lastbf = bf;
1622 bf->bf_nframes = 1;
1623
1624 ath_buf_set_rate(sc, bf);
1625 ath_tx_txqaddbuf(sc, txctl->txq, &bf_head);
1626 }
1627
1628 spin_unlock_bh(&txctl->txq->axq_lock);
1629}
1630
1631/* Upon failure caller should free skb */
1632int ath_tx_start(struct ath_softc *sc, struct sk_buff *skb,
1633 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001634{
1635 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301636 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001637
Sujithe8324352009-01-16 21:38:42 +05301638 bf = ath_tx_get_buffer(sc);
1639 if (!bf) {
1640 DPRINTF(sc, ATH_DBG_XMIT, "TX buffers are full\n");
1641 return -1;
1642 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001643
Sujithe8324352009-01-16 21:38:42 +05301644 r = ath_tx_setup_buffer(sc, bf, skb, txctl);
1645 if (unlikely(r)) {
1646 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001647
Sujithe8324352009-01-16 21:38:42 +05301648 DPRINTF(sc, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001649
Sujithe8324352009-01-16 21:38:42 +05301650 /* upon ath_tx_processq() this TX queue will be resumed, we
1651 * guarantee this will happen by knowing beforehand that
1652 * we will at least have to run TX completionon one buffer
1653 * on the queue */
1654 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301655 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Sujithe8324352009-01-16 21:38:42 +05301656 ieee80211_stop_queue(sc->hw,
1657 skb_get_queue_mapping(skb));
1658 txq->stopped = 1;
1659 }
1660 spin_unlock_bh(&txq->axq_lock);
1661
1662 spin_lock_bh(&sc->tx.txbuflock);
1663 list_add_tail(&bf->list, &sc->tx.txbuf);
1664 spin_unlock_bh(&sc->tx.txbuflock);
1665
1666 return r;
1667 }
1668
1669 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001670
1671 return 0;
1672}
1673
Sujithe8324352009-01-16 21:38:42 +05301674void ath_tx_cabq(struct ath_softc *sc, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001675{
Sujithe8324352009-01-16 21:38:42 +05301676 int hdrlen, padsize;
1677 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1678 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001679
Sujithe8324352009-01-16 21:38:42 +05301680 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001681
Sujithe8324352009-01-16 21:38:42 +05301682 /*
1683 * As a temporary workaround, assign seq# here; this will likely need
1684 * to be cleaned up to work better with Beacon transmission and virtual
1685 * BSSes.
1686 */
1687 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1688 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1689 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1690 sc->tx.seq_no += 0x10;
1691 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1692 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001693 }
1694
Sujithe8324352009-01-16 21:38:42 +05301695 /* Add the padding after the header if this is not already done */
1696 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1697 if (hdrlen & 3) {
1698 padsize = hdrlen % 4;
1699 if (skb_headroom(skb) < padsize) {
1700 DPRINTF(sc, ATH_DBG_XMIT, "TX CABQ padding failed\n");
1701 dev_kfree_skb_any(skb);
1702 return;
1703 }
1704 skb_push(skb, padsize);
1705 memmove(skb->data, skb->data + padsize, hdrlen);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001706 }
1707
Sujithe8324352009-01-16 21:38:42 +05301708 txctl.txq = sc->beacon.cabq;
1709
1710 DPRINTF(sc, ATH_DBG_XMIT, "transmitting CABQ packet, skb: %p\n", skb);
1711
1712 if (ath_tx_start(sc, skb, &txctl) != 0) {
1713 DPRINTF(sc, ATH_DBG_XMIT, "CABQ TX failed\n");
1714 goto exit;
1715 }
1716
1717 return;
1718exit:
1719 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001720}
1721
Sujithe8324352009-01-16 21:38:42 +05301722/*****************/
1723/* TX Completion */
1724/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001725
Sujithe8324352009-01-16 21:38:42 +05301726static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
1727 struct ath_xmit_status *tx_status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001728{
Sujithe8324352009-01-16 21:38:42 +05301729 struct ieee80211_hw *hw = sc->hw;
1730 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1731 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
1732 int hdrlen, padsize;
1733
1734 DPRINTF(sc, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
1735
1736 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK ||
1737 tx_info->flags & IEEE80211_TX_STAT_TX_FILTERED) {
1738 kfree(tx_info_priv);
1739 tx_info->rate_driver_data[0] = NULL;
1740 }
1741
1742 if (tx_status->flags & ATH_TX_BAR) {
1743 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
1744 tx_status->flags &= ~ATH_TX_BAR;
1745 }
1746
1747 if (!(tx_status->flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
1748 /* Frame was ACKed */
1749 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1750 }
1751
1752 tx_info->status.rates[0].count = tx_status->retries + 1;
1753
1754 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1755 padsize = hdrlen & 3;
1756 if (padsize && hdrlen >= 24) {
1757 /*
1758 * Remove MAC header padding before giving the frame back to
1759 * mac80211.
1760 */
1761 memmove(skb->data + padsize, skb->data, hdrlen);
1762 skb_pull(skb, padsize);
1763 }
1764
1765 ieee80211_tx_status(hw, skb);
1766}
1767
1768static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
1769 struct list_head *bf_q,
1770 int txok, int sendbar)
1771{
1772 struct sk_buff *skb = bf->bf_mpdu;
1773 struct ath_xmit_status tx_status;
1774 unsigned long flags;
1775
1776 /*
1777 * Set retry information.
1778 * NB: Don't use the information in the descriptor, because the frame
1779 * could be software retried.
1780 */
1781 tx_status.retries = bf->bf_retries;
1782 tx_status.flags = 0;
1783
1784 if (sendbar)
1785 tx_status.flags = ATH_TX_BAR;
1786
1787 if (!txok) {
1788 tx_status.flags |= ATH_TX_ERROR;
1789
1790 if (bf_isxretried(bf))
1791 tx_status.flags |= ATH_TX_XRETRY;
1792 }
1793
1794 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
1795 ath_tx_complete(sc, skb, &tx_status);
1796
1797 /*
1798 * Return the list of ath_buf of this mpdu to free queue
1799 */
1800 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1801 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1802 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1803}
1804
1805static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
1806 int txok)
1807{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001808 struct ath_buf *bf_last = bf->bf_lastbf;
1809 struct ath_desc *ds = bf_last->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001810 u16 seq_st = 0;
1811 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301812 int ba_index;
1813 int nbad = 0;
1814 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001815
Sujithe8324352009-01-16 21:38:42 +05301816 if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
1817 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301818
Sujithcd3d39a2008-08-11 14:03:34 +05301819 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001820 if (isaggr) {
Sujithe8324352009-01-16 21:38:42 +05301821 seq_st = ATH_DS_BA_SEQ(ds);
1822 memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001823 }
1824
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001825 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301826 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1827 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1828 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001829
Sujithe8324352009-01-16 21:38:42 +05301830 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001831 }
1832
Sujithe8324352009-01-16 21:38:42 +05301833 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001834}
1835
Sujithc4288392008-11-18 09:09:30 +05301836static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds, int nbad)
1837{
1838 struct sk_buff *skb = (struct sk_buff *)bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301839 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301840 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1841 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
1842
Vasanthakumar Thiagarajan7ac47012008-11-20 11:51:18 +05301843 tx_info_priv->update_rc = false;
Sujithc4288392008-11-18 09:09:30 +05301844 if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
1845 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1846
1847 if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
1848 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0) {
Sujith254ad0f2009-02-04 08:10:19 +05301849 if (ieee80211_is_data(hdr->frame_control)) {
Sujithc4288392008-11-18 09:09:30 +05301850 memcpy(&tx_info_priv->tx, &ds->ds_txstat,
1851 sizeof(tx_info_priv->tx));
1852 tx_info_priv->n_frames = bf->bf_nframes;
1853 tx_info_priv->n_bad_frames = nbad;
Vasanthakumar Thiagarajan7ac47012008-11-20 11:51:18 +05301854 tx_info_priv->update_rc = true;
Sujithc4288392008-11-18 09:09:30 +05301855 }
1856 }
1857}
1858
Sujith059d8062009-01-16 21:38:49 +05301859static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
1860{
1861 int qnum;
1862
1863 spin_lock_bh(&txq->axq_lock);
1864 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05301865 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05301866 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
1867 if (qnum != -1) {
1868 ieee80211_wake_queue(sc->hw, qnum);
1869 txq->stopped = 0;
1870 }
1871 }
1872 spin_unlock_bh(&txq->axq_lock);
1873}
1874
Sujithc4288392008-11-18 09:09:30 +05301875static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001876{
Sujithcbe61d82009-02-09 13:27:12 +05301877 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001878 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1879 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05301880 struct ath_desc *ds;
1881 int txok, nbad = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001882 int status;
1883
Sujith04bd46382008-11-28 22:18:05 +05301884 DPRINTF(sc, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001885 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
1886 txq->axq_link);
1887
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001888 for (;;) {
1889 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001890 if (list_empty(&txq->axq_q)) {
1891 txq->axq_link = NULL;
1892 txq->axq_linkbuf = NULL;
1893 spin_unlock_bh(&txq->axq_lock);
1894 break;
1895 }
1896 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1897
1898 /*
1899 * There is a race condition that a BH gets scheduled
1900 * after sw writes TxE and before hw re-load the last
1901 * descriptor to get the newly chained one.
1902 * Software must keep the last DONE descriptor as a
1903 * holding descriptor - software does so by marking
1904 * it with the STALE flag.
1905 */
1906 bf_held = NULL;
1907 if (bf->bf_status & ATH_BUFSTATUS_STALE) {
1908 bf_held = bf;
1909 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05301910 txq->axq_link = NULL;
1911 txq->axq_linkbuf = NULL;
1912 spin_unlock_bh(&txq->axq_lock);
1913
1914 /*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001915 * The holding descriptor is the last
1916 * descriptor in queue. It's safe to remove
1917 * the last holding descriptor in BH context.
1918 */
Sujith6ef9b132009-01-16 21:38:51 +05301919 spin_lock_bh(&sc->tx.txbuflock);
1920 list_move_tail(&bf_held->list, &sc->tx.txbuf);
1921 spin_unlock_bh(&sc->tx.txbuflock);
1922
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001923 break;
1924 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001925 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05301926 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001927 }
1928 }
1929
1930 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05301931 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932
1933 status = ath9k_hw_txprocdesc(ah, ds);
1934 if (status == -EINPROGRESS) {
1935 spin_unlock_bh(&txq->axq_lock);
1936 break;
1937 }
1938 if (bf->bf_desc == txq->axq_lastdsWithCTS)
1939 txq->axq_lastdsWithCTS = NULL;
1940 if (ds == txq->axq_gatingds)
1941 txq->axq_gatingds = NULL;
1942
1943 /*
1944 * Remove ath_buf's of the same transmit unit from txq,
1945 * however leave the last descriptor back as the holding
1946 * descriptor for hw.
1947 */
1948 lastbf->bf_status |= ATH_BUFSTATUS_STALE;
1949 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001950 if (!list_is_singular(&lastbf->list))
1951 list_cut_position(&bf_head,
1952 &txq->axq_q, lastbf->list.prev);
1953
1954 txq->axq_depth--;
Sujithcd3d39a2008-08-11 14:03:34 +05301955 if (bf_isaggr(bf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001956 txq->axq_aggr_depth--;
1957
1958 txok = (ds->ds_txstat.ts_status == 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001959 spin_unlock_bh(&txq->axq_lock);
1960
1961 if (bf_held) {
Sujithb77f4832008-12-07 21:44:03 +05301962 spin_lock_bh(&sc->tx.txbuflock);
Sujith6ef9b132009-01-16 21:38:51 +05301963 list_move_tail(&bf_held->list, &sc->tx.txbuf);
Sujithb77f4832008-12-07 21:44:03 +05301964 spin_unlock_bh(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965 }
1966
Sujithcd3d39a2008-08-11 14:03:34 +05301967 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001968 /*
1969 * This frame is sent out as a single frame.
1970 * Use hardware retry status for this frame.
1971 */
1972 bf->bf_retries = ds->ds_txstat.ts_longretry;
1973 if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05301974 bf->bf_state.bf_type |= BUF_XRETRY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001975 nbad = 0;
1976 } else {
1977 nbad = ath_tx_num_badfrms(sc, bf, txok);
1978 }
Johannes Berge6a98542008-10-21 12:40:02 +02001979
Sujithc4288392008-11-18 09:09:30 +05301980 ath_tx_rc_status(bf, ds, nbad);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001981
Sujithcd3d39a2008-08-11 14:03:34 +05301982 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05301983 ath_tx_complete_aggr(sc, txq, bf, &bf_head, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001984 else
1985 ath_tx_complete_buf(sc, bf, &bf_head, txok, 0);
1986
Sujith059d8062009-01-16 21:38:49 +05301987 ath_wake_mac80211_queue(sc, txq);
1988
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05301990 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001991 ath_txq_schedule(sc, txq);
1992 spin_unlock_bh(&txq->axq_lock);
1993 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001994}
1995
Sujithe8324352009-01-16 21:38:42 +05301996
1997void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998{
Sujithe8324352009-01-16 21:38:42 +05301999 int i;
2000 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002001
Sujithe8324352009-01-16 21:38:42 +05302002 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002003
2004 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302005 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2006 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002007 }
2008}
2009
Sujithe8324352009-01-16 21:38:42 +05302010/*****************/
2011/* Init, Cleanup */
2012/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013
2014int ath_tx_init(struct ath_softc *sc, int nbufs)
2015{
2016 int error = 0;
2017
2018 do {
Sujithb77f4832008-12-07 21:44:03 +05302019 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002020
Sujithb77f4832008-12-07 21:44:03 +05302021 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
Sujith556bb8f2008-08-11 14:03:53 +05302022 "tx", nbufs, 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002023 if (error != 0) {
2024 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05302025 "Failed to allocate tx descriptors: %d\n",
2026 error);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002027 break;
2028 }
2029
Sujithb77f4832008-12-07 21:44:03 +05302030 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002031 "beacon", ATH_BCBUF, 1);
2032 if (error != 0) {
2033 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05302034 "Failed to allocate beacon descriptors: %d\n",
2035 error);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002036 break;
2037 }
2038
2039 } while (0);
2040
2041 if (error != 0)
2042 ath_tx_cleanup(sc);
2043
2044 return error;
2045}
2046
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002047int ath_tx_cleanup(struct ath_softc *sc)
2048{
Sujithb77f4832008-12-07 21:44:03 +05302049 if (sc->beacon.bdma.dd_desc_len != 0)
2050 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002051
Sujithb77f4832008-12-07 21:44:03 +05302052 if (sc->tx.txdma.dd_desc_len != 0)
2053 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002054
2055 return 0;
2056}
2057
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002058void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2059{
Sujithc5170162008-10-29 10:13:59 +05302060 struct ath_atx_tid *tid;
2061 struct ath_atx_ac *ac;
2062 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002063
Sujith8ee5afb2008-12-07 21:43:36 +05302064 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302065 tidno < WME_NUM_TID;
2066 tidno++, tid++) {
2067 tid->an = an;
2068 tid->tidno = tidno;
2069 tid->seq_start = tid->seq_next = 0;
2070 tid->baw_size = WME_MAX_BA;
2071 tid->baw_head = tid->baw_tail = 0;
2072 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302073 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302074 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302075 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302076 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302077 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302078 tid->state &= ~AGGR_ADDBA_COMPLETE;
2079 tid->state &= ~AGGR_ADDBA_PROGRESS;
2080 tid->addba_exchangeattempts = 0;
Sujithc5170162008-10-29 10:13:59 +05302081 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002082
Sujith8ee5afb2008-12-07 21:43:36 +05302083 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302084 acno < WME_NUM_AC; acno++, ac++) {
2085 ac->sched = false;
2086 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002087
Sujithc5170162008-10-29 10:13:59 +05302088 switch (acno) {
2089 case WME_AC_BE:
2090 ac->qnum = ath_tx_get_qnum(sc,
2091 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2092 break;
2093 case WME_AC_BK:
2094 ac->qnum = ath_tx_get_qnum(sc,
2095 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2096 break;
2097 case WME_AC_VI:
2098 ac->qnum = ath_tx_get_qnum(sc,
2099 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2100 break;
2101 case WME_AC_VO:
2102 ac->qnum = ath_tx_get_qnum(sc,
2103 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2104 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002105 }
2106 }
2107}
2108
Sujithb5aa9bf2008-10-29 10:13:31 +05302109void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002110{
2111 int i;
2112 struct ath_atx_ac *ac, *ac_tmp;
2113 struct ath_atx_tid *tid, *tid_tmp;
2114 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302115
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002116 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2117 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302118 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002119
Sujithb5aa9bf2008-10-29 10:13:31 +05302120 spin_lock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002121
2122 list_for_each_entry_safe(ac,
2123 ac_tmp, &txq->axq_acq, list) {
2124 tid = list_first_entry(&ac->tid_q,
2125 struct ath_atx_tid, list);
2126 if (tid && tid->an != an)
2127 continue;
2128 list_del(&ac->list);
2129 ac->sched = false;
2130
2131 list_for_each_entry_safe(tid,
2132 tid_tmp, &ac->tid_q, list) {
2133 list_del(&tid->list);
2134 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302135 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302136 tid->state &= ~AGGR_ADDBA_COMPLETE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002137 tid->addba_exchangeattempts = 0;
Sujitha37c2c72008-10-29 10:15:40 +05302138 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002139 }
2140 }
2141
Sujithb5aa9bf2008-10-29 10:13:31 +05302142 spin_unlock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002143 }
2144 }
2145}