blob: 0614ca0b15fea6be4354e53c9eb3cc74fe260f0e [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanbec92042010-02-16 15:19:42 -08003 * Copyright (c) 2004-2010 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
17#include <linux/kernel.h>
18#include <linux/timer.h>
19#include <linux/errno.h>
20#include <linux/ioport.h>
21#include <linux/slab.h>
22#include <linux/vmalloc.h>
23#include <linux/interrupt.h>
24#include <linux/pci.h>
25#include <linux/init.h>
26#include <linux/netdevice.h>
27#include <linux/etherdevice.h>
28#include <linux/skbuff.h>
29#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070030#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080031#include <asm/io.h>
32#include <asm/irq.h>
33#include <linux/delay.h>
34#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070035#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080036#include <linux/time.h>
37#include <linux/ethtool.h>
38#include <linux/mii.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080039#include <linux/if_vlan.h>
David S. Miller08013fa2008-08-15 19:46:01 -070040#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080041#define BCM_VLAN 1
42#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080043#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070044#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080046#include <linux/workqueue.h>
47#include <linux/crc32.h>
48#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080049#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070050#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070051#include <linux/log2.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080052
Michael Chan4edd4732009-06-08 18:14:42 -070053#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
Michael Chanb6016b72005-05-26 13:03:09 -070057#include "bnx2.h"
58#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070059
Michael Chanb6016b72005-05-26 13:03:09 -070060#define DRV_MODULE_NAME "bnx2"
Michael Chana931d292010-05-17 17:33:31 -070061#define DRV_MODULE_VERSION "2.0.15"
62#define DRV_MODULE_RELDATE "May 4, 2010"
Michael Chanbec92042010-02-16 15:19:42 -080063#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-5.0.0.j6.fw"
Michael Chan078b0732009-08-29 00:02:46 -070064#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-5.0.0.j3.fw"
Michael Chana931d292010-05-17 17:33:31 -070065#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-5.0.0.j15.fw"
Michael Chanbec92042010-02-16 15:19:42 -080066#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-5.0.0.j10.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-5.0.0.j10.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070068
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
Andrew Mortonfefa8642008-02-09 23:17:15 -080074static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070075 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070078MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070079MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070081MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070085MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070086
87static int disable_msi = 0;
88
89module_param(disable_msi, int, 0);
90MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
91
92typedef enum {
93 BCM5706 = 0,
94 NC370T,
95 NC370I,
96 BCM5706S,
97 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080098 BCM5708,
99 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -0800100 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700101 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700102 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800103 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700104} board_t;
105
106/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800107static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700108 char *name;
109} board_info[] __devinitdata = {
110 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
111 { "HP NC370T Multifunction Gigabit Server Adapter" },
112 { "HP NC370i Multifunction Gigabit Server Adapter" },
113 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
114 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800115 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
116 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800117 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700118 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700119 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800120 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700121 };
122
Michael Chan7bb0a042008-07-14 22:37:47 -0700123static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
125 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
127 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700132 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
133 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
134 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
135 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800136 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
137 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800138 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
139 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700140 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
141 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700142 { PCI_VENDOR_ID_BROADCOM, 0x163b,
143 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800144 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800145 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700146 { 0, }
147};
148
Michael Chan0ced9d02009-08-21 16:20:49 +0000149static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700150{
Michael Chane30372c2007-07-16 18:26:23 -0700151#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
152#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700153 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800154 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700155 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700156 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
157 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800158 /* Expansion entry 0001 */
159 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700160 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800161 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
162 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700163 /* Saifun SA25F010 (non-buffered flash) */
164 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800165 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700167 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
168 "Non-buffered flash (128kB)"},
169 /* Saifun SA25F020 (non-buffered flash) */
170 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800171 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700173 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
174 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800175 /* Expansion entry 0100 */
176 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700177 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800178 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
179 "Entry 0100"},
180 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400181 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700182 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800183 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
184 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
185 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
186 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700187 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800188 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
189 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
190 /* Saifun SA25F005 (non-buffered flash) */
191 /* strap, cfg1, & write1 need updates */
192 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
195 "Non-buffered flash (64kB)"},
196 /* Fast EEPROM */
197 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
200 "EEPROM - fast"},
201 /* Expansion entry 1001 */
202 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1001"},
206 /* Expansion entry 1010 */
207 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1010"},
211 /* ATMEL AT45DB011B (buffered flash) */
212 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
215 "Buffered flash (128kB)"},
216 /* Expansion entry 1100 */
217 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700218 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
220 "Entry 1100"},
221 /* Expansion entry 1101 */
222 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700223 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800224 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
225 "Entry 1101"},
226 /* Ateml Expansion entry 1110 */
227 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700228 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800229 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
230 "Entry 1110 (Atmel)"},
231 /* ATMEL AT45DB021B (buffered flash) */
232 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700233 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800234 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
235 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700236};
237
Michael Chan0ced9d02009-08-21 16:20:49 +0000238static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700239 .flags = BNX2_NV_BUFFERED,
240 .page_bits = BCM5709_FLASH_PAGE_BITS,
241 .page_size = BCM5709_FLASH_PAGE_SIZE,
242 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
243 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
244 .name = "5709 Buffered flash (256kB)",
245};
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
248
Benjamin Li4327ba42010-03-23 13:13:11 +0000249static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000250static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000251
Michael Chan35e90102008-06-19 16:37:42 -0700252static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700253{
Michael Chan2f8af122006-08-15 01:39:10 -0700254 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700255
Michael Chan2f8af122006-08-15 01:39:10 -0700256 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800257
258 /* The ring uses 256 indices for 255 entries, one of them
259 * needs to be skipped.
260 */
Michael Chan35e90102008-06-19 16:37:42 -0700261 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800262 if (unlikely(diff >= TX_DESC_CNT)) {
263 diff &= 0xffff;
264 if (diff == TX_DESC_CNT)
265 diff = MAX_TX_DESC_CNT;
266 }
Michael Chane89bbf12005-08-25 15:36:58 -0700267 return (bp->tx_ring_size - diff);
268}
269
Michael Chanb6016b72005-05-26 13:03:09 -0700270static u32
271bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
272{
Michael Chan1b8227c2007-05-03 13:24:05 -0700273 u32 val;
274
275 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700276 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700277 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
278 spin_unlock_bh(&bp->indirect_lock);
279 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700280}
281
282static void
283bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
284{
Michael Chan1b8227c2007-05-03 13:24:05 -0700285 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700286 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
287 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700288 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700289}
290
291static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800292bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
293{
294 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
295}
296
297static u32
298bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
299{
300 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
301}
302
303static void
Michael Chanb6016b72005-05-26 13:03:09 -0700304bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
305{
306 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700307 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800308 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
309 int i;
310
311 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
312 REG_WR(bp, BNX2_CTX_CTX_CTRL,
313 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
314 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800315 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
316 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
317 break;
318 udelay(5);
319 }
320 } else {
321 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
322 REG_WR(bp, BNX2_CTX_DATA, val);
323 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700324 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700325}
326
Michael Chan4edd4732009-06-08 18:14:42 -0700327#ifdef BCM_CNIC
328static int
329bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
330{
331 struct bnx2 *bp = netdev_priv(dev);
332 struct drv_ctl_io *io = &info->data.io;
333
334 switch (info->cmd) {
335 case DRV_CTL_IO_WR_CMD:
336 bnx2_reg_wr_ind(bp, io->offset, io->data);
337 break;
338 case DRV_CTL_IO_RD_CMD:
339 io->data = bnx2_reg_rd_ind(bp, io->offset);
340 break;
341 case DRV_CTL_CTX_WR_CMD:
342 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
343 break;
344 default:
345 return -EINVAL;
346 }
347 return 0;
348}
349
350static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
351{
352 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
353 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
354 int sb_id;
355
356 if (bp->flags & BNX2_FLAG_USING_MSIX) {
357 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
358 bnapi->cnic_present = 0;
359 sb_id = bp->irq_nvecs;
360 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
361 } else {
362 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
363 bnapi->cnic_tag = bnapi->last_status_idx;
364 bnapi->cnic_present = 1;
365 sb_id = 0;
366 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
367 }
368
369 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
370 cp->irq_arr[0].status_blk = (void *)
371 ((unsigned long) bnapi->status_blk.msi +
372 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
373 cp->irq_arr[0].status_blk_num = sb_id;
374 cp->num_irq = 1;
375}
376
377static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
378 void *data)
379{
380 struct bnx2 *bp = netdev_priv(dev);
381 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
382
383 if (ops == NULL)
384 return -EINVAL;
385
386 if (cp->drv_state & CNIC_DRV_STATE_REGD)
387 return -EBUSY;
388
389 bp->cnic_data = data;
390 rcu_assign_pointer(bp->cnic_ops, ops);
391
392 cp->num_irq = 0;
393 cp->drv_state = CNIC_DRV_STATE_REGD;
394
395 bnx2_setup_cnic_irq_info(bp);
396
397 return 0;
398}
399
400static int bnx2_unregister_cnic(struct net_device *dev)
401{
402 struct bnx2 *bp = netdev_priv(dev);
403 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
404 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
405
Michael Chanc5a88952009-08-14 15:49:45 +0000406 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700407 cp->drv_state = 0;
408 bnapi->cnic_present = 0;
409 rcu_assign_pointer(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000410 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700411 synchronize_rcu();
412 return 0;
413}
414
415struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
416{
417 struct bnx2 *bp = netdev_priv(dev);
418 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
419
420 cp->drv_owner = THIS_MODULE;
421 cp->chip_id = bp->chip_id;
422 cp->pdev = bp->pdev;
423 cp->io_base = bp->regview;
424 cp->drv_ctl = bnx2_drv_ctl;
425 cp->drv_register_cnic = bnx2_register_cnic;
426 cp->drv_unregister_cnic = bnx2_unregister_cnic;
427
428 return cp;
429}
430EXPORT_SYMBOL(bnx2_cnic_probe);
431
432static void
433bnx2_cnic_stop(struct bnx2 *bp)
434{
435 struct cnic_ops *c_ops;
436 struct cnic_ctl_info info;
437
Michael Chanc5a88952009-08-14 15:49:45 +0000438 mutex_lock(&bp->cnic_lock);
439 c_ops = bp->cnic_ops;
Michael Chan4edd4732009-06-08 18:14:42 -0700440 if (c_ops) {
441 info.cmd = CNIC_CTL_STOP_CMD;
442 c_ops->cnic_ctl(bp->cnic_data, &info);
443 }
Michael Chanc5a88952009-08-14 15:49:45 +0000444 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700445}
446
447static void
448bnx2_cnic_start(struct bnx2 *bp)
449{
450 struct cnic_ops *c_ops;
451 struct cnic_ctl_info info;
452
Michael Chanc5a88952009-08-14 15:49:45 +0000453 mutex_lock(&bp->cnic_lock);
454 c_ops = bp->cnic_ops;
Michael Chan4edd4732009-06-08 18:14:42 -0700455 if (c_ops) {
456 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
457 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
458
459 bnapi->cnic_tag = bnapi->last_status_idx;
460 }
461 info.cmd = CNIC_CTL_START_CMD;
462 c_ops->cnic_ctl(bp->cnic_data, &info);
463 }
Michael Chanc5a88952009-08-14 15:49:45 +0000464 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700465}
466
467#else
468
469static void
470bnx2_cnic_stop(struct bnx2 *bp)
471{
472}
473
474static void
475bnx2_cnic_start(struct bnx2 *bp)
476{
477}
478
479#endif
480
Michael Chanb6016b72005-05-26 13:03:09 -0700481static int
482bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
483{
484 u32 val1;
485 int i, ret;
486
Michael Chan583c28e2008-01-21 19:51:35 -0800487 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700488 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
489 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
490
491 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
492 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
493
494 udelay(40);
495 }
496
497 val1 = (bp->phy_addr << 21) | (reg << 16) |
498 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
499 BNX2_EMAC_MDIO_COMM_START_BUSY;
500 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
501
502 for (i = 0; i < 50; i++) {
503 udelay(10);
504
505 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
506 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
507 udelay(5);
508
509 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
510 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
511
512 break;
513 }
514 }
515
516 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
517 *val = 0x0;
518 ret = -EBUSY;
519 }
520 else {
521 *val = val1;
522 ret = 0;
523 }
524
Michael Chan583c28e2008-01-21 19:51:35 -0800525 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700526 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
527 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
528
529 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
530 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
531
532 udelay(40);
533 }
534
535 return ret;
536}
537
538static int
539bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
540{
541 u32 val1;
542 int i, ret;
543
Michael Chan583c28e2008-01-21 19:51:35 -0800544 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700545 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
546 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
547
548 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
549 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
550
551 udelay(40);
552 }
553
554 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
555 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
556 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
557 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400558
Michael Chanb6016b72005-05-26 13:03:09 -0700559 for (i = 0; i < 50; i++) {
560 udelay(10);
561
562 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
563 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
564 udelay(5);
565 break;
566 }
567 }
568
569 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
570 ret = -EBUSY;
571 else
572 ret = 0;
573
Michael Chan583c28e2008-01-21 19:51:35 -0800574 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700575 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
576 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
577
578 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
579 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
580
581 udelay(40);
582 }
583
584 return ret;
585}
586
587static void
588bnx2_disable_int(struct bnx2 *bp)
589{
Michael Chanb4b36042007-12-20 19:59:30 -0800590 int i;
591 struct bnx2_napi *bnapi;
592
593 for (i = 0; i < bp->irq_nvecs; i++) {
594 bnapi = &bp->bnx2_napi[i];
595 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
596 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
597 }
Michael Chanb6016b72005-05-26 13:03:09 -0700598 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
599}
600
601static void
602bnx2_enable_int(struct bnx2 *bp)
603{
Michael Chanb4b36042007-12-20 19:59:30 -0800604 int i;
605 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800606
Michael Chanb4b36042007-12-20 19:59:30 -0800607 for (i = 0; i < bp->irq_nvecs; i++) {
608 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800609
Michael Chanb4b36042007-12-20 19:59:30 -0800610 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
611 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
612 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
613 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700614
Michael Chanb4b36042007-12-20 19:59:30 -0800615 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
616 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
617 bnapi->last_status_idx);
618 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800619 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700620}
621
622static void
623bnx2_disable_int_sync(struct bnx2 *bp)
624{
Michael Chanb4b36042007-12-20 19:59:30 -0800625 int i;
626
Michael Chanb6016b72005-05-26 13:03:09 -0700627 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000628 if (!netif_running(bp->dev))
629 return;
630
Michael Chanb6016b72005-05-26 13:03:09 -0700631 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800632 for (i = 0; i < bp->irq_nvecs; i++)
633 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700634}
635
636static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800637bnx2_napi_disable(struct bnx2 *bp)
638{
Michael Chanb4b36042007-12-20 19:59:30 -0800639 int i;
640
641 for (i = 0; i < bp->irq_nvecs; i++)
642 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800643}
644
645static void
646bnx2_napi_enable(struct bnx2 *bp)
647{
Michael Chanb4b36042007-12-20 19:59:30 -0800648 int i;
649
650 for (i = 0; i < bp->irq_nvecs; i++)
651 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800652}
653
654static void
Michael Chan212f9932010-04-27 11:28:10 +0000655bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700656{
Michael Chan212f9932010-04-27 11:28:10 +0000657 if (stop_cnic)
658 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700659 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800660 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700661 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700662 }
Michael Chanb7466562009-12-20 18:40:18 -0800663 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700664 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700665}
666
667static void
Michael Chan212f9932010-04-27 11:28:10 +0000668bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700669{
670 if (atomic_dec_and_test(&bp->intr_sem)) {
671 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700672 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700673 spin_lock_bh(&bp->phy_lock);
674 if (bp->link_up)
675 netif_carrier_on(bp->dev);
676 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800677 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700678 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000679 if (start_cnic)
680 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700681 }
682 }
683}
684
685static void
Michael Chan35e90102008-06-19 16:37:42 -0700686bnx2_free_tx_mem(struct bnx2 *bp)
687{
688 int i;
689
690 for (i = 0; i < bp->num_tx_rings; i++) {
691 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
692 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
693
694 if (txr->tx_desc_ring) {
695 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
696 txr->tx_desc_ring,
697 txr->tx_desc_mapping);
698 txr->tx_desc_ring = NULL;
699 }
700 kfree(txr->tx_buf_ring);
701 txr->tx_buf_ring = NULL;
702 }
703}
704
Michael Chanbb4f98a2008-06-19 16:38:19 -0700705static void
706bnx2_free_rx_mem(struct bnx2 *bp)
707{
708 int i;
709
710 for (i = 0; i < bp->num_rx_rings; i++) {
711 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
712 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
713 int j;
714
715 for (j = 0; j < bp->rx_max_ring; j++) {
716 if (rxr->rx_desc_ring[j])
717 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
718 rxr->rx_desc_ring[j],
719 rxr->rx_desc_mapping[j]);
720 rxr->rx_desc_ring[j] = NULL;
721 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000722 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700723 rxr->rx_buf_ring = NULL;
724
725 for (j = 0; j < bp->rx_max_pg_ring; j++) {
726 if (rxr->rx_pg_desc_ring[j])
727 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan3298a732008-12-17 19:06:08 -0800728 rxr->rx_pg_desc_ring[j],
729 rxr->rx_pg_desc_mapping[j]);
730 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700731 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000732 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700733 rxr->rx_pg_ring = NULL;
734 }
735}
736
Michael Chan35e90102008-06-19 16:37:42 -0700737static int
738bnx2_alloc_tx_mem(struct bnx2 *bp)
739{
740 int i;
741
742 for (i = 0; i < bp->num_tx_rings; i++) {
743 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
744 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
745
746 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
747 if (txr->tx_buf_ring == NULL)
748 return -ENOMEM;
749
750 txr->tx_desc_ring =
751 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
752 &txr->tx_desc_mapping);
753 if (txr->tx_desc_ring == NULL)
754 return -ENOMEM;
755 }
756 return 0;
757}
758
Michael Chanbb4f98a2008-06-19 16:38:19 -0700759static int
760bnx2_alloc_rx_mem(struct bnx2 *bp)
761{
762 int i;
763
764 for (i = 0; i < bp->num_rx_rings; i++) {
765 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
766 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
767 int j;
768
769 rxr->rx_buf_ring =
770 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
771 if (rxr->rx_buf_ring == NULL)
772 return -ENOMEM;
773
774 memset(rxr->rx_buf_ring, 0,
775 SW_RXBD_RING_SIZE * bp->rx_max_ring);
776
777 for (j = 0; j < bp->rx_max_ring; j++) {
778 rxr->rx_desc_ring[j] =
779 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
780 &rxr->rx_desc_mapping[j]);
781 if (rxr->rx_desc_ring[j] == NULL)
782 return -ENOMEM;
783
784 }
785
786 if (bp->rx_pg_ring_size) {
787 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
788 bp->rx_max_pg_ring);
789 if (rxr->rx_pg_ring == NULL)
790 return -ENOMEM;
791
792 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
793 bp->rx_max_pg_ring);
794 }
795
796 for (j = 0; j < bp->rx_max_pg_ring; j++) {
797 rxr->rx_pg_desc_ring[j] =
798 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
799 &rxr->rx_pg_desc_mapping[j]);
800 if (rxr->rx_pg_desc_ring[j] == NULL)
801 return -ENOMEM;
802
803 }
804 }
805 return 0;
806}
807
Michael Chan35e90102008-06-19 16:37:42 -0700808static void
Michael Chanb6016b72005-05-26 13:03:09 -0700809bnx2_free_mem(struct bnx2 *bp)
810{
Michael Chan13daffa2006-03-20 17:49:20 -0800811 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700812 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800813
Michael Chan35e90102008-06-19 16:37:42 -0700814 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700815 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700816
Michael Chan59b47d82006-11-19 14:10:45 -0800817 for (i = 0; i < bp->ctx_pages; i++) {
818 if (bp->ctx_blk[i]) {
819 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
820 bp->ctx_blk[i],
821 bp->ctx_blk_mapping[i]);
822 bp->ctx_blk[i] = NULL;
823 }
824 }
Michael Chan43e80b82008-06-19 16:41:08 -0700825 if (bnapi->status_blk.msi) {
Michael Chan0f31f992006-03-23 01:12:38 -0800826 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chan43e80b82008-06-19 16:41:08 -0700827 bnapi->status_blk.msi,
828 bp->status_blk_mapping);
829 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800830 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700831 }
Michael Chanb6016b72005-05-26 13:03:09 -0700832}
833
834static int
835bnx2_alloc_mem(struct bnx2 *bp)
836{
Michael Chan35e90102008-06-19 16:37:42 -0700837 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700838 struct bnx2_napi *bnapi;
839 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700840
Michael Chan0f31f992006-03-23 01:12:38 -0800841 /* Combine status and statistics blocks into one allocation. */
842 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800843 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800844 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
845 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800846 bp->status_stats_size = status_blk_size +
847 sizeof(struct statistics_block);
848
Michael Chan43e80b82008-06-19 16:41:08 -0700849 status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
850 &bp->status_blk_mapping);
851 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700852 goto alloc_mem_err;
853
Michael Chan43e80b82008-06-19 16:41:08 -0700854 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700855
Michael Chan43e80b82008-06-19 16:41:08 -0700856 bnapi = &bp->bnx2_napi[0];
857 bnapi->status_blk.msi = status_blk;
858 bnapi->hw_tx_cons_ptr =
859 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
860 bnapi->hw_rx_cons_ptr =
861 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800862 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800863 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700864 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800865
Michael Chan43e80b82008-06-19 16:41:08 -0700866 bnapi = &bp->bnx2_napi[i];
867
868 sblk = (void *) (status_blk +
869 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
870 bnapi->status_blk.msix = sblk;
871 bnapi->hw_tx_cons_ptr =
872 &sblk->status_tx_quick_consumer_index;
873 bnapi->hw_rx_cons_ptr =
874 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800875 bnapi->int_num = i << 24;
876 }
877 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800878
Michael Chan43e80b82008-06-19 16:41:08 -0700879 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700880
Michael Chan0f31f992006-03-23 01:12:38 -0800881 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700882
Michael Chan59b47d82006-11-19 14:10:45 -0800883 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
884 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
885 if (bp->ctx_pages == 0)
886 bp->ctx_pages = 1;
887 for (i = 0; i < bp->ctx_pages; i++) {
888 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
889 BCM_PAGE_SIZE,
890 &bp->ctx_blk_mapping[i]);
891 if (bp->ctx_blk[i] == NULL)
892 goto alloc_mem_err;
893 }
894 }
Michael Chan35e90102008-06-19 16:37:42 -0700895
Michael Chanbb4f98a2008-06-19 16:38:19 -0700896 err = bnx2_alloc_rx_mem(bp);
897 if (err)
898 goto alloc_mem_err;
899
Michael Chan35e90102008-06-19 16:37:42 -0700900 err = bnx2_alloc_tx_mem(bp);
901 if (err)
902 goto alloc_mem_err;
903
Michael Chanb6016b72005-05-26 13:03:09 -0700904 return 0;
905
906alloc_mem_err:
907 bnx2_free_mem(bp);
908 return -ENOMEM;
909}
910
911static void
Michael Chane3648b32005-11-04 08:51:21 -0800912bnx2_report_fw_link(struct bnx2 *bp)
913{
914 u32 fw_link_status = 0;
915
Michael Chan583c28e2008-01-21 19:51:35 -0800916 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700917 return;
918
Michael Chane3648b32005-11-04 08:51:21 -0800919 if (bp->link_up) {
920 u32 bmsr;
921
922 switch (bp->line_speed) {
923 case SPEED_10:
924 if (bp->duplex == DUPLEX_HALF)
925 fw_link_status = BNX2_LINK_STATUS_10HALF;
926 else
927 fw_link_status = BNX2_LINK_STATUS_10FULL;
928 break;
929 case SPEED_100:
930 if (bp->duplex == DUPLEX_HALF)
931 fw_link_status = BNX2_LINK_STATUS_100HALF;
932 else
933 fw_link_status = BNX2_LINK_STATUS_100FULL;
934 break;
935 case SPEED_1000:
936 if (bp->duplex == DUPLEX_HALF)
937 fw_link_status = BNX2_LINK_STATUS_1000HALF;
938 else
939 fw_link_status = BNX2_LINK_STATUS_1000FULL;
940 break;
941 case SPEED_2500:
942 if (bp->duplex == DUPLEX_HALF)
943 fw_link_status = BNX2_LINK_STATUS_2500HALF;
944 else
945 fw_link_status = BNX2_LINK_STATUS_2500FULL;
946 break;
947 }
948
949 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
950
951 if (bp->autoneg) {
952 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
953
Michael Chanca58c3a2007-05-03 13:22:52 -0700954 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
955 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800956
957 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800958 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800959 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
960 else
961 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
962 }
963 }
964 else
965 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
966
Michael Chan2726d6e2008-01-29 21:35:05 -0800967 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800968}
969
Michael Chan9b1084b2007-07-07 22:50:37 -0700970static char *
971bnx2_xceiver_str(struct bnx2 *bp)
972{
973 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800974 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700975 "Copper"));
976}
977
Michael Chane3648b32005-11-04 08:51:21 -0800978static void
Michael Chanb6016b72005-05-26 13:03:09 -0700979bnx2_report_link(struct bnx2 *bp)
980{
981 if (bp->link_up) {
982 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000983 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
984 bnx2_xceiver_str(bp),
985 bp->line_speed,
986 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700987
988 if (bp->flow_ctrl) {
989 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000990 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700991 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +0000992 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700993 }
994 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000995 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700996 }
Joe Perches3a9c6a42010-02-17 15:01:51 +0000997 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -0700998 }
Joe Perches3a9c6a42010-02-17 15:01:51 +0000999 pr_cont("\n");
1000 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001001 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001002 netdev_err(bp->dev, "NIC %s Link is Down\n",
1003 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001004 }
Michael Chane3648b32005-11-04 08:51:21 -08001005
1006 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001007}
1008
1009static void
1010bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1011{
1012 u32 local_adv, remote_adv;
1013
1014 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001015 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001016 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1017
1018 if (bp->duplex == DUPLEX_FULL) {
1019 bp->flow_ctrl = bp->req_flow_ctrl;
1020 }
1021 return;
1022 }
1023
1024 if (bp->duplex != DUPLEX_FULL) {
1025 return;
1026 }
1027
Michael Chan583c28e2008-01-21 19:51:35 -08001028 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -08001029 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
1030 u32 val;
1031
1032 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1033 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1034 bp->flow_ctrl |= FLOW_CTRL_TX;
1035 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1036 bp->flow_ctrl |= FLOW_CTRL_RX;
1037 return;
1038 }
1039
Michael Chanca58c3a2007-05-03 13:22:52 -07001040 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1041 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001042
Michael Chan583c28e2008-01-21 19:51:35 -08001043 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001044 u32 new_local_adv = 0;
1045 u32 new_remote_adv = 0;
1046
1047 if (local_adv & ADVERTISE_1000XPAUSE)
1048 new_local_adv |= ADVERTISE_PAUSE_CAP;
1049 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1050 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1051 if (remote_adv & ADVERTISE_1000XPAUSE)
1052 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1053 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1054 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1055
1056 local_adv = new_local_adv;
1057 remote_adv = new_remote_adv;
1058 }
1059
1060 /* See Table 28B-3 of 802.3ab-1999 spec. */
1061 if (local_adv & ADVERTISE_PAUSE_CAP) {
1062 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1063 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1064 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1065 }
1066 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1067 bp->flow_ctrl = FLOW_CTRL_RX;
1068 }
1069 }
1070 else {
1071 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1072 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1073 }
1074 }
1075 }
1076 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1077 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1078 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1079
1080 bp->flow_ctrl = FLOW_CTRL_TX;
1081 }
1082 }
1083}
1084
1085static int
Michael Chan27a005b2007-05-03 13:23:41 -07001086bnx2_5709s_linkup(struct bnx2 *bp)
1087{
1088 u32 val, speed;
1089
1090 bp->link_up = 1;
1091
1092 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1093 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1094 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1095
1096 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1097 bp->line_speed = bp->req_line_speed;
1098 bp->duplex = bp->req_duplex;
1099 return 0;
1100 }
1101 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1102 switch (speed) {
1103 case MII_BNX2_GP_TOP_AN_SPEED_10:
1104 bp->line_speed = SPEED_10;
1105 break;
1106 case MII_BNX2_GP_TOP_AN_SPEED_100:
1107 bp->line_speed = SPEED_100;
1108 break;
1109 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1110 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1111 bp->line_speed = SPEED_1000;
1112 break;
1113 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1114 bp->line_speed = SPEED_2500;
1115 break;
1116 }
1117 if (val & MII_BNX2_GP_TOP_AN_FD)
1118 bp->duplex = DUPLEX_FULL;
1119 else
1120 bp->duplex = DUPLEX_HALF;
1121 return 0;
1122}
1123
1124static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001125bnx2_5708s_linkup(struct bnx2 *bp)
1126{
1127 u32 val;
1128
1129 bp->link_up = 1;
1130 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1131 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1132 case BCM5708S_1000X_STAT1_SPEED_10:
1133 bp->line_speed = SPEED_10;
1134 break;
1135 case BCM5708S_1000X_STAT1_SPEED_100:
1136 bp->line_speed = SPEED_100;
1137 break;
1138 case BCM5708S_1000X_STAT1_SPEED_1G:
1139 bp->line_speed = SPEED_1000;
1140 break;
1141 case BCM5708S_1000X_STAT1_SPEED_2G5:
1142 bp->line_speed = SPEED_2500;
1143 break;
1144 }
1145 if (val & BCM5708S_1000X_STAT1_FD)
1146 bp->duplex = DUPLEX_FULL;
1147 else
1148 bp->duplex = DUPLEX_HALF;
1149
1150 return 0;
1151}
1152
1153static int
1154bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001155{
1156 u32 bmcr, local_adv, remote_adv, common;
1157
1158 bp->link_up = 1;
1159 bp->line_speed = SPEED_1000;
1160
Michael Chanca58c3a2007-05-03 13:22:52 -07001161 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001162 if (bmcr & BMCR_FULLDPLX) {
1163 bp->duplex = DUPLEX_FULL;
1164 }
1165 else {
1166 bp->duplex = DUPLEX_HALF;
1167 }
1168
1169 if (!(bmcr & BMCR_ANENABLE)) {
1170 return 0;
1171 }
1172
Michael Chanca58c3a2007-05-03 13:22:52 -07001173 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1174 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001175
1176 common = local_adv & remote_adv;
1177 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1178
1179 if (common & ADVERTISE_1000XFULL) {
1180 bp->duplex = DUPLEX_FULL;
1181 }
1182 else {
1183 bp->duplex = DUPLEX_HALF;
1184 }
1185 }
1186
1187 return 0;
1188}
1189
1190static int
1191bnx2_copper_linkup(struct bnx2 *bp)
1192{
1193 u32 bmcr;
1194
Michael Chanca58c3a2007-05-03 13:22:52 -07001195 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001196 if (bmcr & BMCR_ANENABLE) {
1197 u32 local_adv, remote_adv, common;
1198
1199 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1200 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1201
1202 common = local_adv & (remote_adv >> 2);
1203 if (common & ADVERTISE_1000FULL) {
1204 bp->line_speed = SPEED_1000;
1205 bp->duplex = DUPLEX_FULL;
1206 }
1207 else if (common & ADVERTISE_1000HALF) {
1208 bp->line_speed = SPEED_1000;
1209 bp->duplex = DUPLEX_HALF;
1210 }
1211 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001212 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1213 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001214
1215 common = local_adv & remote_adv;
1216 if (common & ADVERTISE_100FULL) {
1217 bp->line_speed = SPEED_100;
1218 bp->duplex = DUPLEX_FULL;
1219 }
1220 else if (common & ADVERTISE_100HALF) {
1221 bp->line_speed = SPEED_100;
1222 bp->duplex = DUPLEX_HALF;
1223 }
1224 else if (common & ADVERTISE_10FULL) {
1225 bp->line_speed = SPEED_10;
1226 bp->duplex = DUPLEX_FULL;
1227 }
1228 else if (common & ADVERTISE_10HALF) {
1229 bp->line_speed = SPEED_10;
1230 bp->duplex = DUPLEX_HALF;
1231 }
1232 else {
1233 bp->line_speed = 0;
1234 bp->link_up = 0;
1235 }
1236 }
1237 }
1238 else {
1239 if (bmcr & BMCR_SPEED100) {
1240 bp->line_speed = SPEED_100;
1241 }
1242 else {
1243 bp->line_speed = SPEED_10;
1244 }
1245 if (bmcr & BMCR_FULLDPLX) {
1246 bp->duplex = DUPLEX_FULL;
1247 }
1248 else {
1249 bp->duplex = DUPLEX_HALF;
1250 }
1251 }
1252
1253 return 0;
1254}
1255
Michael Chan83e3fc82008-01-29 21:37:17 -08001256static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001257bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001258{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001259 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001260
1261 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1262 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1263 val |= 0x02 << 8;
1264
1265 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1266 u32 lo_water, hi_water;
1267
1268 if (bp->flow_ctrl & FLOW_CTRL_TX)
1269 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1270 else
1271 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1272 if (lo_water >= bp->rx_ring_size)
1273 lo_water = 0;
1274
Michael Chan57260262010-02-15 19:42:09 +00001275 hi_water = min_t(int, bp->rx_ring_size / 4, lo_water + 16);
Michael Chan83e3fc82008-01-29 21:37:17 -08001276
1277 if (hi_water <= lo_water)
1278 lo_water = 0;
1279
1280 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1281 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1282
1283 if (hi_water > 0xf)
1284 hi_water = 0xf;
1285 else if (hi_water == 0)
1286 lo_water = 0;
1287 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1288 }
1289 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1290}
1291
Michael Chanbb4f98a2008-06-19 16:38:19 -07001292static void
1293bnx2_init_all_rx_contexts(struct bnx2 *bp)
1294{
1295 int i;
1296 u32 cid;
1297
1298 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1299 if (i == 1)
1300 cid = RX_RSS_CID;
1301 bnx2_init_rx_context(bp, cid);
1302 }
1303}
1304
Benjamin Li344478d2008-09-18 16:38:24 -07001305static void
Michael Chanb6016b72005-05-26 13:03:09 -07001306bnx2_set_mac_link(struct bnx2 *bp)
1307{
1308 u32 val;
1309
1310 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1311 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1312 (bp->duplex == DUPLEX_HALF)) {
1313 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1314 }
1315
1316 /* Configure the EMAC mode register. */
1317 val = REG_RD(bp, BNX2_EMAC_MODE);
1318
1319 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001320 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001321 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001322
1323 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001324 switch (bp->line_speed) {
1325 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001326 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1327 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001328 break;
1329 }
1330 /* fall through */
1331 case SPEED_100:
1332 val |= BNX2_EMAC_MODE_PORT_MII;
1333 break;
1334 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001335 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001336 /* fall through */
1337 case SPEED_1000:
1338 val |= BNX2_EMAC_MODE_PORT_GMII;
1339 break;
1340 }
Michael Chanb6016b72005-05-26 13:03:09 -07001341 }
1342 else {
1343 val |= BNX2_EMAC_MODE_PORT_GMII;
1344 }
1345
1346 /* Set the MAC to operate in the appropriate duplex mode. */
1347 if (bp->duplex == DUPLEX_HALF)
1348 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1349 REG_WR(bp, BNX2_EMAC_MODE, val);
1350
1351 /* Enable/disable rx PAUSE. */
1352 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1353
1354 if (bp->flow_ctrl & FLOW_CTRL_RX)
1355 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1356 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1357
1358 /* Enable/disable tx PAUSE. */
1359 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1360 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1361
1362 if (bp->flow_ctrl & FLOW_CTRL_TX)
1363 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1364 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1365
1366 /* Acknowledge the interrupt. */
1367 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1368
Michael Chan83e3fc82008-01-29 21:37:17 -08001369 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001370 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001371}
1372
Michael Chan27a005b2007-05-03 13:23:41 -07001373static void
1374bnx2_enable_bmsr1(struct bnx2 *bp)
1375{
Michael Chan583c28e2008-01-21 19:51:35 -08001376 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001377 (CHIP_NUM(bp) == CHIP_NUM_5709))
1378 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1379 MII_BNX2_BLK_ADDR_GP_STATUS);
1380}
1381
1382static void
1383bnx2_disable_bmsr1(struct bnx2 *bp)
1384{
Michael Chan583c28e2008-01-21 19:51:35 -08001385 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001386 (CHIP_NUM(bp) == CHIP_NUM_5709))
1387 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1388 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1389}
1390
Michael Chanb6016b72005-05-26 13:03:09 -07001391static int
Michael Chan605a9e22007-05-03 13:23:13 -07001392bnx2_test_and_enable_2g5(struct bnx2 *bp)
1393{
1394 u32 up1;
1395 int ret = 1;
1396
Michael Chan583c28e2008-01-21 19:51:35 -08001397 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001398 return 0;
1399
1400 if (bp->autoneg & AUTONEG_SPEED)
1401 bp->advertising |= ADVERTISED_2500baseX_Full;
1402
Michael Chan27a005b2007-05-03 13:23:41 -07001403 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1404 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1405
Michael Chan605a9e22007-05-03 13:23:13 -07001406 bnx2_read_phy(bp, bp->mii_up1, &up1);
1407 if (!(up1 & BCM5708S_UP1_2G5)) {
1408 up1 |= BCM5708S_UP1_2G5;
1409 bnx2_write_phy(bp, bp->mii_up1, up1);
1410 ret = 0;
1411 }
1412
Michael Chan27a005b2007-05-03 13:23:41 -07001413 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1414 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1415 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1416
Michael Chan605a9e22007-05-03 13:23:13 -07001417 return ret;
1418}
1419
1420static int
1421bnx2_test_and_disable_2g5(struct bnx2 *bp)
1422{
1423 u32 up1;
1424 int ret = 0;
1425
Michael Chan583c28e2008-01-21 19:51:35 -08001426 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001427 return 0;
1428
Michael Chan27a005b2007-05-03 13:23:41 -07001429 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1430 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1431
Michael Chan605a9e22007-05-03 13:23:13 -07001432 bnx2_read_phy(bp, bp->mii_up1, &up1);
1433 if (up1 & BCM5708S_UP1_2G5) {
1434 up1 &= ~BCM5708S_UP1_2G5;
1435 bnx2_write_phy(bp, bp->mii_up1, up1);
1436 ret = 1;
1437 }
1438
Michael Chan27a005b2007-05-03 13:23:41 -07001439 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1440 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1441 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1442
Michael Chan605a9e22007-05-03 13:23:13 -07001443 return ret;
1444}
1445
1446static void
1447bnx2_enable_forced_2g5(struct bnx2 *bp)
1448{
Michael Chancbd68902010-06-08 07:21:30 +00001449 u32 uninitialized_var(bmcr);
1450 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001451
Michael Chan583c28e2008-01-21 19:51:35 -08001452 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001453 return;
1454
Michael Chan27a005b2007-05-03 13:23:41 -07001455 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1456 u32 val;
1457
1458 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1459 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001460 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1461 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1462 val |= MII_BNX2_SD_MISC1_FORCE |
1463 MII_BNX2_SD_MISC1_FORCE_2_5G;
1464 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1465 }
Michael Chan27a005b2007-05-03 13:23:41 -07001466
1467 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1468 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001469 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001470
1471 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001472 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1473 if (!err)
1474 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001475 } else {
1476 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001477 }
1478
Michael Chancbd68902010-06-08 07:21:30 +00001479 if (err)
1480 return;
1481
Michael Chan605a9e22007-05-03 13:23:13 -07001482 if (bp->autoneg & AUTONEG_SPEED) {
1483 bmcr &= ~BMCR_ANENABLE;
1484 if (bp->req_duplex == DUPLEX_FULL)
1485 bmcr |= BMCR_FULLDPLX;
1486 }
1487 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1488}
1489
1490static void
1491bnx2_disable_forced_2g5(struct bnx2 *bp)
1492{
Michael Chancbd68902010-06-08 07:21:30 +00001493 u32 uninitialized_var(bmcr);
1494 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001495
Michael Chan583c28e2008-01-21 19:51:35 -08001496 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001497 return;
1498
Michael Chan27a005b2007-05-03 13:23:41 -07001499 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1500 u32 val;
1501
1502 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1503 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001504 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1505 val &= ~MII_BNX2_SD_MISC1_FORCE;
1506 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1507 }
Michael Chan27a005b2007-05-03 13:23:41 -07001508
1509 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1510 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001511 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001512
1513 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001514 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1515 if (!err)
1516 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001517 } else {
1518 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001519 }
1520
Michael Chancbd68902010-06-08 07:21:30 +00001521 if (err)
1522 return;
1523
Michael Chan605a9e22007-05-03 13:23:13 -07001524 if (bp->autoneg & AUTONEG_SPEED)
1525 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1526 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1527}
1528
Michael Chanb2fadea2008-01-21 17:07:06 -08001529static void
1530bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1531{
1532 u32 val;
1533
1534 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1535 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1536 if (start)
1537 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1538 else
1539 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1540}
1541
Michael Chan605a9e22007-05-03 13:23:13 -07001542static int
Michael Chanb6016b72005-05-26 13:03:09 -07001543bnx2_set_link(struct bnx2 *bp)
1544{
1545 u32 bmsr;
1546 u8 link_up;
1547
Michael Chan80be4432006-11-19 14:07:28 -08001548 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001549 bp->link_up = 1;
1550 return 0;
1551 }
1552
Michael Chan583c28e2008-01-21 19:51:35 -08001553 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001554 return 0;
1555
Michael Chanb6016b72005-05-26 13:03:09 -07001556 link_up = bp->link_up;
1557
Michael Chan27a005b2007-05-03 13:23:41 -07001558 bnx2_enable_bmsr1(bp);
1559 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1560 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1561 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001562
Michael Chan583c28e2008-01-21 19:51:35 -08001563 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001564 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001565 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001566
Michael Chan583c28e2008-01-21 19:51:35 -08001567 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001568 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001569 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001570 }
Michael Chanb6016b72005-05-26 13:03:09 -07001571 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001572
1573 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1574 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1575 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1576
1577 if ((val & BNX2_EMAC_STATUS_LINK) &&
1578 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001579 bmsr |= BMSR_LSTATUS;
1580 else
1581 bmsr &= ~BMSR_LSTATUS;
1582 }
1583
1584 if (bmsr & BMSR_LSTATUS) {
1585 bp->link_up = 1;
1586
Michael Chan583c28e2008-01-21 19:51:35 -08001587 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001588 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1589 bnx2_5706s_linkup(bp);
1590 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1591 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001592 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1593 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001594 }
1595 else {
1596 bnx2_copper_linkup(bp);
1597 }
1598 bnx2_resolve_flow_ctrl(bp);
1599 }
1600 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001601 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001602 (bp->autoneg & AUTONEG_SPEED))
1603 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001604
Michael Chan583c28e2008-01-21 19:51:35 -08001605 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001606 u32 bmcr;
1607
1608 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1609 bmcr |= BMCR_ANENABLE;
1610 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1611
Michael Chan583c28e2008-01-21 19:51:35 -08001612 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001613 }
Michael Chanb6016b72005-05-26 13:03:09 -07001614 bp->link_up = 0;
1615 }
1616
1617 if (bp->link_up != link_up) {
1618 bnx2_report_link(bp);
1619 }
1620
1621 bnx2_set_mac_link(bp);
1622
1623 return 0;
1624}
1625
1626static int
1627bnx2_reset_phy(struct bnx2 *bp)
1628{
1629 int i;
1630 u32 reg;
1631
Michael Chanca58c3a2007-05-03 13:22:52 -07001632 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001633
1634#define PHY_RESET_MAX_WAIT 100
1635 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1636 udelay(10);
1637
Michael Chanca58c3a2007-05-03 13:22:52 -07001638 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001639 if (!(reg & BMCR_RESET)) {
1640 udelay(20);
1641 break;
1642 }
1643 }
1644 if (i == PHY_RESET_MAX_WAIT) {
1645 return -EBUSY;
1646 }
1647 return 0;
1648}
1649
1650static u32
1651bnx2_phy_get_pause_adv(struct bnx2 *bp)
1652{
1653 u32 adv = 0;
1654
1655 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1656 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1657
Michael Chan583c28e2008-01-21 19:51:35 -08001658 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001659 adv = ADVERTISE_1000XPAUSE;
1660 }
1661 else {
1662 adv = ADVERTISE_PAUSE_CAP;
1663 }
1664 }
1665 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001666 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001667 adv = ADVERTISE_1000XPSE_ASYM;
1668 }
1669 else {
1670 adv = ADVERTISE_PAUSE_ASYM;
1671 }
1672 }
1673 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001674 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001675 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1676 }
1677 else {
1678 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1679 }
1680 }
1681 return adv;
1682}
1683
Michael Chana2f13892008-07-14 22:38:23 -07001684static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001685
Michael Chanb6016b72005-05-26 13:03:09 -07001686static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001687bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001688__releases(&bp->phy_lock)
1689__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001690{
1691 u32 speed_arg = 0, pause_adv;
1692
1693 pause_adv = bnx2_phy_get_pause_adv(bp);
1694
1695 if (bp->autoneg & AUTONEG_SPEED) {
1696 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1697 if (bp->advertising & ADVERTISED_10baseT_Half)
1698 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1699 if (bp->advertising & ADVERTISED_10baseT_Full)
1700 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1701 if (bp->advertising & ADVERTISED_100baseT_Half)
1702 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1703 if (bp->advertising & ADVERTISED_100baseT_Full)
1704 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1705 if (bp->advertising & ADVERTISED_1000baseT_Full)
1706 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1707 if (bp->advertising & ADVERTISED_2500baseX_Full)
1708 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1709 } else {
1710 if (bp->req_line_speed == SPEED_2500)
1711 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1712 else if (bp->req_line_speed == SPEED_1000)
1713 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1714 else if (bp->req_line_speed == SPEED_100) {
1715 if (bp->req_duplex == DUPLEX_FULL)
1716 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1717 else
1718 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1719 } else if (bp->req_line_speed == SPEED_10) {
1720 if (bp->req_duplex == DUPLEX_FULL)
1721 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1722 else
1723 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1724 }
1725 }
1726
1727 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1728 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001729 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001730 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1731
1732 if (port == PORT_TP)
1733 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1734 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1735
Michael Chan2726d6e2008-01-29 21:35:05 -08001736 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001737
1738 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001739 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001740 spin_lock_bh(&bp->phy_lock);
1741
1742 return 0;
1743}
1744
1745static int
1746bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001747__releases(&bp->phy_lock)
1748__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001749{
Michael Chan605a9e22007-05-03 13:23:13 -07001750 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001751 u32 new_adv = 0;
1752
Michael Chan583c28e2008-01-21 19:51:35 -08001753 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001754 return (bnx2_setup_remote_phy(bp, port));
1755
Michael Chanb6016b72005-05-26 13:03:09 -07001756 if (!(bp->autoneg & AUTONEG_SPEED)) {
1757 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001758 int force_link_down = 0;
1759
Michael Chan605a9e22007-05-03 13:23:13 -07001760 if (bp->req_line_speed == SPEED_2500) {
1761 if (!bnx2_test_and_enable_2g5(bp))
1762 force_link_down = 1;
1763 } else if (bp->req_line_speed == SPEED_1000) {
1764 if (bnx2_test_and_disable_2g5(bp))
1765 force_link_down = 1;
1766 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001767 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001768 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1769
Michael Chanca58c3a2007-05-03 13:22:52 -07001770 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001771 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001772 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001773
Michael Chan27a005b2007-05-03 13:23:41 -07001774 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1775 if (bp->req_line_speed == SPEED_2500)
1776 bnx2_enable_forced_2g5(bp);
1777 else if (bp->req_line_speed == SPEED_1000) {
1778 bnx2_disable_forced_2g5(bp);
1779 new_bmcr &= ~0x2000;
1780 }
1781
1782 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001783 if (bp->req_line_speed == SPEED_2500)
1784 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1785 else
1786 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001787 }
1788
Michael Chanb6016b72005-05-26 13:03:09 -07001789 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001790 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001791 new_bmcr |= BMCR_FULLDPLX;
1792 }
1793 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001794 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001795 new_bmcr &= ~BMCR_FULLDPLX;
1796 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001797 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001798 /* Force a link down visible on the other side */
1799 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001800 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001801 ~(ADVERTISE_1000XFULL |
1802 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001803 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001804 BMCR_ANRESTART | BMCR_ANENABLE);
1805
1806 bp->link_up = 0;
1807 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001808 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001809 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001810 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001811 bnx2_write_phy(bp, bp->mii_adv, adv);
1812 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001813 } else {
1814 bnx2_resolve_flow_ctrl(bp);
1815 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001816 }
1817 return 0;
1818 }
1819
Michael Chan605a9e22007-05-03 13:23:13 -07001820 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001821
Michael Chanb6016b72005-05-26 13:03:09 -07001822 if (bp->advertising & ADVERTISED_1000baseT_Full)
1823 new_adv |= ADVERTISE_1000XFULL;
1824
1825 new_adv |= bnx2_phy_get_pause_adv(bp);
1826
Michael Chanca58c3a2007-05-03 13:22:52 -07001827 bnx2_read_phy(bp, bp->mii_adv, &adv);
1828 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001829
1830 bp->serdes_an_pending = 0;
1831 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1832 /* Force a link down visible on the other side */
1833 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001834 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001835 spin_unlock_bh(&bp->phy_lock);
1836 msleep(20);
1837 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001838 }
1839
Michael Chanca58c3a2007-05-03 13:22:52 -07001840 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1841 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001842 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001843 /* Speed up link-up time when the link partner
1844 * does not autonegotiate which is very common
1845 * in blade servers. Some blade servers use
1846 * IPMI for kerboard input and it's important
1847 * to minimize link disruptions. Autoneg. involves
1848 * exchanging base pages plus 3 next pages and
1849 * normally completes in about 120 msec.
1850 */
Michael Chan40105c02008-11-12 16:02:45 -08001851 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001852 bp->serdes_an_pending = 1;
1853 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001854 } else {
1855 bnx2_resolve_flow_ctrl(bp);
1856 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001857 }
1858
1859 return 0;
1860}
1861
1862#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001863 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001864 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1865 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001866
1867#define ETHTOOL_ALL_COPPER_SPEED \
1868 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1869 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1870 ADVERTISED_1000baseT_Full)
1871
1872#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1873 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001874
Michael Chanb6016b72005-05-26 13:03:09 -07001875#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1876
Michael Chandeaf3912007-07-07 22:48:00 -07001877static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001878bnx2_set_default_remote_link(struct bnx2 *bp)
1879{
1880 u32 link;
1881
1882 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001883 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001884 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001885 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001886
1887 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1888 bp->req_line_speed = 0;
1889 bp->autoneg |= AUTONEG_SPEED;
1890 bp->advertising = ADVERTISED_Autoneg;
1891 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1892 bp->advertising |= ADVERTISED_10baseT_Half;
1893 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1894 bp->advertising |= ADVERTISED_10baseT_Full;
1895 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1896 bp->advertising |= ADVERTISED_100baseT_Half;
1897 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1898 bp->advertising |= ADVERTISED_100baseT_Full;
1899 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1900 bp->advertising |= ADVERTISED_1000baseT_Full;
1901 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1902 bp->advertising |= ADVERTISED_2500baseX_Full;
1903 } else {
1904 bp->autoneg = 0;
1905 bp->advertising = 0;
1906 bp->req_duplex = DUPLEX_FULL;
1907 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1908 bp->req_line_speed = SPEED_10;
1909 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1910 bp->req_duplex = DUPLEX_HALF;
1911 }
1912 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1913 bp->req_line_speed = SPEED_100;
1914 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1915 bp->req_duplex = DUPLEX_HALF;
1916 }
1917 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1918 bp->req_line_speed = SPEED_1000;
1919 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1920 bp->req_line_speed = SPEED_2500;
1921 }
1922}
1923
1924static void
Michael Chandeaf3912007-07-07 22:48:00 -07001925bnx2_set_default_link(struct bnx2 *bp)
1926{
Harvey Harrisonab598592008-05-01 02:47:38 -07001927 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1928 bnx2_set_default_remote_link(bp);
1929 return;
1930 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001931
Michael Chandeaf3912007-07-07 22:48:00 -07001932 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1933 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001934 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001935 u32 reg;
1936
1937 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1938
Michael Chan2726d6e2008-01-29 21:35:05 -08001939 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001940 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1941 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1942 bp->autoneg = 0;
1943 bp->req_line_speed = bp->line_speed = SPEED_1000;
1944 bp->req_duplex = DUPLEX_FULL;
1945 }
1946 } else
1947 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1948}
1949
Michael Chan0d8a6572007-07-07 22:49:43 -07001950static void
Michael Chandf149d72007-07-07 22:51:36 -07001951bnx2_send_heart_beat(struct bnx2 *bp)
1952{
1953 u32 msg;
1954 u32 addr;
1955
1956 spin_lock(&bp->indirect_lock);
1957 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1958 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1959 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1960 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1961 spin_unlock(&bp->indirect_lock);
1962}
1963
1964static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001965bnx2_remote_phy_event(struct bnx2 *bp)
1966{
1967 u32 msg;
1968 u8 link_up = bp->link_up;
1969 u8 old_port;
1970
Michael Chan2726d6e2008-01-29 21:35:05 -08001971 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001972
Michael Chandf149d72007-07-07 22:51:36 -07001973 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1974 bnx2_send_heart_beat(bp);
1975
1976 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1977
Michael Chan0d8a6572007-07-07 22:49:43 -07001978 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1979 bp->link_up = 0;
1980 else {
1981 u32 speed;
1982
1983 bp->link_up = 1;
1984 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1985 bp->duplex = DUPLEX_FULL;
1986 switch (speed) {
1987 case BNX2_LINK_STATUS_10HALF:
1988 bp->duplex = DUPLEX_HALF;
1989 case BNX2_LINK_STATUS_10FULL:
1990 bp->line_speed = SPEED_10;
1991 break;
1992 case BNX2_LINK_STATUS_100HALF:
1993 bp->duplex = DUPLEX_HALF;
1994 case BNX2_LINK_STATUS_100BASE_T4:
1995 case BNX2_LINK_STATUS_100FULL:
1996 bp->line_speed = SPEED_100;
1997 break;
1998 case BNX2_LINK_STATUS_1000HALF:
1999 bp->duplex = DUPLEX_HALF;
2000 case BNX2_LINK_STATUS_1000FULL:
2001 bp->line_speed = SPEED_1000;
2002 break;
2003 case BNX2_LINK_STATUS_2500HALF:
2004 bp->duplex = DUPLEX_HALF;
2005 case BNX2_LINK_STATUS_2500FULL:
2006 bp->line_speed = SPEED_2500;
2007 break;
2008 default:
2009 bp->line_speed = 0;
2010 break;
2011 }
2012
Michael Chan0d8a6572007-07-07 22:49:43 -07002013 bp->flow_ctrl = 0;
2014 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2015 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2016 if (bp->duplex == DUPLEX_FULL)
2017 bp->flow_ctrl = bp->req_flow_ctrl;
2018 } else {
2019 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2020 bp->flow_ctrl |= FLOW_CTRL_TX;
2021 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2022 bp->flow_ctrl |= FLOW_CTRL_RX;
2023 }
2024
2025 old_port = bp->phy_port;
2026 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2027 bp->phy_port = PORT_FIBRE;
2028 else
2029 bp->phy_port = PORT_TP;
2030
2031 if (old_port != bp->phy_port)
2032 bnx2_set_default_link(bp);
2033
Michael Chan0d8a6572007-07-07 22:49:43 -07002034 }
2035 if (bp->link_up != link_up)
2036 bnx2_report_link(bp);
2037
2038 bnx2_set_mac_link(bp);
2039}
2040
2041static int
2042bnx2_set_remote_link(struct bnx2 *bp)
2043{
2044 u32 evt_code;
2045
Michael Chan2726d6e2008-01-29 21:35:05 -08002046 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002047 switch (evt_code) {
2048 case BNX2_FW_EVT_CODE_LINK_EVENT:
2049 bnx2_remote_phy_event(bp);
2050 break;
2051 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2052 default:
Michael Chandf149d72007-07-07 22:51:36 -07002053 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002054 break;
2055 }
2056 return 0;
2057}
2058
Michael Chanb6016b72005-05-26 13:03:09 -07002059static int
2060bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002061__releases(&bp->phy_lock)
2062__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002063{
2064 u32 bmcr;
2065 u32 new_bmcr;
2066
Michael Chanca58c3a2007-05-03 13:22:52 -07002067 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002068
2069 if (bp->autoneg & AUTONEG_SPEED) {
2070 u32 adv_reg, adv1000_reg;
2071 u32 new_adv_reg = 0;
2072 u32 new_adv1000_reg = 0;
2073
Michael Chanca58c3a2007-05-03 13:22:52 -07002074 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002075 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2076 ADVERTISE_PAUSE_ASYM);
2077
2078 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2079 adv1000_reg &= PHY_ALL_1000_SPEED;
2080
2081 if (bp->advertising & ADVERTISED_10baseT_Half)
2082 new_adv_reg |= ADVERTISE_10HALF;
2083 if (bp->advertising & ADVERTISED_10baseT_Full)
2084 new_adv_reg |= ADVERTISE_10FULL;
2085 if (bp->advertising & ADVERTISED_100baseT_Half)
2086 new_adv_reg |= ADVERTISE_100HALF;
2087 if (bp->advertising & ADVERTISED_100baseT_Full)
2088 new_adv_reg |= ADVERTISE_100FULL;
2089 if (bp->advertising & ADVERTISED_1000baseT_Full)
2090 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002091
Michael Chanb6016b72005-05-26 13:03:09 -07002092 new_adv_reg |= ADVERTISE_CSMA;
2093
2094 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
2095
2096 if ((adv1000_reg != new_adv1000_reg) ||
2097 (adv_reg != new_adv_reg) ||
2098 ((bmcr & BMCR_ANENABLE) == 0)) {
2099
Michael Chanca58c3a2007-05-03 13:22:52 -07002100 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002101 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07002102 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002103 BMCR_ANENABLE);
2104 }
2105 else if (bp->link_up) {
2106 /* Flow ctrl may have changed from auto to forced */
2107 /* or vice-versa. */
2108
2109 bnx2_resolve_flow_ctrl(bp);
2110 bnx2_set_mac_link(bp);
2111 }
2112 return 0;
2113 }
2114
2115 new_bmcr = 0;
2116 if (bp->req_line_speed == SPEED_100) {
2117 new_bmcr |= BMCR_SPEED100;
2118 }
2119 if (bp->req_duplex == DUPLEX_FULL) {
2120 new_bmcr |= BMCR_FULLDPLX;
2121 }
2122 if (new_bmcr != bmcr) {
2123 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002124
Michael Chanca58c3a2007-05-03 13:22:52 -07002125 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2126 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002127
Michael Chanb6016b72005-05-26 13:03:09 -07002128 if (bmsr & BMSR_LSTATUS) {
2129 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002130 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002131 spin_unlock_bh(&bp->phy_lock);
2132 msleep(50);
2133 spin_lock_bh(&bp->phy_lock);
2134
Michael Chanca58c3a2007-05-03 13:22:52 -07002135 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2136 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002137 }
2138
Michael Chanca58c3a2007-05-03 13:22:52 -07002139 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002140
2141 /* Normally, the new speed is setup after the link has
2142 * gone down and up again. In some cases, link will not go
2143 * down so we need to set up the new speed here.
2144 */
2145 if (bmsr & BMSR_LSTATUS) {
2146 bp->line_speed = bp->req_line_speed;
2147 bp->duplex = bp->req_duplex;
2148 bnx2_resolve_flow_ctrl(bp);
2149 bnx2_set_mac_link(bp);
2150 }
Michael Chan27a005b2007-05-03 13:23:41 -07002151 } else {
2152 bnx2_resolve_flow_ctrl(bp);
2153 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002154 }
2155 return 0;
2156}
2157
2158static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002159bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002160__releases(&bp->phy_lock)
2161__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002162{
2163 if (bp->loopback == MAC_LOOPBACK)
2164 return 0;
2165
Michael Chan583c28e2008-01-21 19:51:35 -08002166 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07002167 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07002168 }
2169 else {
2170 return (bnx2_setup_copper_phy(bp));
2171 }
2172}
2173
2174static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002175bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002176{
2177 u32 val;
2178
2179 bp->mii_bmcr = MII_BMCR + 0x10;
2180 bp->mii_bmsr = MII_BMSR + 0x10;
2181 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2182 bp->mii_adv = MII_ADVERTISE + 0x10;
2183 bp->mii_lpa = MII_LPA + 0x10;
2184 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2185
2186 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2187 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2188
2189 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002190 if (reset_phy)
2191 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002192
2193 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2194
2195 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2196 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2197 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2198 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2199
2200 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2201 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002202 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002203 val |= BCM5708S_UP1_2G5;
2204 else
2205 val &= ~BCM5708S_UP1_2G5;
2206 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2207
2208 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2209 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2210 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2211 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2212
2213 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2214
2215 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2216 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2217 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2218
2219 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2220
2221 return 0;
2222}
2223
2224static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002225bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002226{
2227 u32 val;
2228
Michael Chan9a120bc2008-05-16 22:17:45 -07002229 if (reset_phy)
2230 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002231
2232 bp->mii_up1 = BCM5708S_UP1;
2233
Michael Chan5b0c76a2005-11-04 08:45:49 -08002234 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2235 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2236 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2237
2238 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2239 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2240 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2241
2242 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2243 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2244 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2245
Michael Chan583c28e2008-01-21 19:51:35 -08002246 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002247 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2248 val |= BCM5708S_UP1_2G5;
2249 bnx2_write_phy(bp, BCM5708S_UP1, val);
2250 }
2251
2252 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002253 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2254 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002255 /* increase tx signal amplitude */
2256 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2257 BCM5708S_BLK_ADDR_TX_MISC);
2258 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2259 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2260 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2261 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2262 }
2263
Michael Chan2726d6e2008-01-29 21:35:05 -08002264 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002265 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2266
2267 if (val) {
2268 u32 is_backplane;
2269
Michael Chan2726d6e2008-01-29 21:35:05 -08002270 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002271 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2272 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2273 BCM5708S_BLK_ADDR_TX_MISC);
2274 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2275 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2276 BCM5708S_BLK_ADDR_DIG);
2277 }
2278 }
2279 return 0;
2280}
2281
2282static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002283bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002284{
Michael Chan9a120bc2008-05-16 22:17:45 -07002285 if (reset_phy)
2286 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002287
Michael Chan583c28e2008-01-21 19:51:35 -08002288 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002289
Michael Chan59b47d82006-11-19 14:10:45 -08002290 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2291 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002292
2293 if (bp->dev->mtu > 1500) {
2294 u32 val;
2295
2296 /* Set extended packet length bit */
2297 bnx2_write_phy(bp, 0x18, 0x7);
2298 bnx2_read_phy(bp, 0x18, &val);
2299 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2300
2301 bnx2_write_phy(bp, 0x1c, 0x6c00);
2302 bnx2_read_phy(bp, 0x1c, &val);
2303 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2304 }
2305 else {
2306 u32 val;
2307
2308 bnx2_write_phy(bp, 0x18, 0x7);
2309 bnx2_read_phy(bp, 0x18, &val);
2310 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2311
2312 bnx2_write_phy(bp, 0x1c, 0x6c00);
2313 bnx2_read_phy(bp, 0x1c, &val);
2314 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2315 }
2316
2317 return 0;
2318}
2319
2320static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002321bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002322{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002323 u32 val;
2324
Michael Chan9a120bc2008-05-16 22:17:45 -07002325 if (reset_phy)
2326 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002327
Michael Chan583c28e2008-01-21 19:51:35 -08002328 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002329 bnx2_write_phy(bp, 0x18, 0x0c00);
2330 bnx2_write_phy(bp, 0x17, 0x000a);
2331 bnx2_write_phy(bp, 0x15, 0x310b);
2332 bnx2_write_phy(bp, 0x17, 0x201f);
2333 bnx2_write_phy(bp, 0x15, 0x9506);
2334 bnx2_write_phy(bp, 0x17, 0x401f);
2335 bnx2_write_phy(bp, 0x15, 0x14e2);
2336 bnx2_write_phy(bp, 0x18, 0x0400);
2337 }
2338
Michael Chan583c28e2008-01-21 19:51:35 -08002339 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002340 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2341 MII_BNX2_DSP_EXPAND_REG | 0x8);
2342 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2343 val &= ~(1 << 8);
2344 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2345 }
2346
Michael Chanb6016b72005-05-26 13:03:09 -07002347 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002348 /* Set extended packet length bit */
2349 bnx2_write_phy(bp, 0x18, 0x7);
2350 bnx2_read_phy(bp, 0x18, &val);
2351 bnx2_write_phy(bp, 0x18, val | 0x4000);
2352
2353 bnx2_read_phy(bp, 0x10, &val);
2354 bnx2_write_phy(bp, 0x10, val | 0x1);
2355 }
2356 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002357 bnx2_write_phy(bp, 0x18, 0x7);
2358 bnx2_read_phy(bp, 0x18, &val);
2359 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2360
2361 bnx2_read_phy(bp, 0x10, &val);
2362 bnx2_write_phy(bp, 0x10, val & ~0x1);
2363 }
2364
Michael Chan5b0c76a2005-11-04 08:45:49 -08002365 /* ethernet@wirespeed */
2366 bnx2_write_phy(bp, 0x18, 0x7007);
2367 bnx2_read_phy(bp, 0x18, &val);
2368 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002369 return 0;
2370}
2371
2372
2373static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002374bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002375__releases(&bp->phy_lock)
2376__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002377{
2378 u32 val;
2379 int rc = 0;
2380
Michael Chan583c28e2008-01-21 19:51:35 -08002381 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2382 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002383
Michael Chanca58c3a2007-05-03 13:22:52 -07002384 bp->mii_bmcr = MII_BMCR;
2385 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002386 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002387 bp->mii_adv = MII_ADVERTISE;
2388 bp->mii_lpa = MII_LPA;
2389
Michael Chanb6016b72005-05-26 13:03:09 -07002390 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2391
Michael Chan583c28e2008-01-21 19:51:35 -08002392 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002393 goto setup_phy;
2394
Michael Chanb6016b72005-05-26 13:03:09 -07002395 bnx2_read_phy(bp, MII_PHYSID1, &val);
2396 bp->phy_id = val << 16;
2397 bnx2_read_phy(bp, MII_PHYSID2, &val);
2398 bp->phy_id |= val & 0xffff;
2399
Michael Chan583c28e2008-01-21 19:51:35 -08002400 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002401 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002402 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002403 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002404 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002405 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002406 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002407 }
2408 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002409 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002410 }
2411
Michael Chan0d8a6572007-07-07 22:49:43 -07002412setup_phy:
2413 if (!rc)
2414 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002415
2416 return rc;
2417}
2418
2419static int
2420bnx2_set_mac_loopback(struct bnx2 *bp)
2421{
2422 u32 mac_mode;
2423
2424 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2425 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2426 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2427 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2428 bp->link_up = 1;
2429 return 0;
2430}
2431
Michael Chanbc5a0692006-01-23 16:13:22 -08002432static int bnx2_test_link(struct bnx2 *);
2433
2434static int
2435bnx2_set_phy_loopback(struct bnx2 *bp)
2436{
2437 u32 mac_mode;
2438 int rc, i;
2439
2440 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002441 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002442 BMCR_SPEED1000);
2443 spin_unlock_bh(&bp->phy_lock);
2444 if (rc)
2445 return rc;
2446
2447 for (i = 0; i < 10; i++) {
2448 if (bnx2_test_link(bp) == 0)
2449 break;
Michael Chan80be4432006-11-19 14:07:28 -08002450 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002451 }
2452
2453 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2454 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2455 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002456 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002457
2458 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2459 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2460 bp->link_up = 1;
2461 return 0;
2462}
2463
Michael Chanb6016b72005-05-26 13:03:09 -07002464static int
Michael Chana2f13892008-07-14 22:38:23 -07002465bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002466{
2467 int i;
2468 u32 val;
2469
Michael Chanb6016b72005-05-26 13:03:09 -07002470 bp->fw_wr_seq++;
2471 msg_data |= bp->fw_wr_seq;
2472
Michael Chan2726d6e2008-01-29 21:35:05 -08002473 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002474
Michael Chana2f13892008-07-14 22:38:23 -07002475 if (!ack)
2476 return 0;
2477
Michael Chanb6016b72005-05-26 13:03:09 -07002478 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002479 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002480 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002481
Michael Chan2726d6e2008-01-29 21:35:05 -08002482 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002483
2484 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2485 break;
2486 }
Michael Chanb090ae22006-01-23 16:07:10 -08002487 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2488 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002489
2490 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002491 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2492 if (!silent)
Joe Perches3a9c6a42010-02-17 15:01:51 +00002493 pr_err("fw sync timeout, reset code = %x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002494
2495 msg_data &= ~BNX2_DRV_MSG_CODE;
2496 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2497
Michael Chan2726d6e2008-01-29 21:35:05 -08002498 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002499
Michael Chanb6016b72005-05-26 13:03:09 -07002500 return -EBUSY;
2501 }
2502
Michael Chanb090ae22006-01-23 16:07:10 -08002503 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2504 return -EIO;
2505
Michael Chanb6016b72005-05-26 13:03:09 -07002506 return 0;
2507}
2508
Michael Chan59b47d82006-11-19 14:10:45 -08002509static int
2510bnx2_init_5709_context(struct bnx2 *bp)
2511{
2512 int i, ret = 0;
2513 u32 val;
2514
2515 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2516 val |= (BCM_PAGE_BITS - 8) << 16;
2517 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002518 for (i = 0; i < 10; i++) {
2519 val = REG_RD(bp, BNX2_CTX_COMMAND);
2520 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2521 break;
2522 udelay(2);
2523 }
2524 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2525 return -EBUSY;
2526
Michael Chan59b47d82006-11-19 14:10:45 -08002527 for (i = 0; i < bp->ctx_pages; i++) {
2528 int j;
2529
Michael Chan352f7682008-05-02 16:57:26 -07002530 if (bp->ctx_blk[i])
2531 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2532 else
2533 return -ENOMEM;
2534
Michael Chan59b47d82006-11-19 14:10:45 -08002535 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2536 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2537 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2538 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2539 (u64) bp->ctx_blk_mapping[i] >> 32);
2540 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2541 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2542 for (j = 0; j < 10; j++) {
2543
2544 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2545 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2546 break;
2547 udelay(5);
2548 }
2549 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2550 ret = -EBUSY;
2551 break;
2552 }
2553 }
2554 return ret;
2555}
2556
Michael Chanb6016b72005-05-26 13:03:09 -07002557static void
2558bnx2_init_context(struct bnx2 *bp)
2559{
2560 u32 vcid;
2561
2562 vcid = 96;
2563 while (vcid) {
2564 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002565 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002566
2567 vcid--;
2568
2569 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2570 u32 new_vcid;
2571
2572 vcid_addr = GET_PCID_ADDR(vcid);
2573 if (vcid & 0x8) {
2574 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2575 }
2576 else {
2577 new_vcid = vcid;
2578 }
2579 pcid_addr = GET_PCID_ADDR(new_vcid);
2580 }
2581 else {
2582 vcid_addr = GET_CID_ADDR(vcid);
2583 pcid_addr = vcid_addr;
2584 }
2585
Michael Chan7947b202007-06-04 21:17:10 -07002586 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2587 vcid_addr += (i << PHY_CTX_SHIFT);
2588 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002589
Michael Chan5d5d0012007-12-12 11:17:43 -08002590 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002591 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2592
2593 /* Zero out the context. */
2594 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002595 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002596 }
Michael Chanb6016b72005-05-26 13:03:09 -07002597 }
2598}
2599
2600static int
2601bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2602{
2603 u16 *good_mbuf;
2604 u32 good_mbuf_cnt;
2605 u32 val;
2606
2607 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2608 if (good_mbuf == NULL) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00002609 pr_err("Failed to allocate memory in %s\n", __func__);
Michael Chanb6016b72005-05-26 13:03:09 -07002610 return -ENOMEM;
2611 }
2612
2613 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2614 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2615
2616 good_mbuf_cnt = 0;
2617
2618 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002619 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002620 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002621 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2622 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002623
Michael Chan2726d6e2008-01-29 21:35:05 -08002624 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002625
2626 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2627
2628 /* The addresses with Bit 9 set are bad memory blocks. */
2629 if (!(val & (1 << 9))) {
2630 good_mbuf[good_mbuf_cnt] = (u16) val;
2631 good_mbuf_cnt++;
2632 }
2633
Michael Chan2726d6e2008-01-29 21:35:05 -08002634 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002635 }
2636
2637 /* Free the good ones back to the mbuf pool thus discarding
2638 * all the bad ones. */
2639 while (good_mbuf_cnt) {
2640 good_mbuf_cnt--;
2641
2642 val = good_mbuf[good_mbuf_cnt];
2643 val = (val << 9) | val | 1;
2644
Michael Chan2726d6e2008-01-29 21:35:05 -08002645 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002646 }
2647 kfree(good_mbuf);
2648 return 0;
2649}
2650
2651static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002652bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002653{
2654 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002655
2656 val = (mac_addr[0] << 8) | mac_addr[1];
2657
Benjamin Li5fcaed02008-07-14 22:39:52 -07002658 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002659
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002660 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002661 (mac_addr[4] << 8) | mac_addr[5];
2662
Benjamin Li5fcaed02008-07-14 22:39:52 -07002663 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002664}
2665
2666static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002667bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002668{
2669 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002670 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002671 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002672 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chan47bf4242007-12-12 11:19:12 -08002673 struct page *page = alloc_page(GFP_ATOMIC);
2674
2675 if (!page)
2676 return -ENOMEM;
2677 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2678 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002679 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2680 __free_page(page);
2681 return -EIO;
2682 }
2683
Michael Chan47bf4242007-12-12 11:19:12 -08002684 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002685 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002686 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2687 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2688 return 0;
2689}
2690
2691static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002692bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002693{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002694 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002695 struct page *page = rx_pg->page;
2696
2697 if (!page)
2698 return;
2699
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002700 pci_unmap_page(bp->pdev, dma_unmap_addr(rx_pg, mapping), PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002701 PCI_DMA_FROMDEVICE);
2702
2703 __free_page(page);
2704 rx_pg->page = NULL;
2705}
2706
2707static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002708bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002709{
2710 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002711 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002712 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002713 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002714 unsigned long align;
2715
Michael Chan932f3772006-08-15 01:39:36 -07002716 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002717 if (skb == NULL) {
2718 return -ENOMEM;
2719 }
2720
Michael Chan59b47d82006-11-19 14:10:45 -08002721 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2722 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002723
Michael Chanb6016b72005-05-26 13:03:09 -07002724 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2725 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002726 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2727 dev_kfree_skb(skb);
2728 return -EIO;
2729 }
Michael Chanb6016b72005-05-26 13:03:09 -07002730
2731 rx_buf->skb = skb;
Michael Chana33fa662010-05-06 08:58:13 +00002732 rx_buf->desc = (struct l2_fhdr *) skb->data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002733 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002734
2735 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2736 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2737
Michael Chanbb4f98a2008-06-19 16:38:19 -07002738 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002739
2740 return 0;
2741}
2742
Michael Chanda3e4fb2007-05-03 13:24:23 -07002743static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002744bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002745{
Michael Chan43e80b82008-06-19 16:41:08 -07002746 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002747 u32 new_link_state, old_link_state;
2748 int is_set = 1;
2749
2750 new_link_state = sblk->status_attn_bits & event;
2751 old_link_state = sblk->status_attn_bits_ack & event;
2752 if (new_link_state != old_link_state) {
2753 if (new_link_state)
2754 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2755 else
2756 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2757 } else
2758 is_set = 0;
2759
2760 return is_set;
2761}
2762
Michael Chanb6016b72005-05-26 13:03:09 -07002763static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002764bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002765{
Michael Chan74ecc622008-05-02 16:56:16 -07002766 spin_lock(&bp->phy_lock);
2767
2768 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002769 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002770 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002771 bnx2_set_remote_link(bp);
2772
Michael Chan74ecc622008-05-02 16:56:16 -07002773 spin_unlock(&bp->phy_lock);
2774
Michael Chanb6016b72005-05-26 13:03:09 -07002775}
2776
Michael Chanead72702007-12-20 19:55:39 -08002777static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002778bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002779{
2780 u16 cons;
2781
Michael Chan43e80b82008-06-19 16:41:08 -07002782 /* Tell compiler that status block fields can change. */
2783 barrier();
2784 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002785 barrier();
Michael Chanead72702007-12-20 19:55:39 -08002786 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2787 cons++;
2788 return cons;
2789}
2790
Michael Chan57851d82007-12-20 20:01:44 -08002791static int
2792bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002793{
Michael Chan35e90102008-06-19 16:37:42 -07002794 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002795 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002796 int tx_pkt = 0, index;
2797 struct netdev_queue *txq;
2798
2799 index = (bnapi - bp->bnx2_napi);
2800 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002801
Michael Chan35efa7c2007-12-20 19:56:37 -08002802 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002803 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002804
2805 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002806 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002807 struct sk_buff *skb;
2808 int i, last;
2809
2810 sw_ring_cons = TX_RING_IDX(sw_cons);
2811
Michael Chan35e90102008-06-19 16:37:42 -07002812 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002813 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002814
Eric Dumazetd62fda02009-05-12 20:48:02 +00002815 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2816 prefetch(&skb->end);
2817
Michael Chanb6016b72005-05-26 13:03:09 -07002818 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002819 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002820 u16 last_idx, last_ring_idx;
2821
Eric Dumazetd62fda02009-05-12 20:48:02 +00002822 last_idx = sw_cons + tx_buf->nr_frags + 1;
2823 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07002824 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2825 last_idx++;
2826 }
2827 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2828 break;
2829 }
2830 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002831
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002832 pci_unmap_single(bp->pdev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002833 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002834
2835 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002836 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002837
2838 for (i = 0; i < last; i++) {
2839 sw_cons = NEXT_TX_BD(sw_cons);
Alexander Duycke95524a2009-12-02 16:47:57 +00002840
2841 pci_unmap_page(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002842 dma_unmap_addr(
Alexander Duycke95524a2009-12-02 16:47:57 +00002843 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
2844 mapping),
2845 skb_shinfo(skb)->frags[i].size,
2846 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002847 }
2848
2849 sw_cons = NEXT_TX_BD(sw_cons);
2850
Michael Chan745720e2006-06-29 12:37:41 -07002851 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002852 tx_pkt++;
2853 if (tx_pkt == budget)
2854 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002855
Eric Dumazetd62fda02009-05-12 20:48:02 +00002856 if (hw_cons == sw_cons)
2857 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002858 }
2859
Michael Chan35e90102008-06-19 16:37:42 -07002860 txr->hw_tx_cons = hw_cons;
2861 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002862
Michael Chan2f8af122006-08-15 01:39:10 -07002863 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002864 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002865 * memory barrier, there is a small possibility that bnx2_start_xmit()
2866 * will miss it and cause the queue to be stopped forever.
2867 */
2868 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002869
Benjamin Li706bf242008-07-18 17:55:11 -07002870 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002871 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002872 __netif_tx_lock(txq, smp_processor_id());
2873 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002874 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002875 netif_tx_wake_queue(txq);
2876 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002877 }
Benjamin Li706bf242008-07-18 17:55:11 -07002878
Michael Chan57851d82007-12-20 20:01:44 -08002879 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002880}
2881
Michael Chan1db82f22007-12-12 11:19:35 -08002882static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002883bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002884 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002885{
2886 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2887 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002888 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002889 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002890 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002891
Benjamin Li3d16af82008-10-09 12:26:41 -07002892 cons_rx_pg = &rxr->rx_pg_ring[cons];
2893
2894 /* The caller was unable to allocate a new page to replace the
2895 * last one in the frags array, so we need to recycle that page
2896 * and then free the skb.
2897 */
2898 if (skb) {
2899 struct page *page;
2900 struct skb_shared_info *shinfo;
2901
2902 shinfo = skb_shinfo(skb);
2903 shinfo->nr_frags--;
2904 page = shinfo->frags[shinfo->nr_frags].page;
2905 shinfo->frags[shinfo->nr_frags].page = NULL;
2906
2907 cons_rx_pg->page = page;
2908 dev_kfree_skb(skb);
2909 }
2910
2911 hw_prod = rxr->rx_pg_prod;
2912
Michael Chan1db82f22007-12-12 11:19:35 -08002913 for (i = 0; i < count; i++) {
2914 prod = RX_PG_RING_IDX(hw_prod);
2915
Michael Chanbb4f98a2008-06-19 16:38:19 -07002916 prod_rx_pg = &rxr->rx_pg_ring[prod];
2917 cons_rx_pg = &rxr->rx_pg_ring[cons];
2918 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2919 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002920
Michael Chan1db82f22007-12-12 11:19:35 -08002921 if (prod != cons) {
2922 prod_rx_pg->page = cons_rx_pg->page;
2923 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002924 dma_unmap_addr_set(prod_rx_pg, mapping,
2925 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002926
2927 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2928 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2929
2930 }
2931 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2932 hw_prod = NEXT_RX_BD(hw_prod);
2933 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002934 rxr->rx_pg_prod = hw_prod;
2935 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002936}
2937
Michael Chanb6016b72005-05-26 13:03:09 -07002938static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002939bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2940 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002941{
Michael Chan236b6392006-03-20 17:49:02 -08002942 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2943 struct rx_bd *cons_bd, *prod_bd;
2944
Michael Chanbb4f98a2008-06-19 16:38:19 -07002945 cons_rx_buf = &rxr->rx_buf_ring[cons];
2946 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002947
2948 pci_dma_sync_single_for_device(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002949 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002950 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002951
Michael Chanbb4f98a2008-06-19 16:38:19 -07002952 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002953
2954 prod_rx_buf->skb = skb;
Michael Chana33fa662010-05-06 08:58:13 +00002955 prod_rx_buf->desc = (struct l2_fhdr *) skb->data;
Michael Chan236b6392006-03-20 17:49:02 -08002956
2957 if (cons == prod)
2958 return;
2959
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002960 dma_unmap_addr_set(prod_rx_buf, mapping,
2961 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07002962
Michael Chanbb4f98a2008-06-19 16:38:19 -07002963 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2964 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002965 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2966 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002967}
2968
Michael Chan85833c62007-12-12 11:17:01 -08002969static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002970bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002971 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2972 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002973{
2974 int err;
2975 u16 prod = ring_idx & 0xffff;
2976
Michael Chanbb4f98a2008-06-19 16:38:19 -07002977 err = bnx2_alloc_rx_skb(bp, rxr, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002978 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002979 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002980 if (hdr_len) {
2981 unsigned int raw_len = len + 4;
2982 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2983
Michael Chanbb4f98a2008-06-19 16:38:19 -07002984 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002985 }
Michael Chan85833c62007-12-12 11:17:01 -08002986 return err;
2987 }
2988
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002989 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002990 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2991 PCI_DMA_FROMDEVICE);
2992
Michael Chan1db82f22007-12-12 11:19:35 -08002993 if (hdr_len == 0) {
2994 skb_put(skb, len);
2995 return 0;
2996 } else {
2997 unsigned int i, frag_len, frag_size, pages;
2998 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002999 u16 pg_cons = rxr->rx_pg_cons;
3000 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003001
3002 frag_size = len + 4 - hdr_len;
3003 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3004 skb_put(skb, hdr_len);
3005
3006 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003007 dma_addr_t mapping_old;
3008
Michael Chan1db82f22007-12-12 11:19:35 -08003009 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3010 if (unlikely(frag_len <= 4)) {
3011 unsigned int tail = 4 - frag_len;
3012
Michael Chanbb4f98a2008-06-19 16:38:19 -07003013 rxr->rx_pg_cons = pg_cons;
3014 rxr->rx_pg_prod = pg_prod;
3015 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003016 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003017 skb->len -= tail;
3018 if (i == 0) {
3019 skb->tail -= tail;
3020 } else {
3021 skb_frag_t *frag =
3022 &skb_shinfo(skb)->frags[i - 1];
3023 frag->size -= tail;
3024 skb->data_len -= tail;
3025 skb->truesize -= tail;
3026 }
3027 return 0;
3028 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003029 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003030
Benjamin Li3d16af82008-10-09 12:26:41 -07003031 /* Don't unmap yet. If we're unable to allocate a new
3032 * page, we need to recycle the page and the DMA addr.
3033 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003034 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003035 if (i == pages - 1)
3036 frag_len -= 4;
3037
3038 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3039 rx_pg->page = NULL;
3040
Michael Chanbb4f98a2008-06-19 16:38:19 -07003041 err = bnx2_alloc_rx_page(bp, rxr,
3042 RX_PG_RING_IDX(pg_prod));
Michael Chan1db82f22007-12-12 11:19:35 -08003043 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003044 rxr->rx_pg_cons = pg_cons;
3045 rxr->rx_pg_prod = pg_prod;
3046 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003047 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003048 return err;
3049 }
3050
Benjamin Li3d16af82008-10-09 12:26:41 -07003051 pci_unmap_page(bp->pdev, mapping_old,
3052 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3053
Michael Chan1db82f22007-12-12 11:19:35 -08003054 frag_size -= frag_len;
3055 skb->data_len += frag_len;
3056 skb->truesize += frag_len;
3057 skb->len += frag_len;
3058
3059 pg_prod = NEXT_RX_BD(pg_prod);
3060 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
3061 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003062 rxr->rx_pg_prod = pg_prod;
3063 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003064 }
Michael Chan85833c62007-12-12 11:17:01 -08003065 return 0;
3066}
3067
Michael Chanc09c2622007-12-10 17:18:37 -08003068static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003069bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003070{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003071 u16 cons;
3072
Michael Chan43e80b82008-06-19 16:41:08 -07003073 /* Tell compiler that status block fields can change. */
3074 barrier();
3075 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003076 barrier();
Michael Chanc09c2622007-12-10 17:18:37 -08003077 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
3078 cons++;
3079 return cons;
3080}
3081
Michael Chanb6016b72005-05-26 13:03:09 -07003082static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003083bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003084{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003085 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003086 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3087 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003088 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003089
Michael Chan35efa7c2007-12-20 19:56:37 -08003090 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003091 sw_cons = rxr->rx_cons;
3092 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003093
3094 /* Memory barrier necessary as speculative reads of the rx
3095 * buffer can be ahead of the index in the status block
3096 */
3097 rmb();
3098 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003099 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003100 u32 status;
Michael Chana33fa662010-05-06 08:58:13 +00003101 struct sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003102 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003103 dma_addr_t dma_addr;
Michael Chanf22828e2008-08-14 15:30:14 -07003104 u16 vtag = 0;
3105 int hw_vlan __maybe_unused = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003106
3107 sw_ring_cons = RX_RING_IDX(sw_cons);
3108 sw_ring_prod = RX_RING_IDX(sw_prod);
3109
Michael Chanbb4f98a2008-06-19 16:38:19 -07003110 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07003111 skb = rx_buf->skb;
Michael Chana33fa662010-05-06 08:58:13 +00003112 prefetchw(skb);
Michael Chan236b6392006-03-20 17:49:02 -08003113
FUJITA Tomonoriaabef8b2010-06-17 08:56:05 -07003114 next_rx_buf =
3115 &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
3116 prefetch(next_rx_buf->desc);
3117
Michael Chan236b6392006-03-20 17:49:02 -08003118 rx_buf->skb = NULL;
3119
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003120 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003121
3122 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003123 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3124 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003125
Michael Chana33fa662010-05-06 08:58:13 +00003126 rx_hdr = rx_buf->desc;
Michael Chan1db82f22007-12-12 11:19:35 -08003127 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003128 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003129
Michael Chan1db82f22007-12-12 11:19:35 -08003130 hdr_len = 0;
3131 if (status & L2_FHDR_STATUS_SPLIT) {
3132 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3133 pg_ring_used = 1;
3134 } else if (len > bp->rx_jumbo_thresh) {
3135 hdr_len = bp->rx_jumbo_thresh;
3136 pg_ring_used = 1;
3137 }
3138
Michael Chan990ec382009-02-12 16:54:13 -08003139 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3140 L2_FHDR_ERRORS_PHY_DECODE |
3141 L2_FHDR_ERRORS_ALIGNMENT |
3142 L2_FHDR_ERRORS_TOO_SHORT |
3143 L2_FHDR_ERRORS_GIANT_FRAME))) {
3144
3145 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
3146 sw_ring_prod);
3147 if (pg_ring_used) {
3148 int pages;
3149
3150 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3151
3152 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3153 }
3154 goto next_rx;
3155 }
3156
Michael Chan1db82f22007-12-12 11:19:35 -08003157 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003158
Michael Chan5d5d0012007-12-12 11:17:43 -08003159 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07003160 struct sk_buff *new_skb;
3161
Michael Chanf22828e2008-08-14 15:30:14 -07003162 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08003163 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003164 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003165 sw_ring_prod);
3166 goto next_rx;
3167 }
Michael Chanb6016b72005-05-26 13:03:09 -07003168
3169 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07003170 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07003171 BNX2_RX_OFFSET - 6,
3172 new_skb->data, len + 6);
3173 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07003174 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003175
Michael Chanbb4f98a2008-06-19 16:38:19 -07003176 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07003177 sw_ring_cons, sw_ring_prod);
3178
3179 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003180 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08003181 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07003182 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07003183
Michael Chanf22828e2008-08-14 15:30:14 -07003184 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
3185 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
3186 vtag = rx_hdr->l2_fhdr_vlan_tag;
3187#ifdef BCM_VLAN
3188 if (bp->vlgrp)
3189 hw_vlan = 1;
3190 else
3191#endif
3192 {
3193 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
3194 __skb_push(skb, 4);
3195
3196 memmove(ve, skb->data + 4, ETH_ALEN * 2);
3197 ve->h_vlan_proto = htons(ETH_P_8021Q);
3198 ve->h_vlan_TCI = htons(vtag);
3199 len += 4;
3200 }
3201 }
3202
Michael Chanb6016b72005-05-26 13:03:09 -07003203 skb->protocol = eth_type_trans(skb, bp->dev);
3204
3205 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003206 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003207
Michael Chan745720e2006-06-29 12:37:41 -07003208 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003209 goto next_rx;
3210
3211 }
3212
Michael Chanb6016b72005-05-26 13:03:09 -07003213 skb->ip_summed = CHECKSUM_NONE;
3214 if (bp->rx_csum &&
3215 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3216 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3217
Michael Chanade2bfe2006-01-23 16:09:51 -08003218 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3219 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003220 skb->ip_summed = CHECKSUM_UNNECESSARY;
3221 }
3222
David S. Miller0c8dfc82009-01-27 16:22:32 -08003223 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
3224
Michael Chanb6016b72005-05-26 13:03:09 -07003225#ifdef BCM_VLAN
Michael Chanf22828e2008-08-14 15:30:14 -07003226 if (hw_vlan)
Michael Chanc67938a2010-05-06 08:58:12 +00003227 vlan_gro_receive(&bnapi->napi, bp->vlgrp, vtag, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003228 else
3229#endif
Michael Chanc67938a2010-05-06 08:58:12 +00003230 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003231
Michael Chanb6016b72005-05-26 13:03:09 -07003232 rx_pkt++;
3233
3234next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003235 sw_cons = NEXT_RX_BD(sw_cons);
3236 sw_prod = NEXT_RX_BD(sw_prod);
3237
3238 if ((rx_pkt == budget))
3239 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003240
3241 /* Refresh hw_cons to see if there is new work */
3242 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003243 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003244 rmb();
3245 }
Michael Chanb6016b72005-05-26 13:03:09 -07003246 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003247 rxr->rx_cons = sw_cons;
3248 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003249
Michael Chan1db82f22007-12-12 11:19:35 -08003250 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003251 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003252
Michael Chanbb4f98a2008-06-19 16:38:19 -07003253 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003254
Michael Chanbb4f98a2008-06-19 16:38:19 -07003255 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003256
3257 mmiowb();
3258
3259 return rx_pkt;
3260
3261}
3262
3263/* MSI ISR - The only difference between this and the INTx ISR
3264 * is that the MSI interrupt is always serviced.
3265 */
3266static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003267bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003268{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003269 struct bnx2_napi *bnapi = dev_instance;
3270 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003271
Michael Chan43e80b82008-06-19 16:41:08 -07003272 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003273 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3274 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3275 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3276
3277 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003278 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3279 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003280
Ben Hutchings288379f2009-01-19 16:43:59 -08003281 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003282
Michael Chan73eef4c2005-08-25 15:39:15 -07003283 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003284}
3285
3286static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003287bnx2_msi_1shot(int irq, void *dev_instance)
3288{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003289 struct bnx2_napi *bnapi = dev_instance;
3290 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003291
Michael Chan43e80b82008-06-19 16:41:08 -07003292 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003293
3294 /* Return here if interrupt is disabled. */
3295 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3296 return IRQ_HANDLED;
3297
Ben Hutchings288379f2009-01-19 16:43:59 -08003298 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003299
3300 return IRQ_HANDLED;
3301}
3302
3303static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003304bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003305{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003306 struct bnx2_napi *bnapi = dev_instance;
3307 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003308 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003309
3310 /* When using INTx, it is possible for the interrupt to arrive
3311 * at the CPU before the status block posted prior to the
3312 * interrupt. Reading a register will flush the status block.
3313 * When using MSI, the MSI message will always complete after
3314 * the status block write.
3315 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003316 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003317 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3318 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003319 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003320
3321 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3322 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3323 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3324
Michael Chanb8a7ce72007-07-07 22:51:03 -07003325 /* Read back to deassert IRQ immediately to avoid too many
3326 * spurious interrupts.
3327 */
3328 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3329
Michael Chanb6016b72005-05-26 13:03:09 -07003330 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003331 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3332 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003333
Ben Hutchings288379f2009-01-19 16:43:59 -08003334 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003335 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003336 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003337 }
Michael Chanb6016b72005-05-26 13:03:09 -07003338
Michael Chan73eef4c2005-08-25 15:39:15 -07003339 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003340}
3341
Michael Chan43e80b82008-06-19 16:41:08 -07003342static inline int
3343bnx2_has_fast_work(struct bnx2_napi *bnapi)
3344{
3345 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3346 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3347
3348 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3349 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3350 return 1;
3351 return 0;
3352}
3353
Michael Chan0d8a6572007-07-07 22:49:43 -07003354#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3355 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003356
Michael Chanf4e418f2005-11-04 08:53:48 -08003357static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003358bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003359{
Michael Chan43e80b82008-06-19 16:41:08 -07003360 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003361
Michael Chan43e80b82008-06-19 16:41:08 -07003362 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003363 return 1;
3364
Michael Chan4edd4732009-06-08 18:14:42 -07003365#ifdef BCM_CNIC
3366 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3367 return 1;
3368#endif
3369
Michael Chanda3e4fb2007-05-03 13:24:23 -07003370 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3371 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003372 return 1;
3373
3374 return 0;
3375}
3376
Michael Chanefba0182008-12-03 00:36:15 -08003377static void
3378bnx2_chk_missed_msi(struct bnx2 *bp)
3379{
3380 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3381 u32 msi_ctrl;
3382
3383 if (bnx2_has_work(bnapi)) {
3384 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3385 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3386 return;
3387
3388 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3389 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3390 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3391 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3392 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3393 }
3394 }
3395
3396 bp->idle_chk_status_idx = bnapi->last_status_idx;
3397}
3398
Michael Chan4edd4732009-06-08 18:14:42 -07003399#ifdef BCM_CNIC
3400static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3401{
3402 struct cnic_ops *c_ops;
3403
3404 if (!bnapi->cnic_present)
3405 return;
3406
3407 rcu_read_lock();
3408 c_ops = rcu_dereference(bp->cnic_ops);
3409 if (c_ops)
3410 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3411 bnapi->status_blk.msi);
3412 rcu_read_unlock();
3413}
3414#endif
3415
Michael Chan43e80b82008-06-19 16:41:08 -07003416static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003417{
Michael Chan43e80b82008-06-19 16:41:08 -07003418 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003419 u32 status_attn_bits = sblk->status_attn_bits;
3420 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003421
Michael Chanda3e4fb2007-05-03 13:24:23 -07003422 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3423 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003424
Michael Chan35efa7c2007-12-20 19:56:37 -08003425 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003426
3427 /* This is needed to take care of transient status
3428 * during link changes.
3429 */
3430 REG_WR(bp, BNX2_HC_COMMAND,
3431 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3432 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003433 }
Michael Chan43e80b82008-06-19 16:41:08 -07003434}
3435
3436static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3437 int work_done, int budget)
3438{
3439 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3440 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003441
Michael Chan35e90102008-06-19 16:37:42 -07003442 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003443 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003444
Michael Chanbb4f98a2008-06-19 16:38:19 -07003445 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003446 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003447
David S. Miller6f535762007-10-11 18:08:29 -07003448 return work_done;
3449}
Michael Chanf4e418f2005-11-04 08:53:48 -08003450
Michael Chanf0ea2e62008-06-19 16:41:57 -07003451static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3452{
3453 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3454 struct bnx2 *bp = bnapi->bp;
3455 int work_done = 0;
3456 struct status_block_msix *sblk = bnapi->status_blk.msix;
3457
3458 while (1) {
3459 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3460 if (unlikely(work_done >= budget))
3461 break;
3462
3463 bnapi->last_status_idx = sblk->status_idx;
3464 /* status idx must be read before checking for more work. */
3465 rmb();
3466 if (likely(!bnx2_has_fast_work(bnapi))) {
3467
Ben Hutchings288379f2009-01-19 16:43:59 -08003468 napi_complete(napi);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003469 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3470 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3471 bnapi->last_status_idx);
3472 break;
3473 }
3474 }
3475 return work_done;
3476}
3477
David S. Miller6f535762007-10-11 18:08:29 -07003478static int bnx2_poll(struct napi_struct *napi, int budget)
3479{
Michael Chan35efa7c2007-12-20 19:56:37 -08003480 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3481 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003482 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003483 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003484
3485 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003486 bnx2_poll_link(bp, bnapi);
3487
Michael Chan35efa7c2007-12-20 19:56:37 -08003488 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003489
Michael Chan4edd4732009-06-08 18:14:42 -07003490#ifdef BCM_CNIC
3491 bnx2_poll_cnic(bp, bnapi);
3492#endif
3493
Michael Chan35efa7c2007-12-20 19:56:37 -08003494 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003495 * much work has been processed, so we must read it before
3496 * checking for more work.
3497 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003498 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003499
3500 if (unlikely(work_done >= budget))
3501 break;
3502
Michael Chan6dee6422007-10-12 01:40:38 -07003503 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003504 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003505 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003506 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003507 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3508 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003509 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003510 break;
David S. Miller6f535762007-10-11 18:08:29 -07003511 }
3512 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3513 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3514 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003515 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003516
Michael Chan1269a8a2006-01-23 16:11:03 -08003517 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3518 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003519 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003520 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003521 }
Michael Chanb6016b72005-05-26 13:03:09 -07003522 }
3523
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003524 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003525}
3526
Herbert Xu932ff272006-06-09 12:20:56 -07003527/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003528 * from set_multicast.
3529 */
3530static void
3531bnx2_set_rx_mode(struct net_device *dev)
3532{
Michael Chan972ec0d2006-01-23 16:12:43 -08003533 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003534 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003535 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003536 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003537
Michael Chan9f52b562008-10-09 12:21:46 -07003538 if (!netif_running(dev))
3539 return;
3540
Michael Chanc770a652005-08-25 15:38:39 -07003541 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003542
3543 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3544 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3545 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3546#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003547 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003548 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003549#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003550 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003551 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003552#endif
3553 if (dev->flags & IFF_PROMISC) {
3554 /* Promiscuous mode. */
3555 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003556 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3557 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003558 }
3559 else if (dev->flags & IFF_ALLMULTI) {
3560 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3561 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3562 0xffffffff);
3563 }
3564 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3565 }
3566 else {
3567 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003568 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3569 u32 regidx;
3570 u32 bit;
3571 u32 crc;
3572
3573 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3574
Jiri Pirko22bedad32010-04-01 21:22:57 +00003575 netdev_for_each_mc_addr(ha, dev) {
3576 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003577 bit = crc & 0xff;
3578 regidx = (bit & 0xe0) >> 5;
3579 bit &= 0x1f;
3580 mc_filter[regidx] |= (1 << bit);
3581 }
3582
3583 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3584 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3585 mc_filter[i]);
3586 }
3587
3588 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3589 }
3590
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003591 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003592 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3593 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3594 BNX2_RPM_SORT_USER0_PROM_VLAN;
3595 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003596 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003597 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003598 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003599 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003600 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3601 sort_mode |= (1 <<
3602 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003603 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003604 }
3605
3606 }
3607
Michael Chanb6016b72005-05-26 13:03:09 -07003608 if (rx_mode != bp->rx_mode) {
3609 bp->rx_mode = rx_mode;
3610 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3611 }
3612
3613 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3614 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3615 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3616
Michael Chanc770a652005-08-25 15:38:39 -07003617 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003618}
3619
Michael Chan57579f72009-04-04 16:51:14 -07003620static int __devinit
3621check_fw_section(const struct firmware *fw,
3622 const struct bnx2_fw_file_section *section,
3623 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003624{
Michael Chan57579f72009-04-04 16:51:14 -07003625 u32 offset = be32_to_cpu(section->offset);
3626 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003627
Michael Chan57579f72009-04-04 16:51:14 -07003628 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3629 return -EINVAL;
3630 if ((non_empty && len == 0) || len > fw->size - offset ||
3631 len & (alignment - 1))
3632 return -EINVAL;
3633 return 0;
3634}
3635
3636static int __devinit
3637check_mips_fw_entry(const struct firmware *fw,
3638 const struct bnx2_mips_fw_file_entry *entry)
3639{
3640 if (check_fw_section(fw, &entry->text, 4, true) ||
3641 check_fw_section(fw, &entry->data, 4, false) ||
3642 check_fw_section(fw, &entry->rodata, 4, false))
3643 return -EINVAL;
3644 return 0;
3645}
3646
3647static int __devinit
3648bnx2_request_firmware(struct bnx2 *bp)
3649{
3650 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003651 const struct bnx2_mips_fw_file *mips_fw;
3652 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003653 int rc;
3654
3655 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3656 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan078b0732009-08-29 00:02:46 -07003657 if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
3658 (CHIP_ID(bp) == CHIP_ID_5709_A1))
3659 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3660 else
3661 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003662 } else {
3663 mips_fw_file = FW_MIPS_FILE_06;
3664 rv2p_fw_file = FW_RV2P_FILE_06;
3665 }
3666
3667 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3668 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003669 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003670 return rc;
3671 }
3672
3673 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3674 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003675 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003676 return rc;
3677 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003678 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3679 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3680 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3681 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3682 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3683 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3684 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3685 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003686 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003687 return -EINVAL;
3688 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003689 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3690 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3691 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003692 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003693 return -EINVAL;
3694 }
3695
3696 return 0;
3697}
3698
3699static u32
3700rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3701{
3702 switch (idx) {
3703 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3704 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3705 rv2p_code |= RV2P_BD_PAGE_SIZE;
3706 break;
3707 }
3708 return rv2p_code;
3709}
3710
3711static int
3712load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3713 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3714{
3715 u32 rv2p_code_len, file_offset;
3716 __be32 *rv2p_code;
3717 int i;
3718 u32 val, cmd, addr;
3719
3720 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3721 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3722
3723 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3724
3725 if (rv2p_proc == RV2P_PROC1) {
3726 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3727 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3728 } else {
3729 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3730 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003731 }
Michael Chanb6016b72005-05-26 13:03:09 -07003732
3733 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chan57579f72009-04-04 16:51:14 -07003734 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003735 rv2p_code++;
Michael Chan57579f72009-04-04 16:51:14 -07003736 REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003737 rv2p_code++;
3738
Michael Chan57579f72009-04-04 16:51:14 -07003739 val = (i / 8) | cmd;
3740 REG_WR(bp, addr, val);
3741 }
3742
3743 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3744 for (i = 0; i < 8; i++) {
3745 u32 loc, code;
3746
3747 loc = be32_to_cpu(fw_entry->fixup[i]);
3748 if (loc && ((loc * 4) < rv2p_code_len)) {
3749 code = be32_to_cpu(*(rv2p_code + loc - 1));
3750 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
3751 code = be32_to_cpu(*(rv2p_code + loc));
3752 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
3753 REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
3754
3755 val = (loc / 2) | cmd;
3756 REG_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003757 }
3758 }
3759
3760 /* Reset the processor, un-stall is done later. */
3761 if (rv2p_proc == RV2P_PROC1) {
3762 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3763 }
3764 else {
3765 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3766 }
Michael Chan57579f72009-04-04 16:51:14 -07003767
3768 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003769}
3770
Michael Chanaf3ee512006-11-19 14:09:25 -08003771static int
Michael Chan57579f72009-04-04 16:51:14 -07003772load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3773 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003774{
Michael Chan57579f72009-04-04 16:51:14 -07003775 u32 addr, len, file_offset;
3776 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003777 u32 offset;
3778 u32 val;
3779
3780 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003781 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003782 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003783 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3784 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003785
3786 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003787 addr = be32_to_cpu(fw_entry->text.addr);
3788 len = be32_to_cpu(fw_entry->text.len);
3789 file_offset = be32_to_cpu(fw_entry->text.offset);
3790 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3791
3792 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3793 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003794 int j;
3795
Michael Chan57579f72009-04-04 16:51:14 -07003796 for (j = 0; j < (len / 4); j++, offset += 4)
3797 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003798 }
3799
3800 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003801 addr = be32_to_cpu(fw_entry->data.addr);
3802 len = be32_to_cpu(fw_entry->data.len);
3803 file_offset = be32_to_cpu(fw_entry->data.offset);
3804 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3805
3806 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3807 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003808 int j;
3809
Michael Chan57579f72009-04-04 16:51:14 -07003810 for (j = 0; j < (len / 4); j++, offset += 4)
3811 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003812 }
3813
3814 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003815 addr = be32_to_cpu(fw_entry->rodata.addr);
3816 len = be32_to_cpu(fw_entry->rodata.len);
3817 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3818 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3819
3820 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3821 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003822 int j;
3823
Michael Chan57579f72009-04-04 16:51:14 -07003824 for (j = 0; j < (len / 4); j++, offset += 4)
3825 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003826 }
3827
3828 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003829 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003830
3831 val = be32_to_cpu(fw_entry->start_addr);
3832 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003833
3834 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003835 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003836 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003837 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3838 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003839
3840 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003841}
3842
Michael Chanfba9fe92006-06-12 22:21:25 -07003843static int
Michael Chanb6016b72005-05-26 13:03:09 -07003844bnx2_init_cpus(struct bnx2 *bp)
3845{
Michael Chan57579f72009-04-04 16:51:14 -07003846 const struct bnx2_mips_fw_file *mips_fw =
3847 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3848 const struct bnx2_rv2p_fw_file *rv2p_fw =
3849 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3850 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003851
3852 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003853 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3854 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003855
3856 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003857 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003858 if (rc)
3859 goto init_cpu_err;
3860
Michael Chanb6016b72005-05-26 13:03:09 -07003861 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003862 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003863 if (rc)
3864 goto init_cpu_err;
3865
Michael Chanb6016b72005-05-26 13:03:09 -07003866 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003867 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003868 if (rc)
3869 goto init_cpu_err;
3870
Michael Chanb6016b72005-05-26 13:03:09 -07003871 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003872 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003873 if (rc)
3874 goto init_cpu_err;
3875
Michael Chand43584c2006-11-19 14:14:35 -08003876 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003877 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003878
Michael Chanfba9fe92006-06-12 22:21:25 -07003879init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003880 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003881}
3882
3883static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003884bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003885{
3886 u16 pmcsr;
3887
3888 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3889
3890 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003891 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003892 u32 val;
3893
3894 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3895 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3896 PCI_PM_CTRL_PME_STATUS);
3897
3898 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3899 /* delay required during transition out of D3hot */
3900 msleep(20);
3901
3902 val = REG_RD(bp, BNX2_EMAC_MODE);
3903 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3904 val &= ~BNX2_EMAC_MODE_MPKT;
3905 REG_WR(bp, BNX2_EMAC_MODE, val);
3906
3907 val = REG_RD(bp, BNX2_RPM_CONFIG);
3908 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3909 REG_WR(bp, BNX2_RPM_CONFIG, val);
3910 break;
3911 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003912 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003913 int i;
3914 u32 val, wol_msg;
3915
3916 if (bp->wol) {
3917 u32 advertising;
3918 u8 autoneg;
3919
3920 autoneg = bp->autoneg;
3921 advertising = bp->advertising;
3922
Michael Chan239cd342007-10-17 19:26:15 -07003923 if (bp->phy_port == PORT_TP) {
3924 bp->autoneg = AUTONEG_SPEED;
3925 bp->advertising = ADVERTISED_10baseT_Half |
3926 ADVERTISED_10baseT_Full |
3927 ADVERTISED_100baseT_Half |
3928 ADVERTISED_100baseT_Full |
3929 ADVERTISED_Autoneg;
3930 }
Michael Chanb6016b72005-05-26 13:03:09 -07003931
Michael Chan239cd342007-10-17 19:26:15 -07003932 spin_lock_bh(&bp->phy_lock);
3933 bnx2_setup_phy(bp, bp->phy_port);
3934 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003935
3936 bp->autoneg = autoneg;
3937 bp->advertising = advertising;
3938
Benjamin Li5fcaed02008-07-14 22:39:52 -07003939 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003940
3941 val = REG_RD(bp, BNX2_EMAC_MODE);
3942
3943 /* Enable port mode. */
3944 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003945 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003946 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003947 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003948 if (bp->phy_port == PORT_TP)
3949 val |= BNX2_EMAC_MODE_PORT_MII;
3950 else {
3951 val |= BNX2_EMAC_MODE_PORT_GMII;
3952 if (bp->line_speed == SPEED_2500)
3953 val |= BNX2_EMAC_MODE_25G_MODE;
3954 }
Michael Chanb6016b72005-05-26 13:03:09 -07003955
3956 REG_WR(bp, BNX2_EMAC_MODE, val);
3957
3958 /* receive all multicast */
3959 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3960 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3961 0xffffffff);
3962 }
3963 REG_WR(bp, BNX2_EMAC_RX_MODE,
3964 BNX2_EMAC_RX_MODE_SORT_MODE);
3965
3966 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3967 BNX2_RPM_SORT_USER0_MC_EN;
3968 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3969 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3970 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3971 BNX2_RPM_SORT_USER0_ENA);
3972
3973 /* Need to enable EMAC and RPM for WOL. */
3974 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3975 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3976 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3977 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3978
3979 val = REG_RD(bp, BNX2_RPM_CONFIG);
3980 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3981 REG_WR(bp, BNX2_RPM_CONFIG, val);
3982
3983 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3984 }
3985 else {
3986 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3987 }
3988
David S. Millerf86e82f2008-01-21 17:15:40 -08003989 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07003990 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3991 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003992
3993 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3994 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3995 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3996
3997 if (bp->wol)
3998 pmcsr |= 3;
3999 }
4000 else {
4001 pmcsr |= 3;
4002 }
4003 if (bp->wol) {
4004 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
4005 }
4006 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
4007 pmcsr);
4008
4009 /* No more memory access after this point until
4010 * device is brought back to D0.
4011 */
4012 udelay(50);
4013 break;
4014 }
4015 default:
4016 return -EINVAL;
4017 }
4018 return 0;
4019}
4020
4021static int
4022bnx2_acquire_nvram_lock(struct bnx2 *bp)
4023{
4024 u32 val;
4025 int j;
4026
4027 /* Request access to the flash interface. */
4028 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
4029 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4030 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4031 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4032 break;
4033
4034 udelay(5);
4035 }
4036
4037 if (j >= NVRAM_TIMEOUT_COUNT)
4038 return -EBUSY;
4039
4040 return 0;
4041}
4042
4043static int
4044bnx2_release_nvram_lock(struct bnx2 *bp)
4045{
4046 int j;
4047 u32 val;
4048
4049 /* Relinquish nvram interface. */
4050 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
4051
4052 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4053 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4054 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4055 break;
4056
4057 udelay(5);
4058 }
4059
4060 if (j >= NVRAM_TIMEOUT_COUNT)
4061 return -EBUSY;
4062
4063 return 0;
4064}
4065
4066
4067static int
4068bnx2_enable_nvram_write(struct bnx2 *bp)
4069{
4070 u32 val;
4071
4072 val = REG_RD(bp, BNX2_MISC_CFG);
4073 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
4074
Michael Chane30372c2007-07-16 18:26:23 -07004075 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004076 int j;
4077
4078 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4079 REG_WR(bp, BNX2_NVM_COMMAND,
4080 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
4081
4082 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4083 udelay(5);
4084
4085 val = REG_RD(bp, BNX2_NVM_COMMAND);
4086 if (val & BNX2_NVM_COMMAND_DONE)
4087 break;
4088 }
4089
4090 if (j >= NVRAM_TIMEOUT_COUNT)
4091 return -EBUSY;
4092 }
4093 return 0;
4094}
4095
4096static void
4097bnx2_disable_nvram_write(struct bnx2 *bp)
4098{
4099 u32 val;
4100
4101 val = REG_RD(bp, BNX2_MISC_CFG);
4102 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
4103}
4104
4105
4106static void
4107bnx2_enable_nvram_access(struct bnx2 *bp)
4108{
4109 u32 val;
4110
4111 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4112 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004113 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004114 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
4115}
4116
4117static void
4118bnx2_disable_nvram_access(struct bnx2 *bp)
4119{
4120 u32 val;
4121
4122 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4123 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004124 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004125 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4126 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4127}
4128
4129static int
4130bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4131{
4132 u32 cmd;
4133 int j;
4134
Michael Chane30372c2007-07-16 18:26:23 -07004135 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004136 /* Buffered flash, no erase needed */
4137 return 0;
4138
4139 /* Build an erase command */
4140 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4141 BNX2_NVM_COMMAND_DOIT;
4142
4143 /* Need to clear DONE bit separately. */
4144 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4145
4146 /* Address of the NVRAM to read from. */
4147 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4148
4149 /* Issue an erase command. */
4150 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4151
4152 /* Wait for completion. */
4153 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4154 u32 val;
4155
4156 udelay(5);
4157
4158 val = REG_RD(bp, BNX2_NVM_COMMAND);
4159 if (val & BNX2_NVM_COMMAND_DONE)
4160 break;
4161 }
4162
4163 if (j >= NVRAM_TIMEOUT_COUNT)
4164 return -EBUSY;
4165
4166 return 0;
4167}
4168
4169static int
4170bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4171{
4172 u32 cmd;
4173 int j;
4174
4175 /* Build the command word. */
4176 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4177
Michael Chane30372c2007-07-16 18:26:23 -07004178 /* Calculate an offset of a buffered flash, not needed for 5709. */
4179 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004180 offset = ((offset / bp->flash_info->page_size) <<
4181 bp->flash_info->page_bits) +
4182 (offset % bp->flash_info->page_size);
4183 }
4184
4185 /* Need to clear DONE bit separately. */
4186 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4187
4188 /* Address of the NVRAM to read from. */
4189 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4190
4191 /* Issue a read command. */
4192 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4193
4194 /* Wait for completion. */
4195 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4196 u32 val;
4197
4198 udelay(5);
4199
4200 val = REG_RD(bp, BNX2_NVM_COMMAND);
4201 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00004202 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
4203 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004204 break;
4205 }
4206 }
4207 if (j >= NVRAM_TIMEOUT_COUNT)
4208 return -EBUSY;
4209
4210 return 0;
4211}
4212
4213
4214static int
4215bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4216{
Al Virob491edd2007-12-22 19:44:51 +00004217 u32 cmd;
4218 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004219 int j;
4220
4221 /* Build the command word. */
4222 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4223
Michael Chane30372c2007-07-16 18:26:23 -07004224 /* Calculate an offset of a buffered flash, not needed for 5709. */
4225 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004226 offset = ((offset / bp->flash_info->page_size) <<
4227 bp->flash_info->page_bits) +
4228 (offset % bp->flash_info->page_size);
4229 }
4230
4231 /* Need to clear DONE bit separately. */
4232 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4233
4234 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004235
4236 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00004237 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004238
4239 /* Address of the NVRAM to write to. */
4240 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4241
4242 /* Issue the write command. */
4243 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4244
4245 /* Wait for completion. */
4246 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4247 udelay(5);
4248
4249 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
4250 break;
4251 }
4252 if (j >= NVRAM_TIMEOUT_COUNT)
4253 return -EBUSY;
4254
4255 return 0;
4256}
4257
4258static int
4259bnx2_init_nvram(struct bnx2 *bp)
4260{
4261 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004262 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004263 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004264
Michael Chane30372c2007-07-16 18:26:23 -07004265 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4266 bp->flash_info = &flash_5709;
4267 goto get_flash_size;
4268 }
4269
Michael Chanb6016b72005-05-26 13:03:09 -07004270 /* Determine the selected interface. */
4271 val = REG_RD(bp, BNX2_NVM_CFG1);
4272
Denis Chengff8ac602007-09-02 18:30:18 +08004273 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004274
Michael Chanb6016b72005-05-26 13:03:09 -07004275 if (val & 0x40000000) {
4276
4277 /* Flash interface has been reconfigured */
4278 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004279 j++, flash++) {
4280 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4281 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004282 bp->flash_info = flash;
4283 break;
4284 }
4285 }
4286 }
4287 else {
Michael Chan37137702005-11-04 08:49:17 -08004288 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004289 /* Not yet been reconfigured */
4290
Michael Chan37137702005-11-04 08:49:17 -08004291 if (val & (1 << 23))
4292 mask = FLASH_BACKUP_STRAP_MASK;
4293 else
4294 mask = FLASH_STRAP_MASK;
4295
Michael Chanb6016b72005-05-26 13:03:09 -07004296 for (j = 0, flash = &flash_table[0]; j < entry_count;
4297 j++, flash++) {
4298
Michael Chan37137702005-11-04 08:49:17 -08004299 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004300 bp->flash_info = flash;
4301
4302 /* Request access to the flash interface. */
4303 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4304 return rc;
4305
4306 /* Enable access to flash interface */
4307 bnx2_enable_nvram_access(bp);
4308
4309 /* Reconfigure the flash interface */
4310 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4311 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4312 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4313 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4314
4315 /* Disable access to flash interface */
4316 bnx2_disable_nvram_access(bp);
4317 bnx2_release_nvram_lock(bp);
4318
4319 break;
4320 }
4321 }
4322 } /* if (val & 0x40000000) */
4323
4324 if (j == entry_count) {
4325 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004326 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004327 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004328 }
4329
Michael Chane30372c2007-07-16 18:26:23 -07004330get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004331 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004332 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4333 if (val)
4334 bp->flash_size = val;
4335 else
4336 bp->flash_size = bp->flash_info->total_size;
4337
Michael Chanb6016b72005-05-26 13:03:09 -07004338 return rc;
4339}
4340
4341static int
4342bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4343 int buf_size)
4344{
4345 int rc = 0;
4346 u32 cmd_flags, offset32, len32, extra;
4347
4348 if (buf_size == 0)
4349 return 0;
4350
4351 /* Request access to the flash interface. */
4352 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4353 return rc;
4354
4355 /* Enable access to flash interface */
4356 bnx2_enable_nvram_access(bp);
4357
4358 len32 = buf_size;
4359 offset32 = offset;
4360 extra = 0;
4361
4362 cmd_flags = 0;
4363
4364 if (offset32 & 3) {
4365 u8 buf[4];
4366 u32 pre_len;
4367
4368 offset32 &= ~3;
4369 pre_len = 4 - (offset & 3);
4370
4371 if (pre_len >= len32) {
4372 pre_len = len32;
4373 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4374 BNX2_NVM_COMMAND_LAST;
4375 }
4376 else {
4377 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4378 }
4379
4380 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4381
4382 if (rc)
4383 return rc;
4384
4385 memcpy(ret_buf, buf + (offset & 3), pre_len);
4386
4387 offset32 += 4;
4388 ret_buf += pre_len;
4389 len32 -= pre_len;
4390 }
4391 if (len32 & 3) {
4392 extra = 4 - (len32 & 3);
4393 len32 = (len32 + 4) & ~3;
4394 }
4395
4396 if (len32 == 4) {
4397 u8 buf[4];
4398
4399 if (cmd_flags)
4400 cmd_flags = BNX2_NVM_COMMAND_LAST;
4401 else
4402 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4403 BNX2_NVM_COMMAND_LAST;
4404
4405 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4406
4407 memcpy(ret_buf, buf, 4 - extra);
4408 }
4409 else if (len32 > 0) {
4410 u8 buf[4];
4411
4412 /* Read the first word. */
4413 if (cmd_flags)
4414 cmd_flags = 0;
4415 else
4416 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4417
4418 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4419
4420 /* Advance to the next dword. */
4421 offset32 += 4;
4422 ret_buf += 4;
4423 len32 -= 4;
4424
4425 while (len32 > 4 && rc == 0) {
4426 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4427
4428 /* Advance to the next dword. */
4429 offset32 += 4;
4430 ret_buf += 4;
4431 len32 -= 4;
4432 }
4433
4434 if (rc)
4435 return rc;
4436
4437 cmd_flags = BNX2_NVM_COMMAND_LAST;
4438 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4439
4440 memcpy(ret_buf, buf, 4 - extra);
4441 }
4442
4443 /* Disable access to flash interface */
4444 bnx2_disable_nvram_access(bp);
4445
4446 bnx2_release_nvram_lock(bp);
4447
4448 return rc;
4449}
4450
4451static int
4452bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4453 int buf_size)
4454{
4455 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004456 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004457 int rc = 0;
4458 int align_start, align_end;
4459
4460 buf = data_buf;
4461 offset32 = offset;
4462 len32 = buf_size;
4463 align_start = align_end = 0;
4464
4465 if ((align_start = (offset32 & 3))) {
4466 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004467 len32 += align_start;
4468 if (len32 < 4)
4469 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004470 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4471 return rc;
4472 }
4473
4474 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004475 align_end = 4 - (len32 & 3);
4476 len32 += align_end;
4477 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4478 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004479 }
4480
4481 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004482 align_buf = kmalloc(len32, GFP_KERNEL);
4483 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004484 return -ENOMEM;
4485 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004486 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004487 }
4488 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004489 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004490 }
Michael Chane6be7632007-01-08 19:56:13 -08004491 memcpy(align_buf + align_start, data_buf, buf_size);
4492 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004493 }
4494
Michael Chane30372c2007-07-16 18:26:23 -07004495 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004496 flash_buffer = kmalloc(264, GFP_KERNEL);
4497 if (flash_buffer == NULL) {
4498 rc = -ENOMEM;
4499 goto nvram_write_end;
4500 }
4501 }
4502
Michael Chanb6016b72005-05-26 13:03:09 -07004503 written = 0;
4504 while ((written < len32) && (rc == 0)) {
4505 u32 page_start, page_end, data_start, data_end;
4506 u32 addr, cmd_flags;
4507 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004508
4509 /* Find the page_start addr */
4510 page_start = offset32 + written;
4511 page_start -= (page_start % bp->flash_info->page_size);
4512 /* Find the page_end addr */
4513 page_end = page_start + bp->flash_info->page_size;
4514 /* Find the data_start addr */
4515 data_start = (written == 0) ? offset32 : page_start;
4516 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004517 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004518 (offset32 + len32) : page_end;
4519
4520 /* Request access to the flash interface. */
4521 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4522 goto nvram_write_end;
4523
4524 /* Enable access to flash interface */
4525 bnx2_enable_nvram_access(bp);
4526
4527 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004528 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004529 int j;
4530
4531 /* Read the whole page into the buffer
4532 * (non-buffer flash only) */
4533 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4534 if (j == (bp->flash_info->page_size - 4)) {
4535 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4536 }
4537 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004538 page_start + j,
4539 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004540 cmd_flags);
4541
4542 if (rc)
4543 goto nvram_write_end;
4544
4545 cmd_flags = 0;
4546 }
4547 }
4548
4549 /* Enable writes to flash interface (unlock write-protect) */
4550 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4551 goto nvram_write_end;
4552
Michael Chanb6016b72005-05-26 13:03:09 -07004553 /* Loop to write back the buffer data from page_start to
4554 * data_start */
4555 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004556 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004557 /* Erase the page */
4558 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4559 goto nvram_write_end;
4560
4561 /* Re-enable the write again for the actual write */
4562 bnx2_enable_nvram_write(bp);
4563
Michael Chanb6016b72005-05-26 13:03:09 -07004564 for (addr = page_start; addr < data_start;
4565 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004566
Michael Chanb6016b72005-05-26 13:03:09 -07004567 rc = bnx2_nvram_write_dword(bp, addr,
4568 &flash_buffer[i], cmd_flags);
4569
4570 if (rc != 0)
4571 goto nvram_write_end;
4572
4573 cmd_flags = 0;
4574 }
4575 }
4576
4577 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004578 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004579 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004580 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004581 (addr == data_end - 4))) {
4582
4583 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4584 }
4585 rc = bnx2_nvram_write_dword(bp, addr, buf,
4586 cmd_flags);
4587
4588 if (rc != 0)
4589 goto nvram_write_end;
4590
4591 cmd_flags = 0;
4592 buf += 4;
4593 }
4594
4595 /* Loop to write back the buffer data from data_end
4596 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004597 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004598 for (addr = data_end; addr < page_end;
4599 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004600
Michael Chanb6016b72005-05-26 13:03:09 -07004601 if (addr == page_end-4) {
4602 cmd_flags = BNX2_NVM_COMMAND_LAST;
4603 }
4604 rc = bnx2_nvram_write_dword(bp, addr,
4605 &flash_buffer[i], cmd_flags);
4606
4607 if (rc != 0)
4608 goto nvram_write_end;
4609
4610 cmd_flags = 0;
4611 }
4612 }
4613
4614 /* Disable writes to flash interface (lock write-protect) */
4615 bnx2_disable_nvram_write(bp);
4616
4617 /* Disable access to flash interface */
4618 bnx2_disable_nvram_access(bp);
4619 bnx2_release_nvram_lock(bp);
4620
4621 /* Increment written */
4622 written += data_end - data_start;
4623 }
4624
4625nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004626 kfree(flash_buffer);
4627 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004628 return rc;
4629}
4630
Michael Chan0d8a6572007-07-07 22:49:43 -07004631static void
Michael Chan7c62e832008-07-14 22:39:03 -07004632bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004633{
Michael Chan7c62e832008-07-14 22:39:03 -07004634 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004635
Michael Chan583c28e2008-01-21 19:51:35 -08004636 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004637 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4638
4639 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4640 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004641
Michael Chan2726d6e2008-01-29 21:35:05 -08004642 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004643 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4644 return;
4645
Michael Chan7c62e832008-07-14 22:39:03 -07004646 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4647 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4648 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4649 }
4650
4651 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4652 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4653 u32 link;
4654
Michael Chan583c28e2008-01-21 19:51:35 -08004655 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004656
Michael Chan7c62e832008-07-14 22:39:03 -07004657 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4658 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004659 bp->phy_port = PORT_FIBRE;
4660 else
4661 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004662
Michael Chan7c62e832008-07-14 22:39:03 -07004663 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4664 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004665 }
Michael Chan7c62e832008-07-14 22:39:03 -07004666
4667 if (netif_running(bp->dev) && sig)
4668 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004669}
4670
Michael Chanb4b36042007-12-20 19:59:30 -08004671static void
4672bnx2_setup_msix_tbl(struct bnx2 *bp)
4673{
4674 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4675
4676 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4677 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4678}
4679
Michael Chanb6016b72005-05-26 13:03:09 -07004680static int
4681bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4682{
4683 u32 val;
4684 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004685 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004686
4687 /* Wait for the current PCI transaction to complete before
4688 * issuing a reset. */
4689 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4690 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4691 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4692 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4693 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4694 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4695 udelay(5);
4696
Michael Chanb090ae22006-01-23 16:07:10 -08004697 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004698 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004699
Michael Chanb6016b72005-05-26 13:03:09 -07004700 /* Deposit a driver reset signature so the firmware knows that
4701 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004702 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4703 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004704
Michael Chanb6016b72005-05-26 13:03:09 -07004705 /* Do a dummy read to force the chip to complete all current transaction
4706 * before we issue a reset. */
4707 val = REG_RD(bp, BNX2_MISC_ID);
4708
Michael Chan234754d2006-11-19 14:11:41 -08004709 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4710 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4711 REG_RD(bp, BNX2_MISC_COMMAND);
4712 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004713
Michael Chan234754d2006-11-19 14:11:41 -08004714 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4715 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004716
Michael Chan234754d2006-11-19 14:11:41 -08004717 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004718
Michael Chan234754d2006-11-19 14:11:41 -08004719 } else {
4720 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4721 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4722 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4723
4724 /* Chip reset. */
4725 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4726
Michael Chan594a9df2007-08-28 15:39:42 -07004727 /* Reading back any register after chip reset will hang the
4728 * bus on 5706 A0 and A1. The msleep below provides plenty
4729 * of margin for write posting.
4730 */
Michael Chan234754d2006-11-19 14:11:41 -08004731 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004732 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4733 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004734
Michael Chan234754d2006-11-19 14:11:41 -08004735 /* Reset takes approximate 30 usec */
4736 for (i = 0; i < 10; i++) {
4737 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4738 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4739 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4740 break;
4741 udelay(10);
4742 }
4743
4744 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4745 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004746 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004747 return -EBUSY;
4748 }
Michael Chanb6016b72005-05-26 13:03:09 -07004749 }
4750
4751 /* Make sure byte swapping is properly configured. */
4752 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4753 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004754 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004755 return -ENODEV;
4756 }
4757
Michael Chanb6016b72005-05-26 13:03:09 -07004758 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004759 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004760 if (rc)
4761 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004762
Michael Chan0d8a6572007-07-07 22:49:43 -07004763 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004764 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004765 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004766 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4767 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004768 bnx2_set_default_remote_link(bp);
4769 spin_unlock_bh(&bp->phy_lock);
4770
Michael Chanb6016b72005-05-26 13:03:09 -07004771 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4772 /* Adjust the voltage regular to two steps lower. The default
4773 * of this register is 0x0000000e. */
4774 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4775
4776 /* Remove bad rbuf memory from the free pool. */
4777 rc = bnx2_alloc_bad_rbuf(bp);
4778 }
4779
Michael Chanc441b8d2010-04-27 11:28:09 +00004780 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004781 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004782 /* Prevent MSIX table reads and write from timing out */
4783 REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
4784 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4785 }
Michael Chanb4b36042007-12-20 19:59:30 -08004786
Michael Chanb6016b72005-05-26 13:03:09 -07004787 return rc;
4788}
4789
4790static int
4791bnx2_init_chip(struct bnx2 *bp)
4792{
Michael Chand8026d92008-11-12 16:02:20 -08004793 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004794 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004795
4796 /* Make sure the interrupt is not active. */
4797 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4798
4799 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4800 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4801#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004802 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004803#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004804 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004805 DMA_READ_CHANS << 12 |
4806 DMA_WRITE_CHANS << 16;
4807
4808 val |= (0x2 << 20) | (1 << 11);
4809
David S. Millerf86e82f2008-01-21 17:15:40 -08004810 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004811 val |= (1 << 23);
4812
4813 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004814 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004815 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4816
4817 REG_WR(bp, BNX2_DMA_CONFIG, val);
4818
4819 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4820 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4821 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4822 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4823 }
4824
David S. Millerf86e82f2008-01-21 17:15:40 -08004825 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004826 u16 val16;
4827
4828 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4829 &val16);
4830 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4831 val16 & ~PCI_X_CMD_ERO);
4832 }
4833
4834 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4835 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4836 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4837 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4838
4839 /* Initialize context mapping and zero out the quick contexts. The
4840 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004841 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4842 rc = bnx2_init_5709_context(bp);
4843 if (rc)
4844 return rc;
4845 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004846 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004847
Michael Chanfba9fe92006-06-12 22:21:25 -07004848 if ((rc = bnx2_init_cpus(bp)) != 0)
4849 return rc;
4850
Michael Chanb6016b72005-05-26 13:03:09 -07004851 bnx2_init_nvram(bp);
4852
Benjamin Li5fcaed02008-07-14 22:39:52 -07004853 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004854
4855 val = REG_RD(bp, BNX2_MQ_CONFIG);
4856 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4857 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4edd4732009-06-08 18:14:42 -07004858 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4859 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4860 if (CHIP_REV(bp) == CHIP_REV_Ax)
4861 val |= BNX2_MQ_CONFIG_HALT_DIS;
4862 }
Michael Chan68c9f752007-04-24 15:35:53 -07004863
Michael Chanb6016b72005-05-26 13:03:09 -07004864 REG_WR(bp, BNX2_MQ_CONFIG, val);
4865
4866 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4867 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4868 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4869
4870 val = (BCM_PAGE_BITS - 8) << 24;
4871 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4872
4873 /* Configure page size. */
4874 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4875 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4876 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4877 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4878
4879 val = bp->mac_addr[0] +
4880 (bp->mac_addr[1] << 8) +
4881 (bp->mac_addr[2] << 16) +
4882 bp->mac_addr[3] +
4883 (bp->mac_addr[4] << 8) +
4884 (bp->mac_addr[5] << 16);
4885 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4886
4887 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004888 mtu = bp->dev->mtu;
4889 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004890 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4891 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4892 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4893
Michael Chand8026d92008-11-12 16:02:20 -08004894 if (mtu < 1500)
4895 mtu = 1500;
4896
4897 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4898 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4899 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4900
Michael Chan155d5562009-08-21 16:20:43 +00004901 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004902 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4903 bp->bnx2_napi[i].last_status_idx = 0;
4904
Michael Chanefba0182008-12-03 00:36:15 -08004905 bp->idle_chk_status_idx = 0xffff;
4906
Michael Chanb6016b72005-05-26 13:03:09 -07004907 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4908
4909 /* Set up how to generate a link change interrupt. */
4910 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4911
4912 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4913 (u64) bp->status_blk_mapping & 0xffffffff);
4914 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4915
4916 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4917 (u64) bp->stats_blk_mapping & 0xffffffff);
4918 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4919 (u64) bp->stats_blk_mapping >> 32);
4920
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004921 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004922 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4923
4924 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4925 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4926
4927 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4928 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4929
4930 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4931
4932 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4933
4934 REG_WR(bp, BNX2_HC_COM_TICKS,
4935 (bp->com_ticks_int << 16) | bp->com_ticks);
4936
4937 REG_WR(bp, BNX2_HC_CMD_TICKS,
4938 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4939
Michael Chan61d9e3f2009-08-21 16:20:46 +00004940 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chan02537b062007-06-04 21:24:07 -07004941 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4942 else
Michael Chan7ea69202007-07-16 18:27:10 -07004943 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004944 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4945
4946 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004947 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004948 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004949 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4950 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004951 }
4952
Michael Chanefde73a2010-02-15 19:42:07 +00004953 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004954 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4955 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4956
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004957 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4958 }
4959
4960 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00004961 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004962
4963 REG_WR(bp, BNX2_HC_CONFIG, val);
4964
4965 for (i = 1; i < bp->irq_nvecs; i++) {
4966 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4967 BNX2_HC_SB_CONFIG_1;
4968
Michael Chan6f743ca2008-01-29 21:34:08 -08004969 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004970 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004971 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004972 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4973
Michael Chan6f743ca2008-01-29 21:34:08 -08004974 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004975 (bp->tx_quick_cons_trip_int << 16) |
4976 bp->tx_quick_cons_trip);
4977
Michael Chan6f743ca2008-01-29 21:34:08 -08004978 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004979 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4980
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004981 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4982 (bp->rx_quick_cons_trip_int << 16) |
4983 bp->rx_quick_cons_trip);
4984
4985 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4986 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004987 }
4988
Michael Chanb6016b72005-05-26 13:03:09 -07004989 /* Clear internal stats counters. */
4990 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4991
Michael Chanda3e4fb2007-05-03 13:24:23 -07004992 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004993
4994 /* Initialize the receive filter. */
4995 bnx2_set_rx_mode(bp->dev);
4996
Michael Chan0aa38df2007-06-04 21:23:06 -07004997 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4998 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4999 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
5000 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
5001 }
Michael Chanb090ae22006-01-23 16:07:10 -08005002 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005003 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005004
Michael Chandf149d72007-07-07 22:51:36 -07005005 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07005006 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
5007
5008 udelay(20);
5009
Michael Chanbf5295b2006-03-23 01:11:56 -08005010 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
5011
Michael Chanb090ae22006-01-23 16:07:10 -08005012 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005013}
5014
Michael Chan59b47d82006-11-19 14:10:45 -08005015static void
Michael Chanc76c0472007-12-20 20:01:19 -08005016bnx2_clear_ring_states(struct bnx2 *bp)
5017{
5018 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005019 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005020 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005021 int i;
5022
5023 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5024 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005025 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005026 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005027
Michael Chan35e90102008-06-19 16:37:42 -07005028 txr->tx_cons = 0;
5029 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005030 rxr->rx_prod_bseq = 0;
5031 rxr->rx_prod = 0;
5032 rxr->rx_cons = 0;
5033 rxr->rx_pg_prod = 0;
5034 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005035 }
5036}
5037
5038static void
Michael Chan35e90102008-06-19 16:37:42 -07005039bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005040{
5041 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005042 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005043
5044 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5045 offset0 = BNX2_L2CTX_TYPE_XI;
5046 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5047 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5048 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5049 } else {
5050 offset0 = BNX2_L2CTX_TYPE;
5051 offset1 = BNX2_L2CTX_CMD_TYPE;
5052 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5053 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5054 }
5055 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005056 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005057
5058 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005059 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005060
Michael Chan35e90102008-06-19 16:37:42 -07005061 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005062 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005063
Michael Chan35e90102008-06-19 16:37:42 -07005064 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005065 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005066}
Michael Chanb6016b72005-05-26 13:03:09 -07005067
5068static void
Michael Chan35e90102008-06-19 16:37:42 -07005069bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005070{
5071 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005072 u32 cid = TX_CID;
5073 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005074 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005075
Michael Chan35e90102008-06-19 16:37:42 -07005076 bnapi = &bp->bnx2_napi[ring_num];
5077 txr = &bnapi->tx_ring;
5078
5079 if (ring_num == 0)
5080 cid = TX_CID;
5081 else
5082 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005083
Michael Chan2f8af122006-08-15 01:39:10 -07005084 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5085
Michael Chan35e90102008-06-19 16:37:42 -07005086 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005087
Michael Chan35e90102008-06-19 16:37:42 -07005088 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5089 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005090
Michael Chan35e90102008-06-19 16:37:42 -07005091 txr->tx_prod = 0;
5092 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005093
Michael Chan35e90102008-06-19 16:37:42 -07005094 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5095 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005096
Michael Chan35e90102008-06-19 16:37:42 -07005097 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005098}
5099
5100static void
Michael Chan5d5d0012007-12-12 11:17:43 -08005101bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
5102 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005103{
Michael Chanb6016b72005-05-26 13:03:09 -07005104 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08005105 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005106
Michael Chan5d5d0012007-12-12 11:17:43 -08005107 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005108 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005109
Michael Chan5d5d0012007-12-12 11:17:43 -08005110 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08005111 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005112 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005113 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5114 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005115 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005116 j = 0;
5117 else
5118 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005119 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5120 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005121 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005122}
5123
5124static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005125bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005126{
5127 int i;
5128 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005129 u32 cid, rx_cid_addr, val;
5130 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5131 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005132
Michael Chanbb4f98a2008-06-19 16:38:19 -07005133 if (ring_num == 0)
5134 cid = RX_CID;
5135 else
5136 cid = RX_RSS_CID + ring_num - 1;
5137
5138 rx_cid_addr = GET_CID_ADDR(cid);
5139
5140 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005141 bp->rx_buf_use_size, bp->rx_max_ring);
5142
Michael Chanbb4f98a2008-06-19 16:38:19 -07005143 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005144
5145 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5146 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
5147 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
5148 }
5149
Michael Chan62a83132008-01-29 21:35:40 -08005150 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005151 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005152 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5153 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005154 PAGE_SIZE, bp->rx_max_pg_ring);
5155 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005156 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5157 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005158 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005159
Michael Chanbb4f98a2008-06-19 16:38:19 -07005160 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005161 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005162
Michael Chanbb4f98a2008-06-19 16:38:19 -07005163 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005164 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005165
5166 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5167 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
5168 }
Michael Chanb6016b72005-05-26 13:03:09 -07005169
Michael Chanbb4f98a2008-06-19 16:38:19 -07005170 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005171 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005172
Michael Chanbb4f98a2008-06-19 16:38:19 -07005173 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005174 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005175
Michael Chanbb4f98a2008-06-19 16:38:19 -07005176 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005177 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Michael Chanb929e532009-12-03 09:46:33 +00005178 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005179 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5180 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005181 break;
Michael Chanb929e532009-12-03 09:46:33 +00005182 }
Michael Chan47bf4242007-12-12 11:19:12 -08005183 prod = NEXT_RX_BD(prod);
5184 ring_prod = RX_PG_RING_IDX(prod);
5185 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005186 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005187
Michael Chanbb4f98a2008-06-19 16:38:19 -07005188 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005189 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanb929e532009-12-03 09:46:33 +00005190 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005191 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5192 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005193 break;
Michael Chanb929e532009-12-03 09:46:33 +00005194 }
Michael Chanb6016b72005-05-26 13:03:09 -07005195 prod = NEXT_RX_BD(prod);
5196 ring_prod = RX_RING_IDX(prod);
5197 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005198 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005199
Michael Chanbb4f98a2008-06-19 16:38:19 -07005200 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5201 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5202 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005203
Michael Chanbb4f98a2008-06-19 16:38:19 -07005204 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5205 REG_WR16(bp, rxr->rx_bidx_addr, prod);
5206
5207 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005208}
5209
Michael Chan35e90102008-06-19 16:37:42 -07005210static void
5211bnx2_init_all_rings(struct bnx2 *bp)
5212{
5213 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005214 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005215
5216 bnx2_clear_ring_states(bp);
5217
5218 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
5219 for (i = 0; i < bp->num_tx_rings; i++)
5220 bnx2_init_tx_ring(bp, i);
5221
5222 if (bp->num_tx_rings > 1)
5223 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5224 (TX_TSS_CID << 7));
5225
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005226 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5227 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5228
Michael Chanbb4f98a2008-06-19 16:38:19 -07005229 for (i = 0; i < bp->num_rx_rings; i++)
5230 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005231
5232 if (bp->num_rx_rings > 1) {
5233 u32 tbl_32;
5234 u8 *tbl = (u8 *) &tbl_32;
5235
5236 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
5237 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
5238
5239 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
5240 tbl[i % 4] = i % (bp->num_rx_rings - 1);
5241 if ((i % 4) == 3)
5242 bnx2_reg_wr_ind(bp,
5243 BNX2_RXP_SCRATCH_RSS_TBL + i,
5244 cpu_to_be32(tbl_32));
5245 }
5246
5247 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5248 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5249
5250 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5251
5252 }
Michael Chan35e90102008-06-19 16:37:42 -07005253}
5254
Michael Chan5d5d0012007-12-12 11:17:43 -08005255static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005256{
Michael Chan5d5d0012007-12-12 11:17:43 -08005257 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005258
Michael Chan5d5d0012007-12-12 11:17:43 -08005259 while (ring_size > MAX_RX_DESC_CNT) {
5260 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005261 num_rings++;
5262 }
5263 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005264 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005265 while ((max & num_rings) == 0)
5266 max >>= 1;
5267
5268 if (num_rings != max)
5269 max <<= 1;
5270
Michael Chan5d5d0012007-12-12 11:17:43 -08005271 return max;
5272}
5273
5274static void
5275bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5276{
Michael Chan84eaa182007-12-12 11:19:57 -08005277 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005278
5279 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005280 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005281
Michael Chan84eaa182007-12-12 11:19:57 -08005282 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
5283 sizeof(struct skb_shared_info);
5284
Benjamin Li601d3d12008-05-16 22:19:35 -07005285 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005286 bp->rx_pg_ring_size = 0;
5287 bp->rx_max_pg_ring = 0;
5288 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005289 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005290 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5291
5292 jumbo_size = size * pages;
5293 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
5294 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
5295
5296 bp->rx_pg_ring_size = jumbo_size;
5297 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
5298 MAX_RX_PG_RINGS);
5299 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005300 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005301 bp->rx_copy_thresh = 0;
5302 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005303
5304 bp->rx_buf_use_size = rx_size;
5305 /* hw alignment */
5306 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005307 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005308 bp->rx_ring_size = size;
5309 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08005310 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
5311}
5312
5313static void
Michael Chanb6016b72005-05-26 13:03:09 -07005314bnx2_free_tx_skbs(struct bnx2 *bp)
5315{
5316 int i;
5317
Michael Chan35e90102008-06-19 16:37:42 -07005318 for (i = 0; i < bp->num_tx_rings; i++) {
5319 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5320 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5321 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005322
Michael Chan35e90102008-06-19 16:37:42 -07005323 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005324 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005325
Michael Chan35e90102008-06-19 16:37:42 -07005326 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005327 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005328 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005329 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005330
5331 if (skb == NULL) {
5332 j++;
5333 continue;
5334 }
5335
Alexander Duycke95524a2009-12-02 16:47:57 +00005336 pci_unmap_single(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005337 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005338 skb_headlen(skb),
5339 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005340
Michael Chan35e90102008-06-19 16:37:42 -07005341 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005342
Alexander Duycke95524a2009-12-02 16:47:57 +00005343 last = tx_buf->nr_frags;
5344 j++;
5345 for (k = 0; k < last; k++, j++) {
5346 tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
5347 pci_unmap_page(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005348 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005349 skb_shinfo(skb)->frags[k].size,
5350 PCI_DMA_TODEVICE);
5351 }
Michael Chan35e90102008-06-19 16:37:42 -07005352 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005353 }
Michael Chanb6016b72005-05-26 13:03:09 -07005354 }
Michael Chanb6016b72005-05-26 13:03:09 -07005355}
5356
5357static void
5358bnx2_free_rx_skbs(struct bnx2 *bp)
5359{
5360 int i;
5361
Michael Chanbb4f98a2008-06-19 16:38:19 -07005362 for (i = 0; i < bp->num_rx_rings; i++) {
5363 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5364 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5365 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005366
Michael Chanbb4f98a2008-06-19 16:38:19 -07005367 if (rxr->rx_buf_ring == NULL)
5368 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005369
Michael Chanbb4f98a2008-06-19 16:38:19 -07005370 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5371 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5372 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005373
Michael Chanbb4f98a2008-06-19 16:38:19 -07005374 if (skb == NULL)
5375 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005376
Michael Chanbb4f98a2008-06-19 16:38:19 -07005377 pci_unmap_single(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005378 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005379 bp->rx_buf_use_size,
5380 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005381
Michael Chanbb4f98a2008-06-19 16:38:19 -07005382 rx_buf->skb = NULL;
5383
5384 dev_kfree_skb(skb);
5385 }
5386 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5387 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005388 }
5389}
5390
5391static void
5392bnx2_free_skbs(struct bnx2 *bp)
5393{
5394 bnx2_free_tx_skbs(bp);
5395 bnx2_free_rx_skbs(bp);
5396}
5397
5398static int
5399bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5400{
5401 int rc;
5402
5403 rc = bnx2_reset_chip(bp, reset_code);
5404 bnx2_free_skbs(bp);
5405 if (rc)
5406 return rc;
5407
Michael Chanfba9fe92006-06-12 22:21:25 -07005408 if ((rc = bnx2_init_chip(bp)) != 0)
5409 return rc;
5410
Michael Chan35e90102008-06-19 16:37:42 -07005411 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005412 return 0;
5413}
5414
5415static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005416bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005417{
5418 int rc;
5419
5420 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5421 return rc;
5422
Michael Chan80be4432006-11-19 14:07:28 -08005423 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005424 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005425 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005426 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5427 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005428 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005429 return 0;
5430}
5431
5432static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005433bnx2_shutdown_chip(struct bnx2 *bp)
5434{
5435 u32 reset_code;
5436
5437 if (bp->flags & BNX2_FLAG_NO_WOL)
5438 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5439 else if (bp->wol)
5440 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5441 else
5442 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5443
5444 return bnx2_reset_chip(bp, reset_code);
5445}
5446
5447static int
Michael Chanb6016b72005-05-26 13:03:09 -07005448bnx2_test_registers(struct bnx2 *bp)
5449{
5450 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005451 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005452 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005453 u16 offset;
5454 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005455#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005456 u32 rw_mask;
5457 u32 ro_mask;
5458 } reg_tbl[] = {
5459 { 0x006c, 0, 0x00000000, 0x0000003f },
5460 { 0x0090, 0, 0xffffffff, 0x00000000 },
5461 { 0x0094, 0, 0x00000000, 0x00000000 },
5462
Michael Chan5bae30c2007-05-03 13:18:46 -07005463 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5464 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5465 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5466 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5467 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5468 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5469 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5470 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5471 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005472
Michael Chan5bae30c2007-05-03 13:18:46 -07005473 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5474 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5475 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5476 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5477 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5478 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005479
Michael Chan5bae30c2007-05-03 13:18:46 -07005480 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5481 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5482 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005483
5484 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005485 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005486
5487 { 0x1408, 0, 0x01c00800, 0x00000000 },
5488 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5489 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005490 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005491 { 0x14b0, 0, 0x00000002, 0x00000001 },
5492 { 0x14b8, 0, 0x00000000, 0x00000000 },
5493 { 0x14c0, 0, 0x00000000, 0x00000009 },
5494 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5495 { 0x14cc, 0, 0x00000000, 0x00000001 },
5496 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005497
5498 { 0x1800, 0, 0x00000000, 0x00000001 },
5499 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005500
5501 { 0x2800, 0, 0x00000000, 0x00000001 },
5502 { 0x2804, 0, 0x00000000, 0x00003f01 },
5503 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5504 { 0x2810, 0, 0xffff0000, 0x00000000 },
5505 { 0x2814, 0, 0xffff0000, 0x00000000 },
5506 { 0x2818, 0, 0xffff0000, 0x00000000 },
5507 { 0x281c, 0, 0xffff0000, 0x00000000 },
5508 { 0x2834, 0, 0xffffffff, 0x00000000 },
5509 { 0x2840, 0, 0x00000000, 0xffffffff },
5510 { 0x2844, 0, 0x00000000, 0xffffffff },
5511 { 0x2848, 0, 0xffffffff, 0x00000000 },
5512 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5513
5514 { 0x2c00, 0, 0x00000000, 0x00000011 },
5515 { 0x2c04, 0, 0x00000000, 0x00030007 },
5516
Michael Chanb6016b72005-05-26 13:03:09 -07005517 { 0x3c00, 0, 0x00000000, 0x00000001 },
5518 { 0x3c04, 0, 0x00000000, 0x00070000 },
5519 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5520 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5521 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5522 { 0x3c14, 0, 0x00000000, 0xffffffff },
5523 { 0x3c18, 0, 0x00000000, 0xffffffff },
5524 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5525 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005526
5527 { 0x5004, 0, 0x00000000, 0x0000007f },
5528 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005529
Michael Chanb6016b72005-05-26 13:03:09 -07005530 { 0x5c00, 0, 0x00000000, 0x00000001 },
5531 { 0x5c04, 0, 0x00000000, 0x0003000f },
5532 { 0x5c08, 0, 0x00000003, 0x00000000 },
5533 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5534 { 0x5c10, 0, 0x00000000, 0xffffffff },
5535 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5536 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5537 { 0x5c88, 0, 0x00000000, 0x00077373 },
5538 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5539
5540 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5541 { 0x680c, 0, 0xffffffff, 0x00000000 },
5542 { 0x6810, 0, 0xffffffff, 0x00000000 },
5543 { 0x6814, 0, 0xffffffff, 0x00000000 },
5544 { 0x6818, 0, 0xffffffff, 0x00000000 },
5545 { 0x681c, 0, 0xffffffff, 0x00000000 },
5546 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5547 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5548 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5549 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5550 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5551 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5552 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5553 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5554 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5555 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5556 { 0x684c, 0, 0xffffffff, 0x00000000 },
5557 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5558 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5559 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5560 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5561 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5562 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5563
5564 { 0xffff, 0, 0x00000000, 0x00000000 },
5565 };
5566
5567 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005568 is_5709 = 0;
5569 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5570 is_5709 = 1;
5571
Michael Chanb6016b72005-05-26 13:03:09 -07005572 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5573 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005574 u16 flags = reg_tbl[i].flags;
5575
5576 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5577 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005578
5579 offset = (u32) reg_tbl[i].offset;
5580 rw_mask = reg_tbl[i].rw_mask;
5581 ro_mask = reg_tbl[i].ro_mask;
5582
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005583 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005584
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005585 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005586
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005587 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005588 if ((val & rw_mask) != 0) {
5589 goto reg_test_err;
5590 }
5591
5592 if ((val & ro_mask) != (save_val & ro_mask)) {
5593 goto reg_test_err;
5594 }
5595
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005596 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005597
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005598 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005599 if ((val & rw_mask) != rw_mask) {
5600 goto reg_test_err;
5601 }
5602
5603 if ((val & ro_mask) != (save_val & ro_mask)) {
5604 goto reg_test_err;
5605 }
5606
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005607 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005608 continue;
5609
5610reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005611 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005612 ret = -ENODEV;
5613 break;
5614 }
5615 return ret;
5616}
5617
5618static int
5619bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5620{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005621 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005622 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5623 int i;
5624
5625 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5626 u32 offset;
5627
5628 for (offset = 0; offset < size; offset += 4) {
5629
Michael Chan2726d6e2008-01-29 21:35:05 -08005630 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005631
Michael Chan2726d6e2008-01-29 21:35:05 -08005632 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005633 test_pattern[i]) {
5634 return -ENODEV;
5635 }
5636 }
5637 }
5638 return 0;
5639}
5640
5641static int
5642bnx2_test_memory(struct bnx2 *bp)
5643{
5644 int ret = 0;
5645 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005646 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005647 u32 offset;
5648 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005649 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005650 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005651 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005652 { 0xe0000, 0x4000 },
5653 { 0x120000, 0x4000 },
5654 { 0x1a0000, 0x4000 },
5655 { 0x160000, 0x4000 },
5656 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005657 },
5658 mem_tbl_5709[] = {
5659 { 0x60000, 0x4000 },
5660 { 0xa0000, 0x3000 },
5661 { 0xe0000, 0x4000 },
5662 { 0x120000, 0x4000 },
5663 { 0x1a0000, 0x4000 },
5664 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005665 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005666 struct mem_entry *mem_tbl;
5667
5668 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5669 mem_tbl = mem_tbl_5709;
5670 else
5671 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005672
5673 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5674 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5675 mem_tbl[i].len)) != 0) {
5676 return ret;
5677 }
5678 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005679
Michael Chanb6016b72005-05-26 13:03:09 -07005680 return ret;
5681}
5682
Michael Chanbc5a0692006-01-23 16:13:22 -08005683#define BNX2_MAC_LOOPBACK 0
5684#define BNX2_PHY_LOOPBACK 1
5685
Michael Chanb6016b72005-05-26 13:03:09 -07005686static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005687bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005688{
5689 unsigned int pkt_size, num_pkts, i;
5690 struct sk_buff *skb, *rx_skb;
5691 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005692 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005693 dma_addr_t map;
5694 struct tx_bd *txbd;
5695 struct sw_bd *rx_buf;
5696 struct l2_fhdr *rx_hdr;
5697 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005698 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005699 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005700 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005701
5702 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005703
Michael Chan35e90102008-06-19 16:37:42 -07005704 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005705 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005706 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5707 bp->loopback = MAC_LOOPBACK;
5708 bnx2_set_mac_loopback(bp);
5709 }
5710 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005711 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005712 return 0;
5713
Michael Chan80be4432006-11-19 14:07:28 -08005714 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005715 bnx2_set_phy_loopback(bp);
5716 }
5717 else
5718 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005719
Michael Chan84eaa182007-12-12 11:19:57 -08005720 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005721 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005722 if (!skb)
5723 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005724 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005725 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005726 memset(packet + 6, 0x0, 8);
5727 for (i = 14; i < pkt_size; i++)
5728 packet[i] = (unsigned char) (i & 0xff);
5729
Alexander Duycke95524a2009-12-02 16:47:57 +00005730 map = pci_map_single(bp->pdev, skb->data, pkt_size,
5731 PCI_DMA_TODEVICE);
5732 if (pci_dma_mapping_error(bp->pdev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005733 dev_kfree_skb(skb);
5734 return -EIO;
5735 }
Michael Chanb6016b72005-05-26 13:03:09 -07005736
Michael Chanbf5295b2006-03-23 01:11:56 -08005737 REG_WR(bp, BNX2_HC_COMMAND,
5738 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5739
Michael Chanb6016b72005-05-26 13:03:09 -07005740 REG_RD(bp, BNX2_HC_COMMAND);
5741
5742 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005743 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005744
Michael Chanb6016b72005-05-26 13:03:09 -07005745 num_pkts = 0;
5746
Michael Chan35e90102008-06-19 16:37:42 -07005747 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005748
5749 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5750 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5751 txbd->tx_bd_mss_nbytes = pkt_size;
5752 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5753
5754 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005755 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5756 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005757
Michael Chan35e90102008-06-19 16:37:42 -07005758 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5759 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005760
5761 udelay(100);
5762
Michael Chanbf5295b2006-03-23 01:11:56 -08005763 REG_WR(bp, BNX2_HC_COMMAND,
5764 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5765
Michael Chanb6016b72005-05-26 13:03:09 -07005766 REG_RD(bp, BNX2_HC_COMMAND);
5767
5768 udelay(5);
5769
Alexander Duycke95524a2009-12-02 16:47:57 +00005770 pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005771 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005772
Michael Chan35e90102008-06-19 16:37:42 -07005773 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005774 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005775
Michael Chan35efa7c2007-12-20 19:56:37 -08005776 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005777 if (rx_idx != rx_start_idx + num_pkts) {
5778 goto loopback_test_done;
5779 }
5780
Michael Chanbb4f98a2008-06-19 16:38:19 -07005781 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005782 rx_skb = rx_buf->skb;
5783
Michael Chana33fa662010-05-06 08:58:13 +00005784 rx_hdr = rx_buf->desc;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005785 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005786
5787 pci_dma_sync_single_for_cpu(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005788 dma_unmap_addr(rx_buf, mapping),
Michael Chanb6016b72005-05-26 13:03:09 -07005789 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5790
Michael Chanade2bfe2006-01-23 16:09:51 -08005791 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005792 (L2_FHDR_ERRORS_BAD_CRC |
5793 L2_FHDR_ERRORS_PHY_DECODE |
5794 L2_FHDR_ERRORS_ALIGNMENT |
5795 L2_FHDR_ERRORS_TOO_SHORT |
5796 L2_FHDR_ERRORS_GIANT_FRAME)) {
5797
5798 goto loopback_test_done;
5799 }
5800
5801 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5802 goto loopback_test_done;
5803 }
5804
5805 for (i = 14; i < pkt_size; i++) {
5806 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5807 goto loopback_test_done;
5808 }
5809 }
5810
5811 ret = 0;
5812
5813loopback_test_done:
5814 bp->loopback = 0;
5815 return ret;
5816}
5817
Michael Chanbc5a0692006-01-23 16:13:22 -08005818#define BNX2_MAC_LOOPBACK_FAILED 1
5819#define BNX2_PHY_LOOPBACK_FAILED 2
5820#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5821 BNX2_PHY_LOOPBACK_FAILED)
5822
5823static int
5824bnx2_test_loopback(struct bnx2 *bp)
5825{
5826 int rc = 0;
5827
5828 if (!netif_running(bp->dev))
5829 return BNX2_LOOPBACK_FAILED;
5830
5831 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5832 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005833 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005834 spin_unlock_bh(&bp->phy_lock);
5835 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5836 rc |= BNX2_MAC_LOOPBACK_FAILED;
5837 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5838 rc |= BNX2_PHY_LOOPBACK_FAILED;
5839 return rc;
5840}
5841
Michael Chanb6016b72005-05-26 13:03:09 -07005842#define NVRAM_SIZE 0x200
5843#define CRC32_RESIDUAL 0xdebb20e3
5844
5845static int
5846bnx2_test_nvram(struct bnx2 *bp)
5847{
Al Virob491edd2007-12-22 19:44:51 +00005848 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005849 u8 *data = (u8 *) buf;
5850 int rc = 0;
5851 u32 magic, csum;
5852
5853 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5854 goto test_nvram_done;
5855
5856 magic = be32_to_cpu(buf[0]);
5857 if (magic != 0x669955aa) {
5858 rc = -ENODEV;
5859 goto test_nvram_done;
5860 }
5861
5862 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5863 goto test_nvram_done;
5864
5865 csum = ether_crc_le(0x100, data);
5866 if (csum != CRC32_RESIDUAL) {
5867 rc = -ENODEV;
5868 goto test_nvram_done;
5869 }
5870
5871 csum = ether_crc_le(0x100, data + 0x100);
5872 if (csum != CRC32_RESIDUAL) {
5873 rc = -ENODEV;
5874 }
5875
5876test_nvram_done:
5877 return rc;
5878}
5879
5880static int
5881bnx2_test_link(struct bnx2 *bp)
5882{
5883 u32 bmsr;
5884
Michael Chan9f52b562008-10-09 12:21:46 -07005885 if (!netif_running(bp->dev))
5886 return -ENODEV;
5887
Michael Chan583c28e2008-01-21 19:51:35 -08005888 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005889 if (bp->link_up)
5890 return 0;
5891 return -ENODEV;
5892 }
Michael Chanc770a652005-08-25 15:38:39 -07005893 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005894 bnx2_enable_bmsr1(bp);
5895 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5896 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5897 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005898 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005899
Michael Chanb6016b72005-05-26 13:03:09 -07005900 if (bmsr & BMSR_LSTATUS) {
5901 return 0;
5902 }
5903 return -ENODEV;
5904}
5905
5906static int
5907bnx2_test_intr(struct bnx2 *bp)
5908{
5909 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005910 u16 status_idx;
5911
5912 if (!netif_running(bp->dev))
5913 return -ENODEV;
5914
5915 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5916
5917 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005918 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005919 REG_RD(bp, BNX2_HC_COMMAND);
5920
5921 for (i = 0; i < 10; i++) {
5922 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5923 status_idx) {
5924
5925 break;
5926 }
5927
5928 msleep_interruptible(10);
5929 }
5930 if (i < 10)
5931 return 0;
5932
5933 return -ENODEV;
5934}
5935
Michael Chan38ea3682008-02-23 19:48:57 -08005936/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005937static int
5938bnx2_5706_serdes_has_link(struct bnx2 *bp)
5939{
5940 u32 mode_ctl, an_dbg, exp;
5941
Michael Chan38ea3682008-02-23 19:48:57 -08005942 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5943 return 0;
5944
Michael Chanb2fadea2008-01-21 17:07:06 -08005945 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5946 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5947
5948 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5949 return 0;
5950
5951 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5952 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5953 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5954
Michael Chanf3014c0c2008-01-29 21:33:03 -08005955 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005956 return 0;
5957
5958 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5959 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5960 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5961
5962 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5963 return 0;
5964
5965 return 1;
5966}
5967
Michael Chanb6016b72005-05-26 13:03:09 -07005968static void
Michael Chan48b01e22006-11-19 14:08:00 -08005969bnx2_5706_serdes_timer(struct bnx2 *bp)
5970{
Michael Chanb2fadea2008-01-21 17:07:06 -08005971 int check_link = 1;
5972
Michael Chan48b01e22006-11-19 14:08:00 -08005973 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005974 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005975 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005976 check_link = 0;
5977 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005978 u32 bmcr;
5979
Benjamin Liac392ab2008-09-18 16:40:49 -07005980 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005981
Michael Chanca58c3a2007-05-03 13:22:52 -07005982 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005983
5984 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005985 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005986 bmcr &= ~BMCR_ANENABLE;
5987 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005988 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005989 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005990 }
5991 }
5992 }
5993 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005994 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005995 u32 phy2;
5996
5997 bnx2_write_phy(bp, 0x17, 0x0f01);
5998 bnx2_read_phy(bp, 0x15, &phy2);
5999 if (phy2 & 0x20) {
6000 u32 bmcr;
6001
Michael Chanca58c3a2007-05-03 13:22:52 -07006002 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006003 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006004 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006005
Michael Chan583c28e2008-01-21 19:51:35 -08006006 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006007 }
6008 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006009 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006010
Michael Chana2724e22008-02-23 19:47:44 -08006011 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006012 u32 val;
6013
6014 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6015 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6016 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6017
Michael Chana2724e22008-02-23 19:47:44 -08006018 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6019 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6020 bnx2_5706s_force_link_dn(bp, 1);
6021 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6022 } else
6023 bnx2_set_link(bp);
6024 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6025 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006026 }
Michael Chan48b01e22006-11-19 14:08:00 -08006027 spin_unlock(&bp->phy_lock);
6028}
6029
6030static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006031bnx2_5708_serdes_timer(struct bnx2 *bp)
6032{
Michael Chan583c28e2008-01-21 19:51:35 -08006033 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006034 return;
6035
Michael Chan583c28e2008-01-21 19:51:35 -08006036 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006037 bp->serdes_an_pending = 0;
6038 return;
6039 }
6040
6041 spin_lock(&bp->phy_lock);
6042 if (bp->serdes_an_pending)
6043 bp->serdes_an_pending--;
6044 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6045 u32 bmcr;
6046
Michael Chanca58c3a2007-05-03 13:22:52 -07006047 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006048 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006049 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006050 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006051 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006052 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006053 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006054 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006055 }
6056
6057 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006058 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006059
6060 spin_unlock(&bp->phy_lock);
6061}
6062
6063static void
Michael Chanb6016b72005-05-26 13:03:09 -07006064bnx2_timer(unsigned long data)
6065{
6066 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006067
Michael Chancd339a02005-08-25 15:35:24 -07006068 if (!netif_running(bp->dev))
6069 return;
6070
Michael Chanb6016b72005-05-26 13:03:09 -07006071 if (atomic_read(&bp->intr_sem) != 0)
6072 goto bnx2_restart_timer;
6073
Michael Chanefba0182008-12-03 00:36:15 -08006074 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6075 BNX2_FLAG_USING_MSI)
6076 bnx2_chk_missed_msi(bp);
6077
Michael Chandf149d72007-07-07 22:51:36 -07006078 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006079
Michael Chan2726d6e2008-01-29 21:35:05 -08006080 bp->stats_blk->stat_FwRxDrop =
6081 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006082
Michael Chan02537b062007-06-04 21:24:07 -07006083 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006084 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chan02537b062007-06-04 21:24:07 -07006085 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6086 BNX2_HC_COMMAND_STATS_NOW);
6087
Michael Chan583c28e2008-01-21 19:51:35 -08006088 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006089 if (CHIP_NUM(bp) == CHIP_NUM_5706)
6090 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006091 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006092 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006093 }
6094
6095bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006096 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006097}
6098
Michael Chan8e6a72c2007-05-03 13:24:48 -07006099static int
6100bnx2_request_irq(struct bnx2 *bp)
6101{
Michael Chan6d866ff2007-12-20 19:56:09 -08006102 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006103 struct bnx2_irq *irq;
6104 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006105
David S. Millerf86e82f2008-01-21 17:15:40 -08006106 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006107 flags = 0;
6108 else
6109 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006110
6111 for (i = 0; i < bp->irq_nvecs; i++) {
6112 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006113 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006114 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006115 if (rc)
6116 break;
6117 irq->requested = 1;
6118 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006119 return rc;
6120}
6121
6122static void
6123bnx2_free_irq(struct bnx2 *bp)
6124{
Michael Chanb4b36042007-12-20 19:59:30 -08006125 struct bnx2_irq *irq;
6126 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006127
Michael Chanb4b36042007-12-20 19:59:30 -08006128 for (i = 0; i < bp->irq_nvecs; i++) {
6129 irq = &bp->irq_tbl[i];
6130 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006131 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006132 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006133 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006134 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006135 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006136 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006137 pci_disable_msix(bp->pdev);
6138
David S. Millerf86e82f2008-01-21 17:15:40 -08006139 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006140}
6141
6142static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006143bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006144{
Michael Chan57851d82007-12-20 20:01:44 -08006145 int i, rc;
6146 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006147 struct net_device *dev = bp->dev;
6148 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006149
Michael Chanb4b36042007-12-20 19:59:30 -08006150 bnx2_setup_msix_tbl(bp);
6151 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6152 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6153 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006154
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006155 /* Need to flush the previous three writes to ensure MSI-X
6156 * is setup properly */
6157 REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
6158
Michael Chan57851d82007-12-20 20:01:44 -08006159 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6160 msix_ent[i].entry = i;
6161 msix_ent[i].vector = 0;
6162 }
6163
6164 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
6165 if (rc != 0)
6166 return;
6167
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006168 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006169 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan69010312009-03-18 18:11:51 -07006170 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006171 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006172 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6173 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6174 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006175}
6176
6177static void
6178bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6179{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006180 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07006181 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006182
Michael Chan6d866ff2007-12-20 19:56:09 -08006183 bp->irq_tbl[0].handler = bnx2_interrupt;
6184 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006185 bp->irq_nvecs = 1;
6186 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006187
Michael Chan3d5f3a72010-07-03 20:42:15 +00006188 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006189 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006190
David S. Millerf86e82f2008-01-21 17:15:40 -08006191 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6192 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006193 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006194 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006195 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006196 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006197 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6198 } else
6199 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006200
6201 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006202 }
6203 }
Benjamin Li706bf242008-07-18 17:55:11 -07006204
6205 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6206 bp->dev->real_num_tx_queues = bp->num_tx_rings;
6207
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006208 bp->num_rx_rings = bp->irq_nvecs;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006209}
6210
Michael Chanb6016b72005-05-26 13:03:09 -07006211/* Called with rtnl_lock */
6212static int
6213bnx2_open(struct net_device *dev)
6214{
Michael Chan972ec0d2006-01-23 16:12:43 -08006215 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006216 int rc;
6217
Michael Chan1b2f9222007-05-03 13:20:19 -07006218 netif_carrier_off(dev);
6219
Pavel Machek829ca9a2005-09-03 15:56:56 -07006220 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006221 bnx2_disable_int(bp);
6222
Michael Chan6d866ff2007-12-20 19:56:09 -08006223 bnx2_setup_int_mode(bp, disable_msi);
Benjamin Li4327ba42010-03-23 13:13:11 +00006224 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006225 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006226 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006227 if (rc)
6228 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006229
Michael Chan8e6a72c2007-05-03 13:24:48 -07006230 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006231 if (rc)
6232 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006233
Michael Chan9a120bc2008-05-16 22:17:45 -07006234 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006235 if (rc)
6236 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006237
Michael Chancd339a02005-08-25 15:35:24 -07006238 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006239
6240 atomic_set(&bp->intr_sem, 0);
6241
Michael Chan354fcd72010-01-17 07:30:44 +00006242 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6243
Michael Chanb6016b72005-05-26 13:03:09 -07006244 bnx2_enable_int(bp);
6245
David S. Millerf86e82f2008-01-21 17:15:40 -08006246 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006247 /* Test MSI to make sure it is working
6248 * If MSI test fails, go back to INTx mode
6249 */
6250 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006251 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006252
6253 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006254 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006255
Michael Chan6d866ff2007-12-20 19:56:09 -08006256 bnx2_setup_int_mode(bp, 1);
6257
Michael Chan9a120bc2008-05-16 22:17:45 -07006258 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006259
Michael Chan8e6a72c2007-05-03 13:24:48 -07006260 if (!rc)
6261 rc = bnx2_request_irq(bp);
6262
Michael Chanb6016b72005-05-26 13:03:09 -07006263 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006264 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006265 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006266 }
6267 bnx2_enable_int(bp);
6268 }
6269 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006270 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006271 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006272 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006273 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006274
Benjamin Li706bf242008-07-18 17:55:11 -07006275 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006276
6277 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07006278
6279open_err:
6280 bnx2_napi_disable(bp);
6281 bnx2_free_skbs(bp);
6282 bnx2_free_irq(bp);
6283 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006284 bnx2_del_napi(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006285 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07006286}
6287
6288static void
David Howellsc4028952006-11-22 14:57:56 +00006289bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006290{
David Howellsc4028952006-11-22 14:57:56 +00006291 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07006292
Michael Chan51bf6bb2009-12-03 09:46:31 +00006293 rtnl_lock();
6294 if (!netif_running(bp->dev)) {
6295 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006296 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006297 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006298
Michael Chan212f9932010-04-27 11:28:10 +00006299 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006300
Michael Chan9a120bc2008-05-16 22:17:45 -07006301 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006302
6303 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006304 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006305 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006306}
6307
6308static void
Michael Chan20175c52009-12-03 09:46:32 +00006309bnx2_dump_state(struct bnx2 *bp)
6310{
6311 struct net_device *dev = bp->dev;
Eddie Waib98eba52010-05-17 17:32:56 -07006312 u32 mcp_p0, mcp_p1;
Michael Chan20175c52009-12-03 09:46:32 +00006313
Joe Perches3a9c6a42010-02-17 15:01:51 +00006314 netdev_err(dev, "DEBUG: intr_sem[%x]\n", atomic_read(&bp->intr_sem));
Eddie Waib98eba52010-05-17 17:32:56 -07006315 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006316 REG_RD(bp, BNX2_EMAC_TX_STATUS),
Eddie Waib98eba52010-05-17 17:32:56 -07006317 REG_RD(bp, BNX2_EMAC_RX_STATUS));
6318 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006319 REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Eddie Waib98eba52010-05-17 17:32:56 -07006320 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
6321 mcp_p0 = BNX2_MCP_STATE_P0;
6322 mcp_p1 = BNX2_MCP_STATE_P1;
6323 } else {
6324 mcp_p0 = BNX2_MCP_STATE_P0_5708;
6325 mcp_p1 = BNX2_MCP_STATE_P1_5708;
6326 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00006327 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
Eddie Waib98eba52010-05-17 17:32:56 -07006328 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006329 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
6330 REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006331 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006332 netdev_err(dev, "DEBUG: PBA[%08x]\n",
6333 REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006334}
6335
6336static void
Michael Chanb6016b72005-05-26 13:03:09 -07006337bnx2_tx_timeout(struct net_device *dev)
6338{
Michael Chan972ec0d2006-01-23 16:12:43 -08006339 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006340
Michael Chan20175c52009-12-03 09:46:32 +00006341 bnx2_dump_state(bp);
6342
Michael Chanb6016b72005-05-26 13:03:09 -07006343 /* This allows the netif to be shutdown gracefully before resetting */
6344 schedule_work(&bp->reset_task);
6345}
6346
6347#ifdef BCM_VLAN
6348/* Called with rtnl_lock */
6349static void
6350bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
6351{
Michael Chan972ec0d2006-01-23 16:12:43 -08006352 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006353
Michael Chan37675462009-08-21 16:20:44 +00006354 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00006355 bnx2_netif_stop(bp, false);
Michael Chanb6016b72005-05-26 13:03:09 -07006356
6357 bp->vlgrp = vlgrp;
Michael Chan37675462009-08-21 16:20:44 +00006358
6359 if (!netif_running(dev))
6360 return;
6361
Michael Chanb6016b72005-05-26 13:03:09 -07006362 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07006363 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
6364 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006365
Michael Chan212f9932010-04-27 11:28:10 +00006366 bnx2_netif_start(bp, false);
Michael Chanb6016b72005-05-26 13:03:09 -07006367}
Michael Chanb6016b72005-05-26 13:03:09 -07006368#endif
6369
Herbert Xu932ff272006-06-09 12:20:56 -07006370/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006371 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6372 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006373 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006374static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006375bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6376{
Michael Chan972ec0d2006-01-23 16:12:43 -08006377 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006378 dma_addr_t mapping;
6379 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006380 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006381 u32 len, vlan_tag_flags, last_frag, mss;
6382 u16 prod, ring_prod;
6383 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006384 struct bnx2_napi *bnapi;
6385 struct bnx2_tx_ring_info *txr;
6386 struct netdev_queue *txq;
6387
6388 /* Determine which tx ring we will be placed on */
6389 i = skb_get_queue_mapping(skb);
6390 bnapi = &bp->bnx2_napi[i];
6391 txr = &bnapi->tx_ring;
6392 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006393
Michael Chan35e90102008-06-19 16:37:42 -07006394 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006395 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006396 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006397 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006398
6399 return NETDEV_TX_BUSY;
6400 }
6401 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006402 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006403 ring_prod = TX_RING_IDX(prod);
6404
6405 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006406 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006407 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6408 }
6409
Michael Chan729b85c2008-08-14 15:29:39 -07006410#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08006411 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006412 vlan_tag_flags |=
6413 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6414 }
Michael Chan729b85c2008-08-14 15:29:39 -07006415#endif
Michael Chanfde82052007-05-03 17:23:35 -07006416 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006417 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006418 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006419
Michael Chanb6016b72005-05-26 13:03:09 -07006420 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6421
Michael Chan4666f872007-05-03 13:22:28 -07006422 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006423
Michael Chan4666f872007-05-03 13:22:28 -07006424 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6425 u32 tcp_off = skb_transport_offset(skb) -
6426 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006427
Michael Chan4666f872007-05-03 13:22:28 -07006428 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6429 TX_BD_FLAGS_SW_FLAGS;
6430 if (likely(tcp_off == 0))
6431 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6432 else {
6433 tcp_off >>= 3;
6434 vlan_tag_flags |= ((tcp_off & 0x3) <<
6435 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6436 ((tcp_off & 0x10) <<
6437 TX_BD_FLAGS_TCP6_OFF4_SHL);
6438 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6439 }
6440 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006441 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006442 if (tcp_opt_len || (iph->ihl > 5)) {
6443 vlan_tag_flags |= ((iph->ihl - 5) +
6444 (tcp_opt_len >> 2)) << 8;
6445 }
Michael Chanb6016b72005-05-26 13:03:09 -07006446 }
Michael Chan4666f872007-05-03 13:22:28 -07006447 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006448 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006449
Alexander Duycke95524a2009-12-02 16:47:57 +00006450 mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6451 if (pci_dma_mapping_error(bp->pdev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006452 dev_kfree_skb(skb);
6453 return NETDEV_TX_OK;
6454 }
6455
Michael Chan35e90102008-06-19 16:37:42 -07006456 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006457 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006458 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006459
Michael Chan35e90102008-06-19 16:37:42 -07006460 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006461
6462 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6463 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6464 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6465 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6466
6467 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006468 tx_buf->nr_frags = last_frag;
6469 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006470
6471 for (i = 0; i < last_frag; i++) {
6472 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6473
6474 prod = NEXT_TX_BD(prod);
6475 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006476 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006477
6478 len = frag->size;
Alexander Duycke95524a2009-12-02 16:47:57 +00006479 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
6480 len, PCI_DMA_TODEVICE);
6481 if (pci_dma_mapping_error(bp->pdev, mapping))
6482 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006483 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006484 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006485
6486 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6487 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6488 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6489 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6490
6491 }
6492 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6493
6494 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006495 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006496
Michael Chan35e90102008-06-19 16:37:42 -07006497 REG_WR16(bp, txr->tx_bidx_addr, prod);
6498 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006499
6500 mmiowb();
6501
Michael Chan35e90102008-06-19 16:37:42 -07006502 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006503
Michael Chan35e90102008-06-19 16:37:42 -07006504 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006505 netif_tx_stop_queue(txq);
Michael Chan35e90102008-06-19 16:37:42 -07006506 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006507 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006508 }
6509
6510 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006511dma_error:
6512 /* save value of frag that failed */
6513 last_frag = i;
6514
6515 /* start back at beginning and unmap skb */
6516 prod = txr->tx_prod;
6517 ring_prod = TX_RING_IDX(prod);
6518 tx_buf = &txr->tx_buf_ring[ring_prod];
6519 tx_buf->skb = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006520 pci_unmap_single(bp->pdev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006521 skb_headlen(skb), PCI_DMA_TODEVICE);
6522
6523 /* unmap remaining mapped pages */
6524 for (i = 0; i < last_frag; i++) {
6525 prod = NEXT_TX_BD(prod);
6526 ring_prod = TX_RING_IDX(prod);
6527 tx_buf = &txr->tx_buf_ring[ring_prod];
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006528 pci_unmap_page(bp->pdev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006529 skb_shinfo(skb)->frags[i].size,
6530 PCI_DMA_TODEVICE);
6531 }
6532
6533 dev_kfree_skb(skb);
6534 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006535}
6536
6537/* Called with rtnl_lock */
6538static int
6539bnx2_close(struct net_device *dev)
6540{
Michael Chan972ec0d2006-01-23 16:12:43 -08006541 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006542
David S. Miller4bb073c2008-06-12 02:22:02 -07006543 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006544
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006545 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006546 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006547 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006548 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006549 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006550 bnx2_free_skbs(bp);
6551 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006552 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006553 bp->link_up = 0;
6554 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006555 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006556 return 0;
6557}
6558
Michael Chan354fcd72010-01-17 07:30:44 +00006559static void
6560bnx2_save_stats(struct bnx2 *bp)
6561{
6562 u32 *hw_stats = (u32 *) bp->stats_blk;
6563 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6564 int i;
6565
6566 /* The 1st 10 counters are 64-bit counters */
6567 for (i = 0; i < 20; i += 2) {
6568 u32 hi;
6569 u64 lo;
6570
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006571 hi = temp_stats[i] + hw_stats[i];
6572 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006573 if (lo > 0xffffffff)
6574 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006575 temp_stats[i] = hi;
6576 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006577 }
6578
6579 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006580 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006581}
6582
Michael Chana4743052010-01-17 07:30:43 +00006583#define GET_64BIT_NET_STATS64(ctr) \
Michael Chanb6016b72005-05-26 13:03:09 -07006584 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6585 (unsigned long) (ctr##_lo)
6586
Michael Chana4743052010-01-17 07:30:43 +00006587#define GET_64BIT_NET_STATS32(ctr) \
Michael Chanb6016b72005-05-26 13:03:09 -07006588 (ctr##_lo)
6589
6590#if (BITS_PER_LONG == 64)
Michael Chana4743052010-01-17 07:30:43 +00006591#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006592 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6593 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006594#else
Michael Chana4743052010-01-17 07:30:43 +00006595#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006596 GET_64BIT_NET_STATS32(bp->stats_blk->ctr) + \
6597 GET_64BIT_NET_STATS32(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006598#endif
6599
Michael Chana4743052010-01-17 07:30:43 +00006600#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006601 (unsigned long) (bp->stats_blk->ctr + \
6602 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006603
Michael Chanb6016b72005-05-26 13:03:09 -07006604static struct net_device_stats *
6605bnx2_get_stats(struct net_device *dev)
6606{
Michael Chan972ec0d2006-01-23 16:12:43 -08006607 struct bnx2 *bp = netdev_priv(dev);
Ilpo Järvinend8e80342008-11-28 15:52:43 -08006608 struct net_device_stats *net_stats = &dev->stats;
Michael Chanb6016b72005-05-26 13:03:09 -07006609
6610 if (bp->stats_blk == NULL) {
6611 return net_stats;
6612 }
6613 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006614 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6615 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6616 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006617
6618 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006619 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6620 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6621 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006622
6623 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006624 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006625
6626 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006627 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006628
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006629 net_stats->multicast =
Michael Chana4743052010-01-17 07:30:43 +00006630 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006631
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006632 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006633 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006634
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006635 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006636 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6637 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006638
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006639 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006640 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6641 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006642
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006643 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006644 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006645
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006646 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006647 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006648
6649 net_stats->rx_errors = net_stats->rx_length_errors +
6650 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6651 net_stats->rx_crc_errors;
6652
6653 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006654 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6655 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006656
Michael Chan5b0c76a2005-11-04 08:45:49 -08006657 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6658 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006659 net_stats->tx_carrier_errors = 0;
6660 else {
6661 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006662 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006663 }
6664
6665 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006666 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006667 net_stats->tx_aborted_errors +
6668 net_stats->tx_carrier_errors;
6669
Michael Chancea94db2006-06-12 22:16:13 -07006670 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006671 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6672 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6673 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006674
Michael Chanb6016b72005-05-26 13:03:09 -07006675 return net_stats;
6676}
6677
6678/* All ethtool functions called with rtnl_lock */
6679
6680static int
6681bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6682{
Michael Chan972ec0d2006-01-23 16:12:43 -08006683 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006684 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006685
6686 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006687 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006688 support_serdes = 1;
6689 support_copper = 1;
6690 } else if (bp->phy_port == PORT_FIBRE)
6691 support_serdes = 1;
6692 else
6693 support_copper = 1;
6694
6695 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006696 cmd->supported |= SUPPORTED_1000baseT_Full |
6697 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006698 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006699 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006700
Michael Chanb6016b72005-05-26 13:03:09 -07006701 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006702 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006703 cmd->supported |= SUPPORTED_10baseT_Half |
6704 SUPPORTED_10baseT_Full |
6705 SUPPORTED_100baseT_Half |
6706 SUPPORTED_100baseT_Full |
6707 SUPPORTED_1000baseT_Full |
6708 SUPPORTED_TP;
6709
Michael Chanb6016b72005-05-26 13:03:09 -07006710 }
6711
Michael Chan7b6b8342007-07-07 22:50:15 -07006712 spin_lock_bh(&bp->phy_lock);
6713 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006714 cmd->advertising = bp->advertising;
6715
6716 if (bp->autoneg & AUTONEG_SPEED) {
6717 cmd->autoneg = AUTONEG_ENABLE;
6718 }
6719 else {
6720 cmd->autoneg = AUTONEG_DISABLE;
6721 }
6722
6723 if (netif_carrier_ok(dev)) {
6724 cmd->speed = bp->line_speed;
6725 cmd->duplex = bp->duplex;
6726 }
6727 else {
6728 cmd->speed = -1;
6729 cmd->duplex = -1;
6730 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006731 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006732
6733 cmd->transceiver = XCVR_INTERNAL;
6734 cmd->phy_address = bp->phy_addr;
6735
6736 return 0;
6737}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006738
Michael Chanb6016b72005-05-26 13:03:09 -07006739static int
6740bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6741{
Michael Chan972ec0d2006-01-23 16:12:43 -08006742 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006743 u8 autoneg = bp->autoneg;
6744 u8 req_duplex = bp->req_duplex;
6745 u16 req_line_speed = bp->req_line_speed;
6746 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006747 int err = -EINVAL;
6748
6749 spin_lock_bh(&bp->phy_lock);
6750
6751 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6752 goto err_out_unlock;
6753
Michael Chan583c28e2008-01-21 19:51:35 -08006754 if (cmd->port != bp->phy_port &&
6755 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006756 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006757
Michael Chand6b14482008-07-14 22:37:21 -07006758 /* If device is down, we can store the settings only if the user
6759 * is setting the currently active port.
6760 */
6761 if (!netif_running(dev) && cmd->port != bp->phy_port)
6762 goto err_out_unlock;
6763
Michael Chanb6016b72005-05-26 13:03:09 -07006764 if (cmd->autoneg == AUTONEG_ENABLE) {
6765 autoneg |= AUTONEG_SPEED;
6766
Michael Chanbeb499a2010-02-15 19:42:10 +00006767 advertising = cmd->advertising;
6768 if (cmd->port == PORT_TP) {
6769 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6770 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006771 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006772 } else {
6773 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6774 if (!advertising)
6775 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006776 }
6777 advertising |= ADVERTISED_Autoneg;
6778 }
6779 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006780 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006781 if ((cmd->speed != SPEED_1000 &&
6782 cmd->speed != SPEED_2500) ||
6783 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006784 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006785
6786 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006787 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006788 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006789 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006790 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6791 goto err_out_unlock;
6792
Michael Chanb6016b72005-05-26 13:03:09 -07006793 autoneg &= ~AUTONEG_SPEED;
6794 req_line_speed = cmd->speed;
6795 req_duplex = cmd->duplex;
6796 advertising = 0;
6797 }
6798
6799 bp->autoneg = autoneg;
6800 bp->advertising = advertising;
6801 bp->req_line_speed = req_line_speed;
6802 bp->req_duplex = req_duplex;
6803
Michael Chand6b14482008-07-14 22:37:21 -07006804 err = 0;
6805 /* If device is down, the new settings will be picked up when it is
6806 * brought up.
6807 */
6808 if (netif_running(dev))
6809 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006810
Michael Chan7b6b8342007-07-07 22:50:15 -07006811err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006812 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006813
Michael Chan7b6b8342007-07-07 22:50:15 -07006814 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006815}
6816
6817static void
6818bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6819{
Michael Chan972ec0d2006-01-23 16:12:43 -08006820 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006821
6822 strcpy(info->driver, DRV_MODULE_NAME);
6823 strcpy(info->version, DRV_MODULE_VERSION);
6824 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006825 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006826}
6827
Michael Chan244ac4f2006-03-20 17:48:46 -08006828#define BNX2_REGDUMP_LEN (32 * 1024)
6829
6830static int
6831bnx2_get_regs_len(struct net_device *dev)
6832{
6833 return BNX2_REGDUMP_LEN;
6834}
6835
6836static void
6837bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6838{
6839 u32 *p = _p, i, offset;
6840 u8 *orig_p = _p;
6841 struct bnx2 *bp = netdev_priv(dev);
6842 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6843 0x0800, 0x0880, 0x0c00, 0x0c10,
6844 0x0c30, 0x0d08, 0x1000, 0x101c,
6845 0x1040, 0x1048, 0x1080, 0x10a4,
6846 0x1400, 0x1490, 0x1498, 0x14f0,
6847 0x1500, 0x155c, 0x1580, 0x15dc,
6848 0x1600, 0x1658, 0x1680, 0x16d8,
6849 0x1800, 0x1820, 0x1840, 0x1854,
6850 0x1880, 0x1894, 0x1900, 0x1984,
6851 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6852 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6853 0x2000, 0x2030, 0x23c0, 0x2400,
6854 0x2800, 0x2820, 0x2830, 0x2850,
6855 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6856 0x3c00, 0x3c94, 0x4000, 0x4010,
6857 0x4080, 0x4090, 0x43c0, 0x4458,
6858 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6859 0x4fc0, 0x5010, 0x53c0, 0x5444,
6860 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6861 0x5fc0, 0x6000, 0x6400, 0x6428,
6862 0x6800, 0x6848, 0x684c, 0x6860,
6863 0x6888, 0x6910, 0x8000 };
6864
6865 regs->version = 0;
6866
6867 memset(p, 0, BNX2_REGDUMP_LEN);
6868
6869 if (!netif_running(bp->dev))
6870 return;
6871
6872 i = 0;
6873 offset = reg_boundaries[0];
6874 p += offset;
6875 while (offset < BNX2_REGDUMP_LEN) {
6876 *p++ = REG_RD(bp, offset);
6877 offset += 4;
6878 if (offset == reg_boundaries[i + 1]) {
6879 offset = reg_boundaries[i + 2];
6880 p = (u32 *) (orig_p + offset);
6881 i += 2;
6882 }
6883 }
6884}
6885
Michael Chanb6016b72005-05-26 13:03:09 -07006886static void
6887bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6888{
Michael Chan972ec0d2006-01-23 16:12:43 -08006889 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006890
David S. Millerf86e82f2008-01-21 17:15:40 -08006891 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006892 wol->supported = 0;
6893 wol->wolopts = 0;
6894 }
6895 else {
6896 wol->supported = WAKE_MAGIC;
6897 if (bp->wol)
6898 wol->wolopts = WAKE_MAGIC;
6899 else
6900 wol->wolopts = 0;
6901 }
6902 memset(&wol->sopass, 0, sizeof(wol->sopass));
6903}
6904
6905static int
6906bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6907{
Michael Chan972ec0d2006-01-23 16:12:43 -08006908 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006909
6910 if (wol->wolopts & ~WAKE_MAGIC)
6911 return -EINVAL;
6912
6913 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006914 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006915 return -EINVAL;
6916
6917 bp->wol = 1;
6918 }
6919 else {
6920 bp->wol = 0;
6921 }
6922 return 0;
6923}
6924
6925static int
6926bnx2_nway_reset(struct net_device *dev)
6927{
Michael Chan972ec0d2006-01-23 16:12:43 -08006928 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006929 u32 bmcr;
6930
Michael Chan9f52b562008-10-09 12:21:46 -07006931 if (!netif_running(dev))
6932 return -EAGAIN;
6933
Michael Chanb6016b72005-05-26 13:03:09 -07006934 if (!(bp->autoneg & AUTONEG_SPEED)) {
6935 return -EINVAL;
6936 }
6937
Michael Chanc770a652005-08-25 15:38:39 -07006938 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006939
Michael Chan583c28e2008-01-21 19:51:35 -08006940 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006941 int rc;
6942
6943 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6944 spin_unlock_bh(&bp->phy_lock);
6945 return rc;
6946 }
6947
Michael Chanb6016b72005-05-26 13:03:09 -07006948 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006949 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006950 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006951 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006952
6953 msleep(20);
6954
Michael Chanc770a652005-08-25 15:38:39 -07006955 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006956
Michael Chan40105c02008-11-12 16:02:45 -08006957 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006958 bp->serdes_an_pending = 1;
6959 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006960 }
6961
Michael Chanca58c3a2007-05-03 13:22:52 -07006962 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006963 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006964 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006965
Michael Chanc770a652005-08-25 15:38:39 -07006966 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006967
6968 return 0;
6969}
6970
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07006971static u32
6972bnx2_get_link(struct net_device *dev)
6973{
6974 struct bnx2 *bp = netdev_priv(dev);
6975
6976 return bp->link_up;
6977}
6978
Michael Chanb6016b72005-05-26 13:03:09 -07006979static int
6980bnx2_get_eeprom_len(struct net_device *dev)
6981{
Michael Chan972ec0d2006-01-23 16:12:43 -08006982 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006983
Michael Chan1122db72006-01-23 16:11:42 -08006984 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006985 return 0;
6986
Michael Chan1122db72006-01-23 16:11:42 -08006987 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006988}
6989
6990static int
6991bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6992 u8 *eebuf)
6993{
Michael Chan972ec0d2006-01-23 16:12:43 -08006994 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006995 int rc;
6996
Michael Chan9f52b562008-10-09 12:21:46 -07006997 if (!netif_running(dev))
6998 return -EAGAIN;
6999
John W. Linville1064e942005-11-10 12:58:24 -08007000 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007001
7002 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7003
7004 return rc;
7005}
7006
7007static int
7008bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7009 u8 *eebuf)
7010{
Michael Chan972ec0d2006-01-23 16:12:43 -08007011 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007012 int rc;
7013
Michael Chan9f52b562008-10-09 12:21:46 -07007014 if (!netif_running(dev))
7015 return -EAGAIN;
7016
John W. Linville1064e942005-11-10 12:58:24 -08007017 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007018
7019 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7020
7021 return rc;
7022}
7023
7024static int
7025bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7026{
Michael Chan972ec0d2006-01-23 16:12:43 -08007027 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007028
7029 memset(coal, 0, sizeof(struct ethtool_coalesce));
7030
7031 coal->rx_coalesce_usecs = bp->rx_ticks;
7032 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7033 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7034 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7035
7036 coal->tx_coalesce_usecs = bp->tx_ticks;
7037 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7038 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7039 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7040
7041 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7042
7043 return 0;
7044}
7045
7046static int
7047bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7048{
Michael Chan972ec0d2006-01-23 16:12:43 -08007049 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007050
7051 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7052 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7053
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007054 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007055 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7056
7057 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7058 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7059
7060 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7061 if (bp->rx_quick_cons_trip_int > 0xff)
7062 bp->rx_quick_cons_trip_int = 0xff;
7063
7064 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7065 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7066
7067 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7068 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7069
7070 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7071 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7072
7073 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7074 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7075 0xff;
7076
7077 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007078 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007079 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7080 bp->stats_ticks = USEC_PER_SEC;
7081 }
Michael Chan7ea69202007-07-16 18:27:10 -07007082 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7083 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7084 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007085
7086 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007087 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007088 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007089 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007090 }
7091
7092 return 0;
7093}
7094
7095static void
7096bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7097{
Michael Chan972ec0d2006-01-23 16:12:43 -08007098 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007099
Michael Chan13daffa2006-03-20 17:49:20 -08007100 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007101 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007102 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007103
7104 ering->rx_pending = bp->rx_ring_size;
7105 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007106 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007107
7108 ering->tx_max_pending = MAX_TX_DESC_CNT;
7109 ering->tx_pending = bp->tx_ring_size;
7110}
7111
7112static int
Michael Chan5d5d0012007-12-12 11:17:43 -08007113bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07007114{
Michael Chan13daffa2006-03-20 17:49:20 -08007115 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007116 /* Reset will erase chipset stats; save them */
7117 bnx2_save_stats(bp);
7118
Michael Chan212f9932010-04-27 11:28:10 +00007119 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007120 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
7121 bnx2_free_skbs(bp);
7122 bnx2_free_mem(bp);
7123 }
7124
Michael Chan5d5d0012007-12-12 11:17:43 -08007125 bnx2_set_rx_ring_size(bp, rx);
7126 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007127
7128 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08007129 int rc;
7130
7131 rc = bnx2_alloc_mem(bp);
Michael Chan6fefb652009-08-21 16:20:45 +00007132 if (!rc)
7133 rc = bnx2_init_nic(bp, 0);
7134
7135 if (rc) {
7136 bnx2_napi_enable(bp);
7137 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007138 return rc;
Michael Chan6fefb652009-08-21 16:20:45 +00007139 }
Michael Chane9f26c42010-02-15 19:42:08 +00007140#ifdef BCM_CNIC
7141 mutex_lock(&bp->cnic_lock);
7142 /* Let cnic know about the new status block. */
7143 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7144 bnx2_setup_cnic_irq_info(bp);
7145 mutex_unlock(&bp->cnic_lock);
7146#endif
Michael Chan212f9932010-04-27 11:28:10 +00007147 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007148 }
Michael Chanb6016b72005-05-26 13:03:09 -07007149 return 0;
7150}
7151
Michael Chan5d5d0012007-12-12 11:17:43 -08007152static int
7153bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7154{
7155 struct bnx2 *bp = netdev_priv(dev);
7156 int rc;
7157
7158 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
7159 (ering->tx_pending > MAX_TX_DESC_CNT) ||
7160 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7161
7162 return -EINVAL;
7163 }
7164 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
7165 return rc;
7166}
7167
Michael Chanb6016b72005-05-26 13:03:09 -07007168static void
7169bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7170{
Michael Chan972ec0d2006-01-23 16:12:43 -08007171 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007172
7173 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7174 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7175 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7176}
7177
7178static int
7179bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7180{
Michael Chan972ec0d2006-01-23 16:12:43 -08007181 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007182
7183 bp->req_flow_ctrl = 0;
7184 if (epause->rx_pause)
7185 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7186 if (epause->tx_pause)
7187 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7188
7189 if (epause->autoneg) {
7190 bp->autoneg |= AUTONEG_FLOW_CTRL;
7191 }
7192 else {
7193 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7194 }
7195
Michael Chan9f52b562008-10-09 12:21:46 -07007196 if (netif_running(dev)) {
7197 spin_lock_bh(&bp->phy_lock);
7198 bnx2_setup_phy(bp, bp->phy_port);
7199 spin_unlock_bh(&bp->phy_lock);
7200 }
Michael Chanb6016b72005-05-26 13:03:09 -07007201
7202 return 0;
7203}
7204
7205static u32
7206bnx2_get_rx_csum(struct net_device *dev)
7207{
Michael Chan972ec0d2006-01-23 16:12:43 -08007208 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007209
7210 return bp->rx_csum;
7211}
7212
7213static int
7214bnx2_set_rx_csum(struct net_device *dev, u32 data)
7215{
Michael Chan972ec0d2006-01-23 16:12:43 -08007216 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007217
7218 bp->rx_csum = data;
7219 return 0;
7220}
7221
Michael Chanb11d6212006-06-29 12:31:21 -07007222static int
7223bnx2_set_tso(struct net_device *dev, u32 data)
7224{
Michael Chan4666f872007-05-03 13:22:28 -07007225 struct bnx2 *bp = netdev_priv(dev);
7226
7227 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07007228 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007229 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7230 dev->features |= NETIF_F_TSO6;
7231 } else
7232 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
7233 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07007234 return 0;
7235}
7236
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007237static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007238 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007239} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007240 { "rx_bytes" },
7241 { "rx_error_bytes" },
7242 { "tx_bytes" },
7243 { "tx_error_bytes" },
7244 { "rx_ucast_packets" },
7245 { "rx_mcast_packets" },
7246 { "rx_bcast_packets" },
7247 { "tx_ucast_packets" },
7248 { "tx_mcast_packets" },
7249 { "tx_bcast_packets" },
7250 { "tx_mac_errors" },
7251 { "tx_carrier_errors" },
7252 { "rx_crc_errors" },
7253 { "rx_align_errors" },
7254 { "tx_single_collisions" },
7255 { "tx_multi_collisions" },
7256 { "tx_deferred" },
7257 { "tx_excess_collisions" },
7258 { "tx_late_collisions" },
7259 { "tx_total_collisions" },
7260 { "rx_fragments" },
7261 { "rx_jabbers" },
7262 { "rx_undersize_packets" },
7263 { "rx_oversize_packets" },
7264 { "rx_64_byte_packets" },
7265 { "rx_65_to_127_byte_packets" },
7266 { "rx_128_to_255_byte_packets" },
7267 { "rx_256_to_511_byte_packets" },
7268 { "rx_512_to_1023_byte_packets" },
7269 { "rx_1024_to_1522_byte_packets" },
7270 { "rx_1523_to_9022_byte_packets" },
7271 { "tx_64_byte_packets" },
7272 { "tx_65_to_127_byte_packets" },
7273 { "tx_128_to_255_byte_packets" },
7274 { "tx_256_to_511_byte_packets" },
7275 { "tx_512_to_1023_byte_packets" },
7276 { "tx_1024_to_1522_byte_packets" },
7277 { "tx_1523_to_9022_byte_packets" },
7278 { "rx_xon_frames" },
7279 { "rx_xoff_frames" },
7280 { "tx_xon_frames" },
7281 { "tx_xoff_frames" },
7282 { "rx_mac_ctrl_frames" },
7283 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007284 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007285 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007286 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007287};
7288
Michael Chan790dab22009-08-21 16:20:47 +00007289#define BNX2_NUM_STATS (sizeof(bnx2_stats_str_arr)/\
7290 sizeof(bnx2_stats_str_arr[0]))
7291
Michael Chanb6016b72005-05-26 13:03:09 -07007292#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7293
Arjan van de Venf71e1302006-03-03 21:33:57 -05007294static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007295 STATS_OFFSET32(stat_IfHCInOctets_hi),
7296 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7297 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7298 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7299 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7300 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7301 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7302 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7303 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7304 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7305 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007306 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7307 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7308 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7309 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7310 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7311 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7312 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7313 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7314 STATS_OFFSET32(stat_EtherStatsCollisions),
7315 STATS_OFFSET32(stat_EtherStatsFragments),
7316 STATS_OFFSET32(stat_EtherStatsJabbers),
7317 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7318 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7319 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7320 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7321 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7322 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7323 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7324 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7325 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7326 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7327 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7328 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7329 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7330 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7331 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7332 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7333 STATS_OFFSET32(stat_XonPauseFramesReceived),
7334 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7335 STATS_OFFSET32(stat_OutXonSent),
7336 STATS_OFFSET32(stat_OutXoffSent),
7337 STATS_OFFSET32(stat_MacControlFramesReceived),
7338 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007339 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007340 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007341 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007342};
7343
7344/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7345 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007346 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007347static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007348 8,0,8,8,8,8,8,8,8,8,
7349 4,0,4,4,4,4,4,4,4,4,
7350 4,4,4,4,4,4,4,4,4,4,
7351 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007352 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007353};
7354
Michael Chan5b0c76a2005-11-04 08:45:49 -08007355static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7356 8,0,8,8,8,8,8,8,8,8,
7357 4,4,4,4,4,4,4,4,4,4,
7358 4,4,4,4,4,4,4,4,4,4,
7359 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007360 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007361};
7362
Michael Chanb6016b72005-05-26 13:03:09 -07007363#define BNX2_NUM_TESTS 6
7364
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007365static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007366 char string[ETH_GSTRING_LEN];
7367} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7368 { "register_test (offline)" },
7369 { "memory_test (offline)" },
7370 { "loopback_test (offline)" },
7371 { "nvram_test (online)" },
7372 { "interrupt_test (online)" },
7373 { "link_test (online)" },
7374};
7375
7376static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007377bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007378{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007379 switch (sset) {
7380 case ETH_SS_TEST:
7381 return BNX2_NUM_TESTS;
7382 case ETH_SS_STATS:
7383 return BNX2_NUM_STATS;
7384 default:
7385 return -EOPNOTSUPP;
7386 }
Michael Chanb6016b72005-05-26 13:03:09 -07007387}
7388
7389static void
7390bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7391{
Michael Chan972ec0d2006-01-23 16:12:43 -08007392 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007393
Michael Chan9f52b562008-10-09 12:21:46 -07007394 bnx2_set_power_state(bp, PCI_D0);
7395
Michael Chanb6016b72005-05-26 13:03:09 -07007396 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7397 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007398 int i;
7399
Michael Chan212f9932010-04-27 11:28:10 +00007400 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007401 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7402 bnx2_free_skbs(bp);
7403
7404 if (bnx2_test_registers(bp) != 0) {
7405 buf[0] = 1;
7406 etest->flags |= ETH_TEST_FL_FAILED;
7407 }
7408 if (bnx2_test_memory(bp) != 0) {
7409 buf[1] = 1;
7410 etest->flags |= ETH_TEST_FL_FAILED;
7411 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007412 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007413 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007414
Michael Chan9f52b562008-10-09 12:21:46 -07007415 if (!netif_running(bp->dev))
7416 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007417 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007418 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007419 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007420 }
7421
7422 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007423 for (i = 0; i < 7; i++) {
7424 if (bp->link_up)
7425 break;
7426 msleep_interruptible(1000);
7427 }
Michael Chanb6016b72005-05-26 13:03:09 -07007428 }
7429
7430 if (bnx2_test_nvram(bp) != 0) {
7431 buf[3] = 1;
7432 etest->flags |= ETH_TEST_FL_FAILED;
7433 }
7434 if (bnx2_test_intr(bp) != 0) {
7435 buf[4] = 1;
7436 etest->flags |= ETH_TEST_FL_FAILED;
7437 }
7438
7439 if (bnx2_test_link(bp) != 0) {
7440 buf[5] = 1;
7441 etest->flags |= ETH_TEST_FL_FAILED;
7442
7443 }
Michael Chan9f52b562008-10-09 12:21:46 -07007444 if (!netif_running(bp->dev))
7445 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007446}
7447
7448static void
7449bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7450{
7451 switch (stringset) {
7452 case ETH_SS_STATS:
7453 memcpy(buf, bnx2_stats_str_arr,
7454 sizeof(bnx2_stats_str_arr));
7455 break;
7456 case ETH_SS_TEST:
7457 memcpy(buf, bnx2_tests_str_arr,
7458 sizeof(bnx2_tests_str_arr));
7459 break;
7460 }
7461}
7462
Michael Chanb6016b72005-05-26 13:03:09 -07007463static void
7464bnx2_get_ethtool_stats(struct net_device *dev,
7465 struct ethtool_stats *stats, u64 *buf)
7466{
Michael Chan972ec0d2006-01-23 16:12:43 -08007467 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007468 int i;
7469 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007470 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007471 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007472
7473 if (hw_stats == NULL) {
7474 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7475 return;
7476 }
7477
Michael Chan5b0c76a2005-11-04 08:45:49 -08007478 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7479 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7480 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7481 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007482 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007483 else
7484 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007485
7486 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007487 unsigned long offset;
7488
Michael Chanb6016b72005-05-26 13:03:09 -07007489 if (stats_len_arr[i] == 0) {
7490 /* skip this counter */
7491 buf[i] = 0;
7492 continue;
7493 }
Michael Chan354fcd72010-01-17 07:30:44 +00007494
7495 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007496 if (stats_len_arr[i] == 4) {
7497 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007498 buf[i] = (u64) *(hw_stats + offset) +
7499 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007500 continue;
7501 }
7502 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007503 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7504 *(hw_stats + offset + 1) +
7505 (((u64) *(temp_stats + offset)) << 32) +
7506 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007507 }
7508}
7509
7510static int
7511bnx2_phys_id(struct net_device *dev, u32 data)
7512{
Michael Chan972ec0d2006-01-23 16:12:43 -08007513 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007514 int i;
7515 u32 save;
7516
Michael Chan9f52b562008-10-09 12:21:46 -07007517 bnx2_set_power_state(bp, PCI_D0);
7518
Michael Chanb6016b72005-05-26 13:03:09 -07007519 if (data == 0)
7520 data = 2;
7521
7522 save = REG_RD(bp, BNX2_MISC_CFG);
7523 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7524
7525 for (i = 0; i < (data * 2); i++) {
7526 if ((i % 2) == 0) {
7527 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7528 }
7529 else {
7530 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7531 BNX2_EMAC_LED_1000MB_OVERRIDE |
7532 BNX2_EMAC_LED_100MB_OVERRIDE |
7533 BNX2_EMAC_LED_10MB_OVERRIDE |
7534 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7535 BNX2_EMAC_LED_TRAFFIC);
7536 }
7537 msleep_interruptible(500);
7538 if (signal_pending(current))
7539 break;
7540 }
7541 REG_WR(bp, BNX2_EMAC_LED, 0);
7542 REG_WR(bp, BNX2_MISC_CFG, save);
Michael Chan9f52b562008-10-09 12:21:46 -07007543
7544 if (!netif_running(dev))
7545 bnx2_set_power_state(bp, PCI_D3hot);
7546
Michael Chanb6016b72005-05-26 13:03:09 -07007547 return 0;
7548}
7549
Michael Chan4666f872007-05-03 13:22:28 -07007550static int
7551bnx2_set_tx_csum(struct net_device *dev, u32 data)
7552{
7553 struct bnx2 *bp = netdev_priv(dev);
7554
7555 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07007556 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07007557 else
7558 return (ethtool_op_set_tx_csum(dev, data));
7559}
7560
Jeff Garzik7282d492006-09-13 14:30:00 -04007561static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007562 .get_settings = bnx2_get_settings,
7563 .set_settings = bnx2_set_settings,
7564 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007565 .get_regs_len = bnx2_get_regs_len,
7566 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007567 .get_wol = bnx2_get_wol,
7568 .set_wol = bnx2_set_wol,
7569 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007570 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007571 .get_eeprom_len = bnx2_get_eeprom_len,
7572 .get_eeprom = bnx2_get_eeprom,
7573 .set_eeprom = bnx2_set_eeprom,
7574 .get_coalesce = bnx2_get_coalesce,
7575 .set_coalesce = bnx2_set_coalesce,
7576 .get_ringparam = bnx2_get_ringparam,
7577 .set_ringparam = bnx2_set_ringparam,
7578 .get_pauseparam = bnx2_get_pauseparam,
7579 .set_pauseparam = bnx2_set_pauseparam,
7580 .get_rx_csum = bnx2_get_rx_csum,
7581 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007582 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007583 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007584 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007585 .self_test = bnx2_self_test,
7586 .get_strings = bnx2_get_strings,
7587 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007588 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007589 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07007590};
7591
7592/* Called with rtnl_lock */
7593static int
7594bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7595{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007596 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007597 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007598 int err;
7599
7600 switch(cmd) {
7601 case SIOCGMIIPHY:
7602 data->phy_id = bp->phy_addr;
7603
7604 /* fallthru */
7605 case SIOCGMIIREG: {
7606 u32 mii_regval;
7607
Michael Chan583c28e2008-01-21 19:51:35 -08007608 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007609 return -EOPNOTSUPP;
7610
Michael Chandad3e452007-05-03 13:18:03 -07007611 if (!netif_running(dev))
7612 return -EAGAIN;
7613
Michael Chanc770a652005-08-25 15:38:39 -07007614 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007615 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007616 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007617
7618 data->val_out = mii_regval;
7619
7620 return err;
7621 }
7622
7623 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007624 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007625 return -EOPNOTSUPP;
7626
Michael Chandad3e452007-05-03 13:18:03 -07007627 if (!netif_running(dev))
7628 return -EAGAIN;
7629
Michael Chanc770a652005-08-25 15:38:39 -07007630 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007631 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007632 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007633
7634 return err;
7635
7636 default:
7637 /* do nothing */
7638 break;
7639 }
7640 return -EOPNOTSUPP;
7641}
7642
7643/* Called with rtnl_lock */
7644static int
7645bnx2_change_mac_addr(struct net_device *dev, void *p)
7646{
7647 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007648 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007649
Michael Chan73eef4c2005-08-25 15:39:15 -07007650 if (!is_valid_ether_addr(addr->sa_data))
7651 return -EINVAL;
7652
Michael Chanb6016b72005-05-26 13:03:09 -07007653 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7654 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007655 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007656
7657 return 0;
7658}
7659
7660/* Called with rtnl_lock */
7661static int
7662bnx2_change_mtu(struct net_device *dev, int new_mtu)
7663{
Michael Chan972ec0d2006-01-23 16:12:43 -08007664 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007665
7666 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7667 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7668 return -EINVAL;
7669
7670 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007671 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007672}
7673
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007674#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007675static void
7676poll_bnx2(struct net_device *dev)
7677{
Michael Chan972ec0d2006-01-23 16:12:43 -08007678 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007679 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007680
Neil Hormanb2af2c12008-11-12 16:23:44 -08007681 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007682 struct bnx2_irq *irq = &bp->irq_tbl[i];
7683
7684 disable_irq(irq->vector);
7685 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7686 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007687 }
Michael Chanb6016b72005-05-26 13:03:09 -07007688}
7689#endif
7690
Michael Chan253c8b752007-01-08 19:56:01 -08007691static void __devinit
7692bnx2_get_5709_media(struct bnx2 *bp)
7693{
7694 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7695 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7696 u32 strap;
7697
7698 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7699 return;
7700 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007701 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007702 return;
7703 }
7704
7705 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7706 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7707 else
7708 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7709
7710 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7711 switch (strap) {
7712 case 0x4:
7713 case 0x5:
7714 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007715 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007716 return;
7717 }
7718 } else {
7719 switch (strap) {
7720 case 0x1:
7721 case 0x2:
7722 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007723 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007724 return;
7725 }
7726 }
7727}
7728
Michael Chan883e5152007-05-03 13:25:11 -07007729static void __devinit
7730bnx2_get_pci_speed(struct bnx2 *bp)
7731{
7732 u32 reg;
7733
7734 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7735 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7736 u32 clkreg;
7737
David S. Millerf86e82f2008-01-21 17:15:40 -08007738 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007739
7740 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7741
7742 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7743 switch (clkreg) {
7744 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7745 bp->bus_speed_mhz = 133;
7746 break;
7747
7748 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7749 bp->bus_speed_mhz = 100;
7750 break;
7751
7752 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7753 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7754 bp->bus_speed_mhz = 66;
7755 break;
7756
7757 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7758 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7759 bp->bus_speed_mhz = 50;
7760 break;
7761
7762 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7763 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7764 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7765 bp->bus_speed_mhz = 33;
7766 break;
7767 }
7768 }
7769 else {
7770 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7771 bp->bus_speed_mhz = 66;
7772 else
7773 bp->bus_speed_mhz = 33;
7774 }
7775
7776 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007777 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007778
7779}
7780
Michael Chan76d99062009-12-03 09:46:34 +00007781static void __devinit
7782bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7783{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007784 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007785 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007786 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007787
Michael Chan012093f2009-12-03 15:58:00 -08007788#define BNX2_VPD_NVRAM_OFFSET 0x300
7789#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007790#define BNX2_MAX_VER_SLEN 30
7791
7792 data = kmalloc(256, GFP_KERNEL);
7793 if (!data)
7794 return;
7795
Michael Chan012093f2009-12-03 15:58:00 -08007796 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
7797 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00007798 if (rc)
7799 goto vpd_done;
7800
Michael Chan012093f2009-12-03 15:58:00 -08007801 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
7802 data[i] = data[i + BNX2_VPD_LEN + 3];
7803 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
7804 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
7805 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00007806 }
7807
Matt Carlsondf25bc32010-02-26 14:04:44 +00007808 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
7809 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00007810 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007811
7812 rosize = pci_vpd_lrdt_size(&data[i]);
7813 i += PCI_VPD_LRDT_TAG_SIZE;
7814 block_end = i + rosize;
7815
7816 if (block_end > BNX2_VPD_LEN)
7817 goto vpd_done;
7818
7819 j = pci_vpd_find_info_keyword(data, i, rosize,
7820 PCI_VPD_RO_KEYWORD_MFR_ID);
7821 if (j < 0)
7822 goto vpd_done;
7823
7824 len = pci_vpd_info_field_size(&data[j]);
7825
7826 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7827 if (j + len > block_end || len != 4 ||
7828 memcmp(&data[j], "1028", 4))
7829 goto vpd_done;
7830
7831 j = pci_vpd_find_info_keyword(data, i, rosize,
7832 PCI_VPD_RO_KEYWORD_VENDOR0);
7833 if (j < 0)
7834 goto vpd_done;
7835
7836 len = pci_vpd_info_field_size(&data[j]);
7837
7838 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7839 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
7840 goto vpd_done;
7841
7842 memcpy(bp->fw_version, &data[j], len);
7843 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00007844
7845vpd_done:
7846 kfree(data);
7847}
7848
Michael Chanb6016b72005-05-26 13:03:09 -07007849static int __devinit
7850bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7851{
7852 struct bnx2 *bp;
7853 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007854 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007855 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007856 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007857
Michael Chanb6016b72005-05-26 13:03:09 -07007858 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007859 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007860
7861 bp->flags = 0;
7862 bp->phy_flags = 0;
7863
Michael Chan354fcd72010-01-17 07:30:44 +00007864 bp->temp_stats_blk =
7865 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
7866
7867 if (bp->temp_stats_blk == NULL) {
7868 rc = -ENOMEM;
7869 goto err_out;
7870 }
7871
Michael Chanb6016b72005-05-26 13:03:09 -07007872 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7873 rc = pci_enable_device(pdev);
7874 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007875 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007876 goto err_out;
7877 }
7878
7879 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007880 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007881 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007882 rc = -ENODEV;
7883 goto err_out_disable;
7884 }
7885
7886 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7887 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007888 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007889 goto err_out_disable;
7890 }
7891
7892 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007893 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007894
7895 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7896 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007897 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007898 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007899 rc = -EIO;
7900 goto err_out_release;
7901 }
7902
Michael Chanb6016b72005-05-26 13:03:09 -07007903 bp->dev = dev;
7904 bp->pdev = pdev;
7905
7906 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007907 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00007908#ifdef BCM_CNIC
7909 mutex_init(&bp->cnic_lock);
7910#endif
David Howellsc4028952006-11-22 14:57:56 +00007911 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007912
7913 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan4edd4732009-06-08 18:14:42 -07007914 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007915 dev->mem_end = dev->mem_start + mem_len;
7916 dev->irq = pdev->irq;
7917
7918 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7919
7920 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007921 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007922 rc = -ENOMEM;
7923 goto err_out_release;
7924 }
7925
7926 /* Configure byte swap and enable write to the reg_window registers.
7927 * Rely on CPU to do target byte swapping on big endian systems
7928 * The chip's target access swapping will not swap all accesses
7929 */
7930 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7931 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7932 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7933
Pavel Machek829ca9a2005-09-03 15:56:56 -07007934 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007935
7936 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7937
Michael Chan883e5152007-05-03 13:25:11 -07007938 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7939 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7940 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007941 "Cannot find PCIE capability, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07007942 rc = -EIO;
7943 goto err_out_unmap;
7944 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007945 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007946 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007947 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007948 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007949 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7950 if (bp->pcix_cap == 0) {
7951 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007952 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08007953 rc = -EIO;
7954 goto err_out_unmap;
7955 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00007956 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08007957 }
7958
Michael Chanb4b36042007-12-20 19:59:30 -08007959 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7960 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007961 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007962 }
7963
Michael Chan8e6a72c2007-05-03 13:24:48 -07007964 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7965 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007966 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007967 }
7968
Michael Chan40453c82007-05-03 13:19:18 -07007969 /* 5708 cannot support DMA addresses > 40-bit. */
7970 if (CHIP_NUM(bp) == CHIP_NUM_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07007971 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07007972 else
Yang Hongyang6a355282009-04-06 19:01:13 -07007973 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07007974
7975 /* Configure DMA attributes. */
7976 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7977 dev->features |= NETIF_F_HIGHDMA;
7978 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7979 if (rc) {
7980 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007981 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07007982 goto err_out_unmap;
7983 }
Yang Hongyang284901a2009-04-06 19:01:15 -07007984 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007985 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07007986 goto err_out_unmap;
7987 }
7988
David S. Millerf86e82f2008-01-21 17:15:40 -08007989 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007990 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007991
7992 /* 5706A0 may falsely detect SERR and PERR. */
7993 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7994 reg = REG_RD(bp, PCI_COMMAND);
7995 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7996 REG_WR(bp, PCI_COMMAND, reg);
7997 }
7998 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007999 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008000
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008001 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008002 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008003 goto err_out_unmap;
8004 }
8005
8006 bnx2_init_nvram(bp);
8007
Michael Chan2726d6e2008-01-29 21:35:05 -08008008 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008009
8010 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008011 BNX2_SHM_HDR_SIGNATURE_SIG) {
8012 u32 off = PCI_FUNC(pdev->devfn) << 2;
8013
Michael Chan2726d6e2008-01-29 21:35:05 -08008014 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008015 } else
Michael Chane3648b32005-11-04 08:51:21 -08008016 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8017
Michael Chanb6016b72005-05-26 13:03:09 -07008018 /* Get the permanent MAC address. First we need to make sure the
8019 * firmware is actually running.
8020 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008021 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008022
8023 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8024 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008025 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008026 rc = -ENODEV;
8027 goto err_out_unmap;
8028 }
8029
Michael Chan76d99062009-12-03 09:46:34 +00008030 bnx2_read_vpd_fw_ver(bp);
8031
8032 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008033 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008034 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008035 u8 num, k, skip0;
8036
Michael Chan76d99062009-12-03 09:46:34 +00008037 if (i == 0) {
8038 bp->fw_version[j++] = 'b';
8039 bp->fw_version[j++] = 'c';
8040 bp->fw_version[j++] = ' ';
8041 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008042 num = (u8) (reg >> (24 - (i * 8)));
8043 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8044 if (num >= k || !skip0 || k == 1) {
8045 bp->fw_version[j++] = (num / k) + '0';
8046 skip0 = 0;
8047 }
8048 }
8049 if (i != 2)
8050 bp->fw_version[j++] = '.';
8051 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008052 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008053 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8054 bp->wol = 1;
8055
8056 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008057 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008058
8059 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008060 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008061 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8062 break;
8063 msleep(10);
8064 }
8065 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008066 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008067 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8068 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8069 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008070 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008071
Michael Chan76d99062009-12-03 09:46:34 +00008072 if (j < 32)
8073 bp->fw_version[j++] = ' ';
8074 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008075 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008076 reg = swab32(reg);
8077 memcpy(&bp->fw_version[j], &reg, 4);
8078 j += 4;
8079 }
8080 }
Michael Chanb6016b72005-05-26 13:03:09 -07008081
Michael Chan2726d6e2008-01-29 21:35:05 -08008082 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008083 bp->mac_addr[0] = (u8) (reg >> 8);
8084 bp->mac_addr[1] = (u8) reg;
8085
Michael Chan2726d6e2008-01-29 21:35:05 -08008086 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008087 bp->mac_addr[2] = (u8) (reg >> 24);
8088 bp->mac_addr[3] = (u8) (reg >> 16);
8089 bp->mac_addr[4] = (u8) (reg >> 8);
8090 bp->mac_addr[5] = (u8) reg;
8091
8092 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008093 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008094
8095 bp->rx_csum = 1;
8096
Michael Chancf7474a2009-08-21 16:20:48 +00008097 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008098 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008099 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008100 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008101
Michael Chancf7474a2009-08-21 16:20:48 +00008102 bp->rx_quick_cons_trip_int = 2;
8103 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008104 bp->rx_ticks_int = 18;
8105 bp->rx_ticks = 18;
8106
Michael Chan7ea69202007-07-16 18:27:10 -07008107 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008108
Benjamin Liac392ab2008-09-18 16:40:49 -07008109 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008110
Michael Chan5b0c76a2005-11-04 08:45:49 -08008111 bp->phy_addr = 1;
8112
Michael Chanb6016b72005-05-26 13:03:09 -07008113 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b752007-01-08 19:56:01 -08008114 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8115 bnx2_get_5709_media(bp);
8116 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008117 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008118
Michael Chan0d8a6572007-07-07 22:49:43 -07008119 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008120 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008121 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008122 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008123 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008124 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008125 bp->wol = 0;
8126 }
Michael Chan38ea3682008-02-23 19:48:57 -08008127 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
8128 /* Don't do parallel detect on this board because of
8129 * some board problems. The link will not go down
8130 * if we do parallel detect.
8131 */
8132 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8133 pdev->subsystem_device == 0x310c)
8134 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8135 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008136 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008137 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008138 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008139 }
Michael Chan261dd5c2007-01-08 19:55:46 -08008140 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
8141 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008142 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08008143 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
8144 (CHIP_REV(bp) == CHIP_REV_Ax ||
8145 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008146 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008147
Michael Chan7c62e832008-07-14 22:39:03 -07008148 bnx2_init_fw_cap(bp);
8149
Michael Chan16088272006-06-12 22:16:43 -07008150 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
8151 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08008152 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
8153 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008154 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008155 bp->wol = 0;
8156 }
Michael Chandda1e392006-01-23 16:08:14 -08008157
Michael Chanb6016b72005-05-26 13:03:09 -07008158 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8159 bp->tx_quick_cons_trip_int =
8160 bp->tx_quick_cons_trip;
8161 bp->tx_ticks_int = bp->tx_ticks;
8162 bp->rx_quick_cons_trip_int =
8163 bp->rx_quick_cons_trip;
8164 bp->rx_ticks_int = bp->rx_ticks;
8165 bp->comp_prod_trip_int = bp->comp_prod_trip;
8166 bp->com_ticks_int = bp->com_ticks;
8167 bp->cmd_ticks_int = bp->cmd_ticks;
8168 }
8169
Michael Chanf9317a42006-09-29 17:06:23 -07008170 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8171 *
8172 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8173 * with byte enables disabled on the unused 32-bit word. This is legal
8174 * but causes problems on the AMD 8132 which will eventually stop
8175 * responding after a while.
8176 *
8177 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008178 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008179 */
8180 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
8181 struct pci_dev *amd_8132 = NULL;
8182
8183 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8184 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8185 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008186
Auke Kok44c10132007-06-08 15:46:36 -07008187 if (amd_8132->revision >= 0x10 &&
8188 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008189 disable_msi = 1;
8190 pci_dev_put(amd_8132);
8191 break;
8192 }
8193 }
8194 }
8195
Michael Chandeaf3912007-07-07 22:48:00 -07008196 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008197 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8198
Michael Chancd339a02005-08-25 15:35:24 -07008199 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008200 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008201 bp->timer.data = (unsigned long) bp;
8202 bp->timer.function = bnx2_timer;
8203
Michael Chanb6016b72005-05-26 13:03:09 -07008204 return 0;
8205
8206err_out_unmap:
8207 if (bp->regview) {
8208 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07008209 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008210 }
8211
8212err_out_release:
8213 pci_release_regions(pdev);
8214
8215err_out_disable:
8216 pci_disable_device(pdev);
8217 pci_set_drvdata(pdev, NULL);
8218
8219err_out:
8220 return rc;
8221}
8222
Michael Chan883e5152007-05-03 13:25:11 -07008223static char * __devinit
8224bnx2_bus_string(struct bnx2 *bp, char *str)
8225{
8226 char *s = str;
8227
David S. Millerf86e82f2008-01-21 17:15:40 -08008228 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008229 s += sprintf(s, "PCI Express");
8230 } else {
8231 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008232 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008233 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008234 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008235 s += sprintf(s, " 32-bit");
8236 else
8237 s += sprintf(s, " 64-bit");
8238 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8239 }
8240 return str;
8241}
8242
Michael Chanf048fa92010-06-01 15:05:36 +00008243static void
8244bnx2_del_napi(struct bnx2 *bp)
8245{
8246 int i;
8247
8248 for (i = 0; i < bp->irq_nvecs; i++)
8249 netif_napi_del(&bp->bnx2_napi[i].napi);
8250}
8251
8252static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008253bnx2_init_napi(struct bnx2 *bp)
8254{
Michael Chanb4b36042007-12-20 19:59:30 -08008255 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008256
Benjamin Li4327ba42010-03-23 13:13:11 +00008257 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008258 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8259 int (*poll)(struct napi_struct *, int);
8260
8261 if (i == 0)
8262 poll = bnx2_poll;
8263 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008264 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008265
8266 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008267 bnapi->bp = bp;
8268 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008269}
8270
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008271static const struct net_device_ops bnx2_netdev_ops = {
8272 .ndo_open = bnx2_open,
8273 .ndo_start_xmit = bnx2_start_xmit,
8274 .ndo_stop = bnx2_close,
8275 .ndo_get_stats = bnx2_get_stats,
8276 .ndo_set_rx_mode = bnx2_set_rx_mode,
8277 .ndo_do_ioctl = bnx2_ioctl,
8278 .ndo_validate_addr = eth_validate_addr,
8279 .ndo_set_mac_address = bnx2_change_mac_addr,
8280 .ndo_change_mtu = bnx2_change_mtu,
8281 .ndo_tx_timeout = bnx2_tx_timeout,
8282#ifdef BCM_VLAN
8283 .ndo_vlan_rx_register = bnx2_vlan_rx_register,
8284#endif
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008285#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008286 .ndo_poll_controller = poll_bnx2,
8287#endif
8288};
8289
Eric Dumazet72dccb02009-07-23 02:01:38 +00008290static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
8291{
8292#ifdef BCM_VLAN
8293 dev->vlan_features |= flags;
8294#endif
8295}
8296
Michael Chan35efa7c2007-12-20 19:56:37 -08008297static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07008298bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8299{
8300 static int version_printed = 0;
8301 struct net_device *dev = NULL;
8302 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008303 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008304 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008305
8306 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008307 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008308
8309 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008310 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008311
8312 if (!dev)
8313 return -ENOMEM;
8314
8315 rc = bnx2_init_board(pdev, dev);
8316 if (rc < 0) {
8317 free_netdev(dev);
8318 return rc;
8319 }
8320
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008321 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008322 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008323 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008324
Michael Chan972ec0d2006-01-23 16:12:43 -08008325 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008326
Michael Chan1b2f9222007-05-03 13:20:19 -07008327 pci_set_drvdata(pdev, dev);
8328
Michael Chan57579f72009-04-04 16:51:14 -07008329 rc = bnx2_request_firmware(bp);
8330 if (rc)
8331 goto error;
8332
Michael Chan1b2f9222007-05-03 13:20:19 -07008333 memcpy(dev->dev_addr, bp->mac_addr, 6);
8334 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008335
Michael Chanc67938a2010-05-06 08:58:12 +00008336 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008337 vlan_features_add(dev, NETIF_F_IP_CSUM | NETIF_F_SG);
8338 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Stephen Hemmingerd212f872007-06-27 00:47:37 -07008339 dev->features |= NETIF_F_IPV6_CSUM;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008340 vlan_features_add(dev, NETIF_F_IPV6_CSUM);
8341 }
Michael Chan1b2f9222007-05-03 13:20:19 -07008342#ifdef BCM_VLAN
8343 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8344#endif
8345 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008346 vlan_features_add(dev, NETIF_F_TSO | NETIF_F_TSO_ECN);
8347 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Michael Chan4666f872007-05-03 13:22:28 -07008348 dev->features |= NETIF_F_TSO6;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008349 vlan_features_add(dev, NETIF_F_TSO6);
8350 }
Michael Chanb6016b72005-05-26 13:03:09 -07008351 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008352 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008353 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008354 }
8355
Joe Perches3a9c6a42010-02-17 15:01:51 +00008356 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, node addr %pM\n",
8357 board_info[ent->driver_data].name,
8358 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8359 ((CHIP_ID(bp) & 0x0ff0) >> 4),
8360 bnx2_bus_string(bp, str),
8361 dev->base_addr,
8362 bp->pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008363
Michael Chanb6016b72005-05-26 13:03:09 -07008364 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008365
8366error:
8367 if (bp->mips_firmware)
8368 release_firmware(bp->mips_firmware);
8369 if (bp->rv2p_firmware)
8370 release_firmware(bp->rv2p_firmware);
8371
8372 if (bp->regview)
8373 iounmap(bp->regview);
8374 pci_release_regions(pdev);
8375 pci_disable_device(pdev);
8376 pci_set_drvdata(pdev, NULL);
8377 free_netdev(dev);
8378 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008379}
8380
8381static void __devexit
8382bnx2_remove_one(struct pci_dev *pdev)
8383{
8384 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008385 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008386
Michael Chanafdc08b2005-08-25 15:34:29 -07008387 flush_scheduled_work();
8388
Michael Chanb6016b72005-05-26 13:03:09 -07008389 unregister_netdev(dev);
8390
Michael Chan57579f72009-04-04 16:51:14 -07008391 if (bp->mips_firmware)
8392 release_firmware(bp->mips_firmware);
8393 if (bp->rv2p_firmware)
8394 release_firmware(bp->rv2p_firmware);
8395
Michael Chanb6016b72005-05-26 13:03:09 -07008396 if (bp->regview)
8397 iounmap(bp->regview);
8398
Michael Chan354fcd72010-01-17 07:30:44 +00008399 kfree(bp->temp_stats_blk);
8400
Michael Chanb6016b72005-05-26 13:03:09 -07008401 free_netdev(dev);
8402 pci_release_regions(pdev);
8403 pci_disable_device(pdev);
8404 pci_set_drvdata(pdev, NULL);
8405}
8406
8407static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07008408bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07008409{
8410 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008411 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008412
Michael Chan6caebb02007-08-03 20:57:25 -07008413 /* PCI register 4 needs to be saved whether netif_running() or not.
8414 * MSI address and data need to be saved if using MSI and
8415 * netif_running().
8416 */
8417 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008418 if (!netif_running(dev))
8419 return 0;
8420
Michael Chan1d602902006-03-20 17:50:08 -08008421 flush_scheduled_work();
Michael Chan212f9932010-04-27 11:28:10 +00008422 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008423 netif_device_detach(dev);
8424 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07008425 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008426 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07008427 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07008428 return 0;
8429}
8430
8431static int
8432bnx2_resume(struct pci_dev *pdev)
8433{
8434 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008435 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008436
Michael Chan6caebb02007-08-03 20:57:25 -07008437 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008438 if (!netif_running(dev))
8439 return 0;
8440
Pavel Machek829ca9a2005-09-03 15:56:56 -07008441 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008442 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07008443 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008444 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008445 return 0;
8446}
8447
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008448/**
8449 * bnx2_io_error_detected - called when PCI error is detected
8450 * @pdev: Pointer to PCI device
8451 * @state: The current pci connection state
8452 *
8453 * This function is called after a PCI bus error affecting
8454 * this device has been detected.
8455 */
8456static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8457 pci_channel_state_t state)
8458{
8459 struct net_device *dev = pci_get_drvdata(pdev);
8460 struct bnx2 *bp = netdev_priv(dev);
8461
8462 rtnl_lock();
8463 netif_device_detach(dev);
8464
Dean Nelson2ec3de22009-07-31 09:13:18 +00008465 if (state == pci_channel_io_perm_failure) {
8466 rtnl_unlock();
8467 return PCI_ERS_RESULT_DISCONNECT;
8468 }
8469
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008470 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008471 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008472 del_timer_sync(&bp->timer);
8473 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8474 }
8475
8476 pci_disable_device(pdev);
8477 rtnl_unlock();
8478
8479 /* Request a slot slot reset. */
8480 return PCI_ERS_RESULT_NEED_RESET;
8481}
8482
8483/**
8484 * bnx2_io_slot_reset - called after the pci bus has been reset.
8485 * @pdev: Pointer to PCI device
8486 *
8487 * Restart the card from scratch, as if from a cold-boot.
8488 */
8489static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8490{
8491 struct net_device *dev = pci_get_drvdata(pdev);
8492 struct bnx2 *bp = netdev_priv(dev);
8493
8494 rtnl_lock();
8495 if (pci_enable_device(pdev)) {
8496 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008497 "Cannot re-enable PCI device after reset\n");
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008498 rtnl_unlock();
8499 return PCI_ERS_RESULT_DISCONNECT;
8500 }
8501 pci_set_master(pdev);
8502 pci_restore_state(pdev);
Breno Leitao529fab62009-11-26 07:31:49 +00008503 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008504
8505 if (netif_running(dev)) {
8506 bnx2_set_power_state(bp, PCI_D0);
8507 bnx2_init_nic(bp, 1);
8508 }
8509
8510 rtnl_unlock();
8511 return PCI_ERS_RESULT_RECOVERED;
8512}
8513
8514/**
8515 * bnx2_io_resume - called when traffic can start flowing again.
8516 * @pdev: Pointer to PCI device
8517 *
8518 * This callback is called when the error recovery driver tells us that
8519 * its OK to resume normal operation.
8520 */
8521static void bnx2_io_resume(struct pci_dev *pdev)
8522{
8523 struct net_device *dev = pci_get_drvdata(pdev);
8524 struct bnx2 *bp = netdev_priv(dev);
8525
8526 rtnl_lock();
8527 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008528 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008529
8530 netif_device_attach(dev);
8531 rtnl_unlock();
8532}
8533
8534static struct pci_error_handlers bnx2_err_handler = {
8535 .error_detected = bnx2_io_error_detected,
8536 .slot_reset = bnx2_io_slot_reset,
8537 .resume = bnx2_io_resume,
8538};
8539
Michael Chanb6016b72005-05-26 13:03:09 -07008540static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008541 .name = DRV_MODULE_NAME,
8542 .id_table = bnx2_pci_tbl,
8543 .probe = bnx2_init_one,
8544 .remove = __devexit_p(bnx2_remove_one),
8545 .suspend = bnx2_suspend,
8546 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008547 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07008548};
8549
8550static int __init bnx2_init(void)
8551{
Jeff Garzik29917622006-08-19 17:48:59 -04008552 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07008553}
8554
8555static void __exit bnx2_cleanup(void)
8556{
8557 pci_unregister_driver(&bnx2_pci_driver);
8558}
8559
8560module_init(bnx2_init);
8561module_exit(bnx2_cleanup);
8562
8563
8564