blob: 51ca4771be2cf51b1ad652b862497855c83f882c [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * Definitions for the NVM Express interface
Matthew Wilcox8757ad62014-04-11 10:37:39 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
15#ifndef _LINUX_NVME_H
16#define _LINUX_NVME_H
17
Christoph Hellwig2812dfe2015-10-09 18:19:20 +020018#include <linux/types.h>
Christoph Hellwig8e412262017-05-17 09:54:27 +020019#include <linux/uuid.h>
Christoph Hellwigeb793e22016-06-13 16:45:25 +020020
21/* NQN names in commands fields specified one size */
22#define NVMF_NQN_FIELD_LEN 256
23
24/* However the max length of a qualified name is another size */
25#define NVMF_NQN_SIZE 223
26
27#define NVMF_TRSVCID_SIZE 32
28#define NVMF_TRADDR_SIZE 256
29#define NVMF_TSAS_SIZE 256
30
31#define NVME_DISC_SUBSYS_NAME "nqn.2014-08.org.nvmexpress.discovery"
32
33#define NVME_RDMA_IP_PORT 4420
34
35enum nvme_subsys_type {
36 NVME_NQN_DISC = 1, /* Discovery type target subsystem */
37 NVME_NQN_NVME = 2, /* NVME type target subsystem */
38};
39
40/* Address Family codes for Discovery Log Page entry ADRFAM field */
41enum {
42 NVMF_ADDR_FAMILY_PCI = 0, /* PCIe */
43 NVMF_ADDR_FAMILY_IP4 = 1, /* IP4 */
44 NVMF_ADDR_FAMILY_IP6 = 2, /* IP6 */
45 NVMF_ADDR_FAMILY_IB = 3, /* InfiniBand */
46 NVMF_ADDR_FAMILY_FC = 4, /* Fibre Channel */
47};
48
49/* Transport Type codes for Discovery Log Page entry TRTYPE field */
50enum {
51 NVMF_TRTYPE_RDMA = 1, /* RDMA */
52 NVMF_TRTYPE_FC = 2, /* Fibre Channel */
53 NVMF_TRTYPE_LOOP = 254, /* Reserved for host usage */
54 NVMF_TRTYPE_MAX,
55};
56
57/* Transport Requirements codes for Discovery Log Page entry TREQ field */
58enum {
59 NVMF_TREQ_NOT_SPECIFIED = 0, /* Not specified */
60 NVMF_TREQ_REQUIRED = 1, /* Required */
61 NVMF_TREQ_NOT_REQUIRED = 2, /* Not Required */
62};
63
64/* RDMA QP Service Type codes for Discovery Log Page entry TSAS
65 * RDMA_QPTYPE field
66 */
67enum {
Roland Dreierbf17aa32017-03-01 18:22:01 -080068 NVMF_RDMA_QPTYPE_CONNECTED = 1, /* Reliable Connected */
69 NVMF_RDMA_QPTYPE_DATAGRAM = 2, /* Reliable Datagram */
Christoph Hellwigeb793e22016-06-13 16:45:25 +020070};
71
72/* RDMA QP Service Type codes for Discovery Log Page entry TSAS
73 * RDMA_QPTYPE field
74 */
75enum {
Roland Dreierbf17aa32017-03-01 18:22:01 -080076 NVMF_RDMA_PRTYPE_NOT_SPECIFIED = 1, /* No Provider Specified */
77 NVMF_RDMA_PRTYPE_IB = 2, /* InfiniBand */
78 NVMF_RDMA_PRTYPE_ROCE = 3, /* InfiniBand RoCE */
79 NVMF_RDMA_PRTYPE_ROCEV2 = 4, /* InfiniBand RoCEV2 */
80 NVMF_RDMA_PRTYPE_IWARP = 5, /* IWARP */
Christoph Hellwigeb793e22016-06-13 16:45:25 +020081};
82
83/* RDMA Connection Management Service Type codes for Discovery Log Page
84 * entry TSAS RDMA_CMS field
85 */
86enum {
Roland Dreierbf17aa32017-03-01 18:22:01 -080087 NVMF_RDMA_CMS_RDMA_CM = 1, /* Sockets based endpoint addressing */
Christoph Hellwigeb793e22016-06-13 16:45:25 +020088};
89
90#define NVMF_AQ_DEPTH 32
Christoph Hellwig2812dfe2015-10-09 18:19:20 +020091
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +010092enum {
93 NVME_REG_CAP = 0x0000, /* Controller Capabilities */
94 NVME_REG_VS = 0x0008, /* Version */
95 NVME_REG_INTMS = 0x000c, /* Interrupt Mask Set */
Wang Sheng-Huia5b714a2016-04-27 20:10:16 +080096 NVME_REG_INTMC = 0x0010, /* Interrupt Mask Clear */
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +010097 NVME_REG_CC = 0x0014, /* Controller Configuration */
98 NVME_REG_CSTS = 0x001c, /* Controller Status */
99 NVME_REG_NSSR = 0x0020, /* NVM Subsystem Reset */
100 NVME_REG_AQA = 0x0024, /* Admin Queue Attributes */
101 NVME_REG_ASQ = 0x0028, /* Admin SQ Base Address */
Wang Sheng-Huia5b714a2016-04-27 20:10:16 +0800102 NVME_REG_ACQ = 0x0030, /* Admin CQ Base Address */
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +0100103 NVME_REG_CMBLOC = 0x0038, /* Controller Memory Buffer Location */
104 NVME_REG_CMBSZ = 0x003c, /* Controller Memory Buffer Size */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500105};
106
Keith Buscha0cadb82012-07-27 13:57:23 -0400107#define NVME_CAP_MQES(cap) ((cap) & 0xffff)
Matthew Wilcox22605f92011-04-19 15:04:20 -0400108#define NVME_CAP_TIMEOUT(cap) (((cap) >> 24) & 0xff)
Matthew Wilcoxf1938f62011-10-20 17:00:41 -0400109#define NVME_CAP_STRIDE(cap) (((cap) >> 32) & 0xf)
Keith Buschdfbac8c2015-08-10 15:20:40 -0600110#define NVME_CAP_NSSRC(cap) (((cap) >> 36) & 0x1)
Keith Busch8fc23e02012-07-26 11:29:57 -0600111#define NVME_CAP_MPSMIN(cap) (((cap) >> 48) & 0xf)
Keith Busch1d090622014-06-23 11:34:01 -0600112#define NVME_CAP_MPSMAX(cap) (((cap) >> 52) & 0xf)
Matthew Wilcox22605f92011-04-19 15:04:20 -0400113
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600114#define NVME_CMB_BIR(cmbloc) ((cmbloc) & 0x7)
115#define NVME_CMB_OFST(cmbloc) (((cmbloc) >> 12) & 0xfffff)
116#define NVME_CMB_SZ(cmbsz) (((cmbsz) >> 12) & 0xfffff)
117#define NVME_CMB_SZU(cmbsz) (((cmbsz) >> 8) & 0xf)
118
119#define NVME_CMB_WDS(cmbsz) ((cmbsz) & 0x10)
120#define NVME_CMB_RDS(cmbsz) ((cmbsz) & 0x8)
121#define NVME_CMB_LISTS(cmbsz) ((cmbsz) & 0x4)
122#define NVME_CMB_CQS(cmbsz) ((cmbsz) & 0x2)
123#define NVME_CMB_SQS(cmbsz) ((cmbsz) & 0x1)
124
Christoph Hellwig69cd27e2016-06-06 23:20:45 +0200125/*
126 * Submission and Completion Queue Entry Sizes for the NVM command set.
127 * (In bytes and specified as a power of two (2^n)).
128 */
129#define NVME_NVM_IOSQES 6
130#define NVME_NVM_IOCQES 4
131
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500132enum {
133 NVME_CC_ENABLE = 1 << 0,
134 NVME_CC_CSS_NVM = 0 << 4,
135 NVME_CC_MPS_SHIFT = 7,
136 NVME_CC_ARB_RR = 0 << 11,
137 NVME_CC_ARB_WRRU = 1 << 11,
Matthew Wilcox7f53f9d2011-03-22 15:55:45 -0400138 NVME_CC_ARB_VS = 7 << 11,
139 NVME_CC_SHN_NONE = 0 << 14,
140 NVME_CC_SHN_NORMAL = 1 << 14,
141 NVME_CC_SHN_ABRUPT = 2 << 14,
Keith Busch1894d8f2013-07-15 15:02:22 -0600142 NVME_CC_SHN_MASK = 3 << 14,
Christoph Hellwig69cd27e2016-06-06 23:20:45 +0200143 NVME_CC_IOSQES = NVME_NVM_IOSQES << 16,
144 NVME_CC_IOCQES = NVME_NVM_IOCQES << 20,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500145 NVME_CSTS_RDY = 1 << 0,
146 NVME_CSTS_CFS = 1 << 1,
Keith Buschdfbac8c2015-08-10 15:20:40 -0600147 NVME_CSTS_NSSRO = 1 << 4,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500148 NVME_CSTS_SHST_NORMAL = 0 << 2,
149 NVME_CSTS_SHST_OCCUR = 1 << 2,
150 NVME_CSTS_SHST_CMPLT = 2 << 2,
Keith Busch1894d8f2013-07-15 15:02:22 -0600151 NVME_CSTS_SHST_MASK = 3 << 2,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500152};
153
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200154struct nvme_id_power_state {
155 __le16 max_power; /* centiwatts */
156 __u8 rsvd2;
157 __u8 flags;
158 __le32 entry_lat; /* microseconds */
159 __le32 exit_lat; /* microseconds */
160 __u8 read_tput;
161 __u8 read_lat;
162 __u8 write_tput;
163 __u8 write_lat;
164 __le16 idle_power;
165 __u8 idle_scale;
166 __u8 rsvd19;
167 __le16 active_power;
168 __u8 active_work_scale;
169 __u8 rsvd23[9];
170};
171
172enum {
173 NVME_PS_FLAGS_MAX_POWER_SCALE = 1 << 0,
174 NVME_PS_FLAGS_NON_OP_STATE = 1 << 1,
175};
176
177struct nvme_id_ctrl {
178 __le16 vid;
179 __le16 ssvid;
180 char sn[20];
181 char mn[40];
182 char fr[8];
183 __u8 rab;
184 __u8 ieee[3];
Christoph Hellwiga446c082016-09-30 13:51:06 +0200185 __u8 cmic;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200186 __u8 mdts;
Christoph Hellwig08c69642015-10-02 15:27:16 +0200187 __le16 cntlid;
188 __le32 ver;
Christoph Hellwig14e974a2016-06-06 23:20:43 +0200189 __le32 rtd3r;
190 __le32 rtd3e;
191 __le32 oaes;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200192 __le32 ctratt;
193 __u8 rsvd100[156];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200194 __le16 oacs;
195 __u8 acl;
196 __u8 aerl;
197 __u8 frmw;
198 __u8 lpa;
199 __u8 elpe;
200 __u8 npss;
201 __u8 avscc;
202 __u8 apsta;
203 __le16 wctemp;
204 __le16 cctemp;
Christoph Hellwiga446c082016-09-30 13:51:06 +0200205 __le16 mtfa;
206 __le32 hmpre;
207 __le32 hmmin;
208 __u8 tnvmcap[16];
209 __u8 unvmcap[16];
210 __le32 rpmbs;
211 __u8 rsvd316[4];
Sagi Grimberg7b89eae2016-06-13 16:45:27 +0200212 __le16 kas;
213 __u8 rsvd322[190];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200214 __u8 sqes;
215 __u8 cqes;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200216 __le16 maxcmd;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200217 __le32 nn;
218 __le16 oncs;
219 __le16 fuses;
220 __u8 fna;
221 __u8 vwc;
222 __le16 awun;
223 __le16 awupf;
224 __u8 nvscc;
225 __u8 rsvd531;
226 __le16 acwu;
227 __u8 rsvd534[2];
228 __le32 sgls;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200229 __u8 rsvd540[228];
230 char subnqn[256];
231 __u8 rsvd1024[768];
232 __le32 ioccsz;
233 __le32 iorcsz;
234 __le16 icdoff;
235 __u8 ctrattr;
236 __u8 msdbd;
237 __u8 rsvd1804[244];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200238 struct nvme_id_power_state psd[32];
239 __u8 vs[1024];
240};
241
242enum {
243 NVME_CTRL_ONCS_COMPARE = 1 << 0,
244 NVME_CTRL_ONCS_WRITE_UNCORRECTABLE = 1 << 1,
245 NVME_CTRL_ONCS_DSM = 1 << 2,
Chaitanya Kulkarni3b7c33b2016-11-30 12:29:00 -0800246 NVME_CTRL_ONCS_WRITE_ZEROES = 1 << 3,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200247 NVME_CTRL_VWC_PRESENT = 1 << 0,
Scott Bauer8a9ae522017-02-17 13:59:40 +0100248 NVME_CTRL_OACS_SEC_SUPP = 1 << 0,
Helen Koikef9f38e32017-04-10 12:51:07 -0300249 NVME_CTRL_OACS_DBBUF_SUPP = 1 << 7,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200250};
251
252struct nvme_lbaf {
253 __le16 ms;
254 __u8 ds;
255 __u8 rp;
256};
257
258struct nvme_id_ns {
259 __le64 nsze;
260 __le64 ncap;
261 __le64 nuse;
262 __u8 nsfeat;
263 __u8 nlbaf;
264 __u8 flbas;
265 __u8 mc;
266 __u8 dpc;
267 __u8 dps;
268 __u8 nmic;
269 __u8 rescap;
270 __u8 fpi;
271 __u8 rsvd33;
272 __le16 nawun;
273 __le16 nawupf;
274 __le16 nacwu;
275 __le16 nabsn;
276 __le16 nabo;
277 __le16 nabspf;
278 __u16 rsvd46;
Christoph Hellwiga446c082016-09-30 13:51:06 +0200279 __u8 nvmcap[16];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200280 __u8 rsvd64[40];
281 __u8 nguid[16];
282 __u8 eui64[8];
283 struct nvme_lbaf lbaf[16];
284 __u8 rsvd192[192];
285 __u8 vs[3712];
286};
287
288enum {
Christoph Hellwig329dd762016-09-30 13:51:08 +0200289 NVME_ID_CNS_NS = 0x00,
290 NVME_ID_CNS_CTRL = 0x01,
291 NVME_ID_CNS_NS_ACTIVE_LIST = 0x02,
292 NVME_ID_CNS_NS_PRESENT_LIST = 0x10,
293 NVME_ID_CNS_NS_PRESENT = 0x11,
294 NVME_ID_CNS_CTRL_NS_LIST = 0x12,
295 NVME_ID_CNS_CTRL_LIST = 0x13,
296};
297
298enum {
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200299 NVME_NS_FEAT_THIN = 1 << 0,
300 NVME_NS_FLBAS_LBA_MASK = 0xf,
301 NVME_NS_FLBAS_META_EXT = 0x10,
302 NVME_LBAF_RP_BEST = 0,
303 NVME_LBAF_RP_BETTER = 1,
304 NVME_LBAF_RP_GOOD = 2,
305 NVME_LBAF_RP_DEGRADED = 3,
306 NVME_NS_DPC_PI_LAST = 1 << 4,
307 NVME_NS_DPC_PI_FIRST = 1 << 3,
308 NVME_NS_DPC_PI_TYPE3 = 1 << 2,
309 NVME_NS_DPC_PI_TYPE2 = 1 << 1,
310 NVME_NS_DPC_PI_TYPE1 = 1 << 0,
311 NVME_NS_DPS_PI_FIRST = 1 << 3,
312 NVME_NS_DPS_PI_MASK = 0x7,
313 NVME_NS_DPS_PI_TYPE1 = 1,
314 NVME_NS_DPS_PI_TYPE2 = 2,
315 NVME_NS_DPS_PI_TYPE3 = 3,
316};
317
318struct nvme_smart_log {
319 __u8 critical_warning;
320 __u8 temperature[2];
321 __u8 avail_spare;
322 __u8 spare_thresh;
323 __u8 percent_used;
324 __u8 rsvd6[26];
325 __u8 data_units_read[16];
326 __u8 data_units_written[16];
327 __u8 host_reads[16];
328 __u8 host_writes[16];
329 __u8 ctrl_busy_time[16];
330 __u8 power_cycles[16];
331 __u8 power_on_hours[16];
332 __u8 unsafe_shutdowns[16];
333 __u8 media_errors[16];
334 __u8 num_err_log_entries[16];
335 __le32 warning_temp_time;
336 __le32 critical_comp_time;
337 __le16 temp_sensor[8];
338 __u8 rsvd216[296];
339};
340
341enum {
342 NVME_SMART_CRIT_SPARE = 1 << 0,
343 NVME_SMART_CRIT_TEMPERATURE = 1 << 1,
344 NVME_SMART_CRIT_RELIABILITY = 1 << 2,
345 NVME_SMART_CRIT_MEDIA = 1 << 3,
346 NVME_SMART_CRIT_VOLATILE_MEMORY = 1 << 4,
347};
348
349enum {
350 NVME_AER_NOTICE_NS_CHANGED = 0x0002,
351};
352
353struct nvme_lba_range_type {
354 __u8 type;
355 __u8 attributes;
356 __u8 rsvd2[14];
357 __u64 slba;
358 __u64 nlb;
359 __u8 guid[16];
360 __u8 rsvd48[16];
361};
362
363enum {
364 NVME_LBART_TYPE_FS = 0x01,
365 NVME_LBART_TYPE_RAID = 0x02,
366 NVME_LBART_TYPE_CACHE = 0x03,
367 NVME_LBART_TYPE_SWAP = 0x04,
368
369 NVME_LBART_ATTRIB_TEMP = 1 << 0,
370 NVME_LBART_ATTRIB_HIDE = 1 << 1,
371};
372
373struct nvme_reservation_status {
374 __le32 gen;
375 __u8 rtype;
376 __u8 regctl[2];
377 __u8 resv5[2];
378 __u8 ptpls;
379 __u8 resv10[13];
380 struct {
381 __le16 cntlid;
382 __u8 rcsts;
383 __u8 resv3[5];
384 __le64 hostid;
385 __le64 rkey;
386 } regctl_ds[];
387};
388
Christoph Hellwig79f370e2016-06-06 23:20:46 +0200389enum nvme_async_event_type {
390 NVME_AER_TYPE_ERROR = 0,
391 NVME_AER_TYPE_SMART = 1,
392 NVME_AER_TYPE_NOTICE = 2,
393};
394
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200395/* I/O commands */
396
397enum nvme_opcode {
398 nvme_cmd_flush = 0x00,
399 nvme_cmd_write = 0x01,
400 nvme_cmd_read = 0x02,
401 nvme_cmd_write_uncor = 0x04,
402 nvme_cmd_compare = 0x05,
403 nvme_cmd_write_zeroes = 0x08,
404 nvme_cmd_dsm = 0x09,
405 nvme_cmd_resv_register = 0x0d,
406 nvme_cmd_resv_report = 0x0e,
407 nvme_cmd_resv_acquire = 0x11,
408 nvme_cmd_resv_release = 0x15,
409};
410
James Smart3972be22016-06-06 23:20:47 +0200411/*
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200412 * Descriptor subtype - lower 4 bits of nvme_(keyed_)sgl_desc identifier
413 *
414 * @NVME_SGL_FMT_ADDRESS: absolute address of the data block
415 * @NVME_SGL_FMT_OFFSET: relative offset of the in-capsule data block
416 * @NVME_SGL_FMT_INVALIDATE: RDMA transport specific remote invalidation
417 * request subtype
418 */
419enum {
420 NVME_SGL_FMT_ADDRESS = 0x00,
421 NVME_SGL_FMT_OFFSET = 0x01,
422 NVME_SGL_FMT_INVALIDATE = 0x0f,
423};
424
425/*
426 * Descriptor type - upper 4 bits of nvme_(keyed_)sgl_desc identifier
427 *
428 * For struct nvme_sgl_desc:
429 * @NVME_SGL_FMT_DATA_DESC: data block descriptor
430 * @NVME_SGL_FMT_SEG_DESC: sgl segment descriptor
431 * @NVME_SGL_FMT_LAST_SEG_DESC: last sgl segment descriptor
432 *
433 * For struct nvme_keyed_sgl_desc:
434 * @NVME_KEY_SGL_FMT_DATA_DESC: keyed data block descriptor
435 */
436enum {
437 NVME_SGL_FMT_DATA_DESC = 0x00,
438 NVME_SGL_FMT_SEG_DESC = 0x02,
439 NVME_SGL_FMT_LAST_SEG_DESC = 0x03,
440 NVME_KEY_SGL_FMT_DATA_DESC = 0x04,
441};
442
443struct nvme_sgl_desc {
444 __le64 addr;
445 __le32 length;
446 __u8 rsvd[3];
447 __u8 type;
448};
449
450struct nvme_keyed_sgl_desc {
451 __le64 addr;
452 __u8 length[3];
453 __u8 key[4];
454 __u8 type;
455};
456
457union nvme_data_ptr {
458 struct {
459 __le64 prp1;
460 __le64 prp2;
461 };
462 struct nvme_sgl_desc sgl;
463 struct nvme_keyed_sgl_desc ksgl;
464};
465
466/*
James Smart3972be22016-06-06 23:20:47 +0200467 * Lowest two bits of our flags field (FUSE field in the spec):
468 *
469 * @NVME_CMD_FUSE_FIRST: Fused Operation, first command
470 * @NVME_CMD_FUSE_SECOND: Fused Operation, second command
471 *
472 * Highest two bits in our flags field (PSDT field in the spec):
473 *
474 * @NVME_CMD_PSDT_SGL_METABUF: Use SGLS for this transfer,
475 * If used, MPTR contains addr of single physical buffer (byte aligned).
476 * @NVME_CMD_PSDT_SGL_METASEG: Use SGLS for this transfer,
477 * If used, MPTR contains an address of an SGL segment containing
478 * exactly 1 SGL descriptor (qword aligned).
479 */
480enum {
481 NVME_CMD_FUSE_FIRST = (1 << 0),
482 NVME_CMD_FUSE_SECOND = (1 << 1),
483
484 NVME_CMD_SGL_METABUF = (1 << 6),
485 NVME_CMD_SGL_METASEG = (1 << 7),
486 NVME_CMD_SGL_ALL = NVME_CMD_SGL_METABUF | NVME_CMD_SGL_METASEG,
487};
488
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200489struct nvme_common_command {
490 __u8 opcode;
491 __u8 flags;
492 __u16 command_id;
493 __le32 nsid;
494 __le32 cdw2[2];
495 __le64 metadata;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200496 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200497 __le32 cdw10[6];
498};
499
500struct nvme_rw_command {
501 __u8 opcode;
502 __u8 flags;
503 __u16 command_id;
504 __le32 nsid;
505 __u64 rsvd2;
506 __le64 metadata;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200507 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200508 __le64 slba;
509 __le16 length;
510 __le16 control;
511 __le32 dsmgmt;
512 __le32 reftag;
513 __le16 apptag;
514 __le16 appmask;
515};
516
517enum {
518 NVME_RW_LR = 1 << 15,
519 NVME_RW_FUA = 1 << 14,
520 NVME_RW_DSM_FREQ_UNSPEC = 0,
521 NVME_RW_DSM_FREQ_TYPICAL = 1,
522 NVME_RW_DSM_FREQ_RARE = 2,
523 NVME_RW_DSM_FREQ_READS = 3,
524 NVME_RW_DSM_FREQ_WRITES = 4,
525 NVME_RW_DSM_FREQ_RW = 5,
526 NVME_RW_DSM_FREQ_ONCE = 6,
527 NVME_RW_DSM_FREQ_PREFETCH = 7,
528 NVME_RW_DSM_FREQ_TEMP = 8,
529 NVME_RW_DSM_LATENCY_NONE = 0 << 4,
530 NVME_RW_DSM_LATENCY_IDLE = 1 << 4,
531 NVME_RW_DSM_LATENCY_NORM = 2 << 4,
532 NVME_RW_DSM_LATENCY_LOW = 3 << 4,
533 NVME_RW_DSM_SEQ_REQ = 1 << 6,
534 NVME_RW_DSM_COMPRESSED = 1 << 7,
535 NVME_RW_PRINFO_PRCHK_REF = 1 << 10,
536 NVME_RW_PRINFO_PRCHK_APP = 1 << 11,
537 NVME_RW_PRINFO_PRCHK_GUARD = 1 << 12,
538 NVME_RW_PRINFO_PRACT = 1 << 13,
539};
540
541struct nvme_dsm_cmd {
542 __u8 opcode;
543 __u8 flags;
544 __u16 command_id;
545 __le32 nsid;
546 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200547 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200548 __le32 nr;
549 __le32 attributes;
550 __u32 rsvd12[4];
551};
552
553enum {
554 NVME_DSMGMT_IDR = 1 << 0,
555 NVME_DSMGMT_IDW = 1 << 1,
556 NVME_DSMGMT_AD = 1 << 2,
557};
558
Christoph Hellwigb35ba012017-02-08 14:46:50 +0100559#define NVME_DSM_MAX_RANGES 256
560
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200561struct nvme_dsm_range {
562 __le32 cattr;
563 __le32 nlb;
564 __le64 slba;
565};
566
Chaitanya Kulkarni3b7c33b2016-11-30 12:29:00 -0800567struct nvme_write_zeroes_cmd {
568 __u8 opcode;
569 __u8 flags;
570 __u16 command_id;
571 __le32 nsid;
572 __u64 rsvd2;
573 __le64 metadata;
574 union nvme_data_ptr dptr;
575 __le64 slba;
576 __le16 length;
577 __le16 control;
578 __le32 dsmgmt;
579 __le32 reftag;
580 __le16 apptag;
581 __le16 appmask;
582};
583
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800584/* Features */
585
586struct nvme_feat_auto_pst {
587 __le64 entries[32];
588};
589
Christoph Hellwig39673e12017-01-09 15:36:28 +0100590enum {
591 NVME_HOST_MEM_ENABLE = (1 << 0),
592 NVME_HOST_MEM_RETURN = (1 << 1),
593};
594
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200595/* Admin commands */
596
597enum nvme_admin_opcode {
598 nvme_admin_delete_sq = 0x00,
599 nvme_admin_create_sq = 0x01,
600 nvme_admin_get_log_page = 0x02,
601 nvme_admin_delete_cq = 0x04,
602 nvme_admin_create_cq = 0x05,
603 nvme_admin_identify = 0x06,
604 nvme_admin_abort_cmd = 0x08,
605 nvme_admin_set_features = 0x09,
606 nvme_admin_get_features = 0x0a,
607 nvme_admin_async_event = 0x0c,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200608 nvme_admin_ns_mgmt = 0x0d,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200609 nvme_admin_activate_fw = 0x10,
610 nvme_admin_download_fw = 0x11,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200611 nvme_admin_ns_attach = 0x15,
Sagi Grimberg7b89eae2016-06-13 16:45:27 +0200612 nvme_admin_keep_alive = 0x18,
Helen Koikef9f38e32017-04-10 12:51:07 -0300613 nvme_admin_dbbuf = 0x7C,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200614 nvme_admin_format_nvm = 0x80,
615 nvme_admin_security_send = 0x81,
616 nvme_admin_security_recv = 0x82,
617};
618
619enum {
620 NVME_QUEUE_PHYS_CONTIG = (1 << 0),
621 NVME_CQ_IRQ_ENABLED = (1 << 1),
622 NVME_SQ_PRIO_URGENT = (0 << 1),
623 NVME_SQ_PRIO_HIGH = (1 << 1),
624 NVME_SQ_PRIO_MEDIUM = (2 << 1),
625 NVME_SQ_PRIO_LOW = (3 << 1),
626 NVME_FEAT_ARBITRATION = 0x01,
627 NVME_FEAT_POWER_MGMT = 0x02,
628 NVME_FEAT_LBA_RANGE = 0x03,
629 NVME_FEAT_TEMP_THRESH = 0x04,
630 NVME_FEAT_ERR_RECOVERY = 0x05,
631 NVME_FEAT_VOLATILE_WC = 0x06,
632 NVME_FEAT_NUM_QUEUES = 0x07,
633 NVME_FEAT_IRQ_COALESCE = 0x08,
634 NVME_FEAT_IRQ_CONFIG = 0x09,
635 NVME_FEAT_WRITE_ATOMIC = 0x0a,
636 NVME_FEAT_ASYNC_EVENT = 0x0b,
637 NVME_FEAT_AUTO_PST = 0x0c,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200638 NVME_FEAT_HOST_MEM_BUF = 0x0d,
Sagi Grimberg7b89eae2016-06-13 16:45:27 +0200639 NVME_FEAT_KATO = 0x0f,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200640 NVME_FEAT_SW_PROGRESS = 0x80,
641 NVME_FEAT_HOST_ID = 0x81,
642 NVME_FEAT_RESV_MASK = 0x82,
643 NVME_FEAT_RESV_PERSIST = 0x83,
644 NVME_LOG_ERROR = 0x01,
645 NVME_LOG_SMART = 0x02,
646 NVME_LOG_FW_SLOT = 0x03,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200647 NVME_LOG_DISC = 0x70,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200648 NVME_LOG_RESERVATION = 0x80,
649 NVME_FWACT_REPL = (0 << 3),
650 NVME_FWACT_REPL_ACTV = (1 << 3),
651 NVME_FWACT_ACTV = (2 << 3),
652};
653
654struct nvme_identify {
655 __u8 opcode;
656 __u8 flags;
657 __u16 command_id;
658 __le32 nsid;
659 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200660 union nvme_data_ptr dptr;
Parav Pandit986994a2017-01-26 17:17:28 +0200661 __u8 cns;
662 __u8 rsvd3;
663 __le16 ctrlid;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200664 __u32 rsvd11[5];
665};
666
667struct nvme_features {
668 __u8 opcode;
669 __u8 flags;
670 __u16 command_id;
671 __le32 nsid;
672 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200673 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200674 __le32 fid;
675 __le32 dword11;
Arnav Dawnb85cf732017-05-12 17:12:03 +0200676 __le32 dword12;
677 __le32 dword13;
678 __le32 dword14;
679 __le32 dword15;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200680};
681
Christoph Hellwig39673e12017-01-09 15:36:28 +0100682struct nvme_host_mem_buf_desc {
683 __le64 addr;
684 __le32 size;
685 __u32 rsvd;
686};
687
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200688struct nvme_create_cq {
689 __u8 opcode;
690 __u8 flags;
691 __u16 command_id;
692 __u32 rsvd1[5];
693 __le64 prp1;
694 __u64 rsvd8;
695 __le16 cqid;
696 __le16 qsize;
697 __le16 cq_flags;
698 __le16 irq_vector;
699 __u32 rsvd12[4];
700};
701
702struct nvme_create_sq {
703 __u8 opcode;
704 __u8 flags;
705 __u16 command_id;
706 __u32 rsvd1[5];
707 __le64 prp1;
708 __u64 rsvd8;
709 __le16 sqid;
710 __le16 qsize;
711 __le16 sq_flags;
712 __le16 cqid;
713 __u32 rsvd12[4];
714};
715
716struct nvme_delete_queue {
717 __u8 opcode;
718 __u8 flags;
719 __u16 command_id;
720 __u32 rsvd1[9];
721 __le16 qid;
722 __u16 rsvd10;
723 __u32 rsvd11[5];
724};
725
726struct nvme_abort_cmd {
727 __u8 opcode;
728 __u8 flags;
729 __u16 command_id;
730 __u32 rsvd1[9];
731 __le16 sqid;
732 __u16 cid;
733 __u32 rsvd11[5];
734};
735
736struct nvme_download_firmware {
737 __u8 opcode;
738 __u8 flags;
739 __u16 command_id;
740 __u32 rsvd1[5];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200741 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200742 __le32 numd;
743 __le32 offset;
744 __u32 rsvd12[4];
745};
746
747struct nvme_format_cmd {
748 __u8 opcode;
749 __u8 flags;
750 __u16 command_id;
751 __le32 nsid;
752 __u64 rsvd2[4];
753 __le32 cdw10;
754 __u32 rsvd11[5];
755};
756
Armen Baloyan725b3582016-06-06 23:20:44 +0200757struct nvme_get_log_page_command {
758 __u8 opcode;
759 __u8 flags;
760 __u16 command_id;
761 __le32 nsid;
762 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200763 union nvme_data_ptr dptr;
Armen Baloyan725b3582016-06-06 23:20:44 +0200764 __u8 lid;
765 __u8 rsvd10;
766 __le16 numdl;
767 __le16 numdu;
768 __u16 rsvd11;
769 __le32 lpol;
770 __le32 lpou;
771 __u32 rsvd14[2];
772};
773
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200774/*
775 * Fabrics subcommands.
776 */
777enum nvmf_fabrics_opcode {
778 nvme_fabrics_command = 0x7f,
779};
780
781enum nvmf_capsule_command {
782 nvme_fabrics_type_property_set = 0x00,
783 nvme_fabrics_type_connect = 0x01,
784 nvme_fabrics_type_property_get = 0x04,
785};
786
787struct nvmf_common_command {
788 __u8 opcode;
789 __u8 resv1;
790 __u16 command_id;
791 __u8 fctype;
792 __u8 resv2[35];
793 __u8 ts[24];
794};
795
796/*
797 * The legal cntlid range a NVMe Target will provide.
798 * Note that cntlid of value 0 is considered illegal in the fabrics world.
799 * Devices based on earlier specs did not have the subsystem concept;
800 * therefore, those devices had their cntlid value set to 0 as a result.
801 */
802#define NVME_CNTLID_MIN 1
803#define NVME_CNTLID_MAX 0xffef
804#define NVME_CNTLID_DYNAMIC 0xffff
805
806#define MAX_DISC_LOGS 255
807
808/* Discovery log page entry */
809struct nvmf_disc_rsp_page_entry {
810 __u8 trtype;
811 __u8 adrfam;
Christoph Hellwiga446c082016-09-30 13:51:06 +0200812 __u8 subtype;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200813 __u8 treq;
814 __le16 portid;
815 __le16 cntlid;
816 __le16 asqsz;
817 __u8 resv8[22];
818 char trsvcid[NVMF_TRSVCID_SIZE];
819 __u8 resv64[192];
820 char subnqn[NVMF_NQN_FIELD_LEN];
821 char traddr[NVMF_TRADDR_SIZE];
822 union tsas {
823 char common[NVMF_TSAS_SIZE];
824 struct rdma {
825 __u8 qptype;
826 __u8 prtype;
827 __u8 cms;
828 __u8 resv3[5];
829 __u16 pkey;
830 __u8 resv10[246];
831 } rdma;
832 } tsas;
833};
834
835/* Discovery log page header */
836struct nvmf_disc_rsp_page_hdr {
837 __le64 genctr;
838 __le64 numrec;
839 __le16 recfmt;
840 __u8 resv14[1006];
841 struct nvmf_disc_rsp_page_entry entries[0];
842};
843
844struct nvmf_connect_command {
845 __u8 opcode;
846 __u8 resv1;
847 __u16 command_id;
848 __u8 fctype;
849 __u8 resv2[19];
850 union nvme_data_ptr dptr;
851 __le16 recfmt;
852 __le16 qid;
853 __le16 sqsize;
854 __u8 cattr;
855 __u8 resv3;
856 __le32 kato;
857 __u8 resv4[12];
858};
859
860struct nvmf_connect_data {
Christoph Hellwig8e412262017-05-17 09:54:27 +0200861 uuid_t hostid;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200862 __le16 cntlid;
863 char resv4[238];
864 char subsysnqn[NVMF_NQN_FIELD_LEN];
865 char hostnqn[NVMF_NQN_FIELD_LEN];
866 char resv5[256];
867};
868
869struct nvmf_property_set_command {
870 __u8 opcode;
871 __u8 resv1;
872 __u16 command_id;
873 __u8 fctype;
874 __u8 resv2[35];
875 __u8 attrib;
876 __u8 resv3[3];
877 __le32 offset;
878 __le64 value;
879 __u8 resv4[8];
880};
881
882struct nvmf_property_get_command {
883 __u8 opcode;
884 __u8 resv1;
885 __u16 command_id;
886 __u8 fctype;
887 __u8 resv2[35];
888 __u8 attrib;
889 __u8 resv3[3];
890 __le32 offset;
891 __u8 resv4[16];
892};
893
Helen Koikef9f38e32017-04-10 12:51:07 -0300894struct nvme_dbbuf {
895 __u8 opcode;
896 __u8 flags;
897 __u16 command_id;
898 __u32 rsvd1[5];
899 __le64 prp1;
900 __le64 prp2;
901 __u32 rsvd12[6];
902};
903
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200904struct nvme_command {
905 union {
906 struct nvme_common_command common;
907 struct nvme_rw_command rw;
908 struct nvme_identify identify;
909 struct nvme_features features;
910 struct nvme_create_cq create_cq;
911 struct nvme_create_sq create_sq;
912 struct nvme_delete_queue delete_queue;
913 struct nvme_download_firmware dlfw;
914 struct nvme_format_cmd format;
915 struct nvme_dsm_cmd dsm;
Chaitanya Kulkarni3b7c33b2016-11-30 12:29:00 -0800916 struct nvme_write_zeroes_cmd write_zeroes;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200917 struct nvme_abort_cmd abort;
Armen Baloyan725b3582016-06-06 23:20:44 +0200918 struct nvme_get_log_page_command get_log_page;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200919 struct nvmf_common_command fabrics;
920 struct nvmf_connect_command connect;
921 struct nvmf_property_set_command prop_set;
922 struct nvmf_property_get_command prop_get;
Helen Koikef9f38e32017-04-10 12:51:07 -0300923 struct nvme_dbbuf dbbuf;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200924 };
925};
926
Christoph Hellwig7a5abb42016-06-06 23:20:49 +0200927static inline bool nvme_is_write(struct nvme_command *cmd)
928{
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200929 /*
930 * What a mess...
931 *
932 * Why can't we simply have a Fabrics In and Fabrics out command?
933 */
934 if (unlikely(cmd->common.opcode == nvme_fabrics_command))
935 return cmd->fabrics.opcode & 1;
Christoph Hellwig7a5abb42016-06-06 23:20:49 +0200936 return cmd->common.opcode & 1;
937}
938
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200939enum {
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200940 /*
941 * Generic Command Status:
942 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200943 NVME_SC_SUCCESS = 0x0,
944 NVME_SC_INVALID_OPCODE = 0x1,
945 NVME_SC_INVALID_FIELD = 0x2,
946 NVME_SC_CMDID_CONFLICT = 0x3,
947 NVME_SC_DATA_XFER_ERROR = 0x4,
948 NVME_SC_POWER_LOSS = 0x5,
949 NVME_SC_INTERNAL = 0x6,
950 NVME_SC_ABORT_REQ = 0x7,
951 NVME_SC_ABORT_QUEUE = 0x8,
952 NVME_SC_FUSED_FAIL = 0x9,
953 NVME_SC_FUSED_MISSING = 0xa,
954 NVME_SC_INVALID_NS = 0xb,
955 NVME_SC_CMD_SEQ_ERROR = 0xc,
956 NVME_SC_SGL_INVALID_LAST = 0xd,
957 NVME_SC_SGL_INVALID_COUNT = 0xe,
958 NVME_SC_SGL_INVALID_DATA = 0xf,
959 NVME_SC_SGL_INVALID_METADATA = 0x10,
960 NVME_SC_SGL_INVALID_TYPE = 0x11,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200961
962 NVME_SC_SGL_INVALID_OFFSET = 0x16,
963 NVME_SC_SGL_INVALID_SUBTYPE = 0x17,
964
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200965 NVME_SC_LBA_RANGE = 0x80,
966 NVME_SC_CAP_EXCEEDED = 0x81,
967 NVME_SC_NS_NOT_READY = 0x82,
968 NVME_SC_RESERVATION_CONFLICT = 0x83,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200969
970 /*
971 * Command Specific Status:
972 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200973 NVME_SC_CQ_INVALID = 0x100,
974 NVME_SC_QID_INVALID = 0x101,
975 NVME_SC_QUEUE_SIZE = 0x102,
976 NVME_SC_ABORT_LIMIT = 0x103,
977 NVME_SC_ABORT_MISSING = 0x104,
978 NVME_SC_ASYNC_LIMIT = 0x105,
979 NVME_SC_FIRMWARE_SLOT = 0x106,
980 NVME_SC_FIRMWARE_IMAGE = 0x107,
981 NVME_SC_INVALID_VECTOR = 0x108,
982 NVME_SC_INVALID_LOG_PAGE = 0x109,
983 NVME_SC_INVALID_FORMAT = 0x10a,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200984 NVME_SC_FW_NEEDS_CONV_RESET = 0x10b,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200985 NVME_SC_INVALID_QUEUE = 0x10c,
986 NVME_SC_FEATURE_NOT_SAVEABLE = 0x10d,
987 NVME_SC_FEATURE_NOT_CHANGEABLE = 0x10e,
988 NVME_SC_FEATURE_NOT_PER_NS = 0x10f,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200989 NVME_SC_FW_NEEDS_SUBSYS_RESET = 0x110,
990 NVME_SC_FW_NEEDS_RESET = 0x111,
991 NVME_SC_FW_NEEDS_MAX_TIME = 0x112,
992 NVME_SC_FW_ACIVATE_PROHIBITED = 0x113,
993 NVME_SC_OVERLAPPING_RANGE = 0x114,
994 NVME_SC_NS_INSUFFICENT_CAP = 0x115,
995 NVME_SC_NS_ID_UNAVAILABLE = 0x116,
996 NVME_SC_NS_ALREADY_ATTACHED = 0x118,
997 NVME_SC_NS_IS_PRIVATE = 0x119,
998 NVME_SC_NS_NOT_ATTACHED = 0x11a,
999 NVME_SC_THIN_PROV_NOT_SUPP = 0x11b,
1000 NVME_SC_CTRL_LIST_INVALID = 0x11c,
Christoph Hellwigeb793e22016-06-13 16:45:25 +02001001
1002 /*
1003 * I/O Command Set Specific - NVM commands:
1004 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001005 NVME_SC_BAD_ATTRIBUTES = 0x180,
1006 NVME_SC_INVALID_PI = 0x181,
1007 NVME_SC_READ_ONLY = 0x182,
Chaitanya Kulkarni3b7c33b2016-11-30 12:29:00 -08001008 NVME_SC_ONCS_NOT_SUPPORTED = 0x183,
Christoph Hellwigeb793e22016-06-13 16:45:25 +02001009
1010 /*
1011 * I/O Command Set Specific - Fabrics commands:
1012 */
1013 NVME_SC_CONNECT_FORMAT = 0x180,
1014 NVME_SC_CONNECT_CTRL_BUSY = 0x181,
1015 NVME_SC_CONNECT_INVALID_PARAM = 0x182,
1016 NVME_SC_CONNECT_RESTART_DISC = 0x183,
1017 NVME_SC_CONNECT_INVALID_HOST = 0x184,
1018
1019 NVME_SC_DISCOVERY_RESTART = 0x190,
1020 NVME_SC_AUTH_REQUIRED = 0x191,
1021
1022 /*
1023 * Media and Data Integrity Errors:
1024 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001025 NVME_SC_WRITE_FAULT = 0x280,
1026 NVME_SC_READ_ERROR = 0x281,
1027 NVME_SC_GUARD_CHECK = 0x282,
1028 NVME_SC_APPTAG_CHECK = 0x283,
1029 NVME_SC_REFTAG_CHECK = 0x284,
1030 NVME_SC_COMPARE_FAILED = 0x285,
1031 NVME_SC_ACCESS_DENIED = 0x286,
Christoph Hellwiga446c082016-09-30 13:51:06 +02001032 NVME_SC_UNWRITTEN_BLOCK = 0x287,
Christoph Hellwigeb793e22016-06-13 16:45:25 +02001033
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001034 NVME_SC_DNR = 0x4000,
James Smartcba3bdf2016-12-02 00:28:39 -08001035
1036
1037 /*
1038 * FC Transport-specific error status values for NVME commands
1039 *
1040 * Transport-specific status code values must be in the range 0xB0..0xBF
1041 */
1042
1043 /* Generic FC failure - catchall */
1044 NVME_SC_FC_TRANSPORT_ERROR = 0x00B0,
1045
1046 /* I/O failure due to FC ABTS'd */
1047 NVME_SC_FC_TRANSPORT_ABORTED = 0x00B1,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001048};
1049
1050struct nvme_completion {
Christoph Hellwigeb793e22016-06-13 16:45:25 +02001051 /*
1052 * Used by Admin and Fabrics commands to return data:
1053 */
Christoph Hellwigd49187e2016-11-10 07:32:33 -08001054 union nvme_result {
1055 __le16 u16;
1056 __le32 u32;
1057 __le64 u64;
1058 } result;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001059 __le16 sq_head; /* how much of this queue may be reclaimed */
1060 __le16 sq_id; /* submission queue that generated this entry */
1061 __u16 command_id; /* of the command which completed */
1062 __le16 status; /* did the command fail, and if so, why? */
1063};
1064
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001065#define NVME_VS(major, minor, tertiary) \
1066 (((major) << 16) | ((minor) << 8) | (tertiary))
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001067
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001068#endif /* _LINUX_NVME_H */