blob: 78f72c34438aaabd7be9f94386a4e093689a2906 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#ifndef __iwl_trans_int_pcie_h__
30#define __iwl_trans_int_pcie_h__
31
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070032#include <linux/spinlock.h>
33#include <linux/interrupt.h>
34#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080035#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070036#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070037#include <linux/timer.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070038
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070039#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070040#include "iwl-csr.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070041#include "iwl-trans.h"
42#include "iwl-debug.h"
43#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020044#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070045
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070046struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070047
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070048/*This file includes the declaration that are internal to the
49 * trans_pcie layer */
50
Johannes Berg48a2d662012-03-05 11:24:39 -080051struct iwl_rx_mem_buffer {
52 dma_addr_t page_dma;
53 struct page *page;
54 struct list_head list;
55};
56
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070057/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070058 * struct isr_statistics - interrupt statistics
59 *
60 */
61struct isr_statistics {
62 u32 hw;
63 u32 sw;
64 u32 err_code;
65 u32 sch;
66 u32 alive;
67 u32 rfkill;
68 u32 ctkill;
69 u32 wakeup;
70 u32 rx;
71 u32 tx;
72 u32 unhandled;
73};
74
75/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020076 * struct iwl_rxq - Rx queue
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070077 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
78 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
79 * @pool:
80 * @queue:
81 * @read: Shared index to newest available Rx buffer
82 * @write: Shared index to oldest written Rx packet
83 * @free_count: Number of pre-allocated buffers in rx_free
84 * @write_actual:
85 * @rx_free: list of free SKBs for use
86 * @rx_used: List of Rx buffers with no SKB
87 * @need_update: flag to indicate we need to update read/write index
88 * @rb_stts: driver's pointer to receive buffer status
89 * @rb_stts_dma: bus address of receive buffer status
90 * @lock:
91 *
92 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
93 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020094struct iwl_rxq {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070095 __le32 *bd;
96 dma_addr_t bd_dma;
97 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
98 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
99 u32 read;
100 u32 write;
101 u32 free_count;
102 u32 write_actual;
103 struct list_head rx_free;
104 struct list_head rx_used;
Johannes Berg5d63f922014-02-27 11:20:07 +0100105 bool need_update;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700106 struct iwl_rb_status *rb_stts;
107 dma_addr_t rb_stts_dma;
108 spinlock_t lock;
109};
110
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700111struct iwl_dma_ptr {
112 dma_addr_t dma;
113 void *addr;
114 size_t size;
115};
116
Johannes Bergbffc66c2012-03-05 11:24:42 -0800117/**
118 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
119 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800120 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200121static inline int iwl_queue_inc_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800122{
Johannes Berg83f32a42014-04-24 09:57:40 +0200123 return ++index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800124}
125
126/**
127 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
128 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800129 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200130static inline int iwl_queue_dec_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800131{
Johannes Berg83f32a42014-04-24 09:57:40 +0200132 return --index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800133}
134
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700135struct iwl_cmd_meta {
136 /* only for SYNC commands, iff the reply skb is wanted */
137 struct iwl_host_cmd *source;
Johannes Bergc14c7372012-04-16 14:48:08 -0700138 u32 flags;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700139};
140
141/*
142 * Generic queue structure
143 *
144 * Contains common data for Rx and Tx queues.
145 *
Johannes Berg83f32a42014-04-24 09:57:40 +0200146 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
147 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700148 * there might be HW changes in the future). For the normal TX
149 * queues, n_window, which is the size of the software queue data
150 * is also 256; however, for the command queue, n_window is only
151 * 32 since we don't need so many commands pending. Since the HW
Johannes Berg83f32a42014-04-24 09:57:40 +0200152 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result,
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700153 * the software buffers (in the variables @meta, @txb in struct
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200154 * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
155 * the same struct) have 256.
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700156 * This means that we end up with the following:
157 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
158 * SW entries: | 0 | ... | 31 |
159 * where N is a number between 0 and 7. This means that the SW
160 * data is a window overlayed over the HW queue.
161 */
162struct iwl_queue {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700163 int write_ptr; /* 1-st empty entry (index) host_w*/
164 int read_ptr; /* last used entry (index) host_r*/
165 /* use for monitoring and recovering the stuck queue */
166 dma_addr_t dma_addr; /* physical addr for BD's */
167 int n_window; /* safe queue window */
168 u32 id;
169 int low_mark; /* low watermark, resume queue if free
170 * space more than this */
171 int high_mark; /* high watermark, stop queue if free
172 * space less than this */
173};
174
Johannes Bergbf8440e2012-03-19 17:12:06 +0100175#define TFD_TX_CMD_SLOTS 256
176#define TFD_CMD_SLOTS 32
177
Johannes Berg8a964f42013-02-25 16:01:34 +0100178/*
179 * The FH will write back to the first TB only, so we need
180 * to copy some data into the buffer regardless of whether
Johannes Berg38c0f3342013-02-27 13:18:50 +0100181 * it should be mapped or not. This indicates how big the
182 * first TB must be to include the scratch buffer. Since
183 * the scratch is 4 bytes at offset 12, it's 16 now. If we
184 * make it bigger then allocations will be bigger and copy
185 * slower, so that's probably not useful.
Johannes Berg8a964f42013-02-25 16:01:34 +0100186 */
Johannes Berg38c0f3342013-02-27 13:18:50 +0100187#define IWL_HCMD_SCRATCHBUF_SIZE 16
Johannes Berg8a964f42013-02-25 16:01:34 +0100188
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200189struct iwl_pcie_txq_entry {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100190 struct iwl_device_cmd *cmd;
191 struct sk_buff *skb;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200192 /* buffer to free after command completes */
193 const void *free_buf;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100194 struct iwl_cmd_meta meta;
195};
196
Johannes Berg38c0f3342013-02-27 13:18:50 +0100197struct iwl_pcie_txq_scratch_buf {
198 struct iwl_cmd_header hdr;
199 u8 buf[8];
200 __le32 scratch;
201};
202
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700203/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200204 * struct iwl_txq - Tx Queue for DMA
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700205 * @q: generic Rx/Tx queue descriptor
Johannes Bergbf8440e2012-03-19 17:12:06 +0100206 * @tfds: transmit frame descriptors (DMA memory)
Johannes Berg38c0f3342013-02-27 13:18:50 +0100207 * @scratchbufs: start of command headers, including scratch buffers, for
208 * the writeback -- this is DMA memory and an array holding one buffer
209 * for each command on the queue
210 * @scratchbufs_dma: DMA address for the scratchbufs start
Johannes Bergbf8440e2012-03-19 17:12:06 +0100211 * @entries: transmit entries (driver state)
212 * @lock: queue lock
213 * @stuck_timer: timer that fires if queue gets stuck
214 * @trans_pcie: pointer back to transport (for timer)
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700215 * @need_update: indicates need to update read/write index
Johannes Bergbf8440e2012-03-19 17:12:06 +0100216 * @active: stores if queue is active
Johannes Berg68972c42013-06-11 19:05:27 +0200217 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700218 *
219 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
220 * descriptors) and required locking structures.
221 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200222struct iwl_txq {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700223 struct iwl_queue q;
224 struct iwl_tfd *tfds;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100225 struct iwl_pcie_txq_scratch_buf *scratchbufs;
226 dma_addr_t scratchbufs_dma;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200227 struct iwl_pcie_txq_entry *entries;
Johannes Berg015c15e2012-03-05 11:24:24 -0800228 spinlock_t lock;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700229 struct timer_list stuck_timer;
230 struct iwl_trans_pcie *trans_pcie;
Johannes Berg43aa6162014-02-27 14:24:36 +0100231 bool need_update;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700232 u8 active;
Johannes Berg68972c42013-06-11 19:05:27 +0200233 bool ampdu;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700234};
235
Johannes Berg38c0f3342013-02-27 13:18:50 +0100236static inline dma_addr_t
237iwl_pcie_get_scratchbuf_dma(struct iwl_txq *txq, int idx)
238{
239 return txq->scratchbufs_dma +
240 sizeof(struct iwl_pcie_txq_scratch_buf) * idx;
241}
242
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700243/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700244 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700245 * @rxq: all the RX queue data
246 * @rx_replenish: work that will be called when buffers need to be allocated
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700247 * @drv - pointer to iwl_drv
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700248 * @trans: pointer to the generic transport area
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700249 * @scd_base_addr: scheduler sram base address in SRAM
250 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700251 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800252 * @pci_dev: basic pci-network driver stuff
253 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800254 * @ucode_write_complete: indicates that the ucode has been copied.
255 * @ucode_write_waitq: wait queue for uCode load
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800256 * @cmd_queue - command queue number
Johannes Bergb2cf4102012-04-09 17:46:51 -0700257 * @rx_buf_size_8k: 8 kB RX buffer size
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200258 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
Johannes Bergb2cf4102012-04-09 17:46:51 -0700259 * @rx_page_order: page order for receive buffer size
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700260 * @wd_timeout: queue watchdog timeout (jiffies)
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200261 * @reg_lock: protect hw register access
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200262 * @cmd_in_flight: true when we have a host command in flight
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300263 * @fw_mon_phys: physical address of the buffer for the firmware monitor
264 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
265 * @fw_mon_size: size of the buffer for the firmware monitor
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700266 */
267struct iwl_trans_pcie {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200268 struct iwl_rxq rxq;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700269 struct work_struct rx_replenish;
270 struct iwl_trans *trans;
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700271 struct iwl_drv *drv;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700272
Johannes Bergf14d6b32014-03-21 13:30:03 +0100273 struct net_device napi_dev;
274 struct napi_struct napi;
275
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700276 /* INT ICT Table */
277 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700278 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700279 int ict_index;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700280 bool use_ict;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700281 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700282
Johannes Berg7b114882012-02-05 13:55:11 -0800283 spinlock_t irq_lock;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700284 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700285 u32 scd_base_addr;
286 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700287 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700288
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200289 struct iwl_txq *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700290 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700291 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800292
293 /* PCI bus related data */
294 struct pci_dev *pci_dev;
295 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800296
297 bool ucode_write_complete;
298 wait_queue_head_t ucode_write_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200299 wait_queue_head_t wait_command_queue;
300
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800301 u8 cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300302 u8 cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800303 u8 n_no_reclaim_cmds;
304 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Johannes Bergb2cf4102012-04-09 17:46:51 -0700305
306 bool rx_buf_size_8k;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200307 bool bc_table_dword;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700308 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700309
Johannes Berge5209262014-01-20 23:38:59 +0100310 const char *const *command_names;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700311
312 /* queue watchdog */
313 unsigned long wd_timeout;
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200314
315 /*protect hw register */
316 spinlock_t reg_lock;
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200317 bool cmd_in_flight;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300318
319 dma_addr_t fw_mon_phys;
320 struct page *fw_mon_page;
321 u32 fw_mon_size;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700322};
323
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700324#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
325 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
326
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700327static inline struct iwl_trans *
328iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
329{
330 return container_of((void *)trans_pcie, struct iwl_trans,
331 trans_specific);
332}
333
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200334/*
335 * Convention: trans API functions: iwl_trans_pcie_XXX
336 * Other functions: iwl_pcie_XXX
337 */
Johannes Bergd1ff5252012-04-12 06:24:30 -0700338struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
339 const struct pci_device_id *ent,
340 const struct iwl_cfg *cfg);
341void iwl_trans_pcie_free(struct iwl_trans *trans);
342
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700343/*****************************************************
344* RX
345******************************************************/
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200346int iwl_pcie_rx_init(struct iwl_trans *trans);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100347irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200348int iwl_pcie_rx_stop(struct iwl_trans *trans);
349void iwl_pcie_rx_free(struct iwl_trans *trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700350
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700351/*****************************************************
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200352* ICT - interrupt handling
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700353******************************************************/
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +0200354irqreturn_t iwl_pcie_isr(int irq, void *data);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200355int iwl_pcie_alloc_ict(struct iwl_trans *trans);
356void iwl_pcie_free_ict(struct iwl_trans *trans);
357void iwl_pcie_reset_ict(struct iwl_trans *trans);
358void iwl_pcie_disable_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700359
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700360/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700361* TX / HCMD
362******************************************************/
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200363int iwl_pcie_tx_init(struct iwl_trans *trans);
364void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
365int iwl_pcie_tx_stop(struct iwl_trans *trans);
366void iwl_pcie_tx_free(struct iwl_trans *trans);
367void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo,
368 int sta_id, int tid, int frame_limit, u16 ssn);
369void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue);
370int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
371 struct iwl_device_cmd *dev_cmd, int txq_id);
Johannes Bergea68f462014-02-27 14:36:55 +0100372void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200373int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200374void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
375 struct iwl_rx_cmd_buffer *rxb, int handler_status);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200376void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
377 struct sk_buff_head *skbs);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100378void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);
379
Johannes Berg4d075002014-04-24 10:41:31 +0200380static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
381{
382 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
383
384 return le16_to_cpu(tb->hi_n_len) >> 4;
385}
386
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700387/*****************************************************
388* Error handling
389******************************************************/
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200390void iwl_pcie_dump_csr(struct iwl_trans *trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700391
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700392/*****************************************************
393* Helpers
394******************************************************/
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700395static inline void iwl_disable_interrupts(struct iwl_trans *trans)
396{
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200397 clear_bit(STATUS_INT_ENABLED, &trans->status);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700398
399 /* disable interrupts from uCode/NIC to host */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200400 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700401
402 /* acknowledge/clear/reset any interrupts still pending
403 * from uCode or flow handler (Rx/Tx DMA) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200404 iwl_write32(trans, CSR_INT, 0xffffffff);
405 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700406 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
407}
408
409static inline void iwl_enable_interrupts(struct iwl_trans *trans)
410{
Don Fry83626402012-03-07 09:52:37 -0800411 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700412
413 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200414 set_bit(STATUS_INT_ENABLED, &trans->status);
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200415 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200416 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700417}
418
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800419static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
420{
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200421 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
422
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800423 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200424 trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
425 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800426}
427
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700428static inline void iwl_wake_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200429 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700430{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700431 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700432
Johannes Berg9eae88f2012-03-15 13:26:52 -0700433 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
434 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
435 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800436 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700437}
438
439static inline void iwl_stop_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200440 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700441{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700442 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700443
Johannes Berg9eae88f2012-03-15 13:26:52 -0700444 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
445 iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
446 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
447 } else
448 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
449 txq->q.id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700450}
451
Emmanuel Grumbach6ca6ebc2012-11-14 23:38:08 +0200452static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700453{
454 return q->write_ptr >= q->read_ptr ?
455 (i >= q->read_ptr && i < q->write_ptr) :
456 !(i < q->read_ptr && i >= q->write_ptr);
457}
458
459static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
460{
461 return index & (q->n_window - 1);
462}
463
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200464static inline const char *get_cmd_string(struct iwl_trans_pcie *trans_pcie,
465 u8 cmd)
Johannes Bergd9fb6462012-03-26 08:23:39 -0700466{
467 if (!trans_pcie->command_names || !trans_pcie->command_names[cmd])
468 return "UNKNOWN";
469 return trans_pcie->command_names[cmd];
470}
471
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200472static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
473{
474 return !(iwl_read32(trans, CSR_GP_CNTRL) &
475 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
476}
477
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200478static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
479 u32 reg, u32 mask, u32 value)
480{
481 u32 v;
482
483#ifdef CONFIG_IWLWIFI_DEBUG
484 WARN_ON_ONCE(value & ~mask);
485#endif
486
487 v = iwl_read32(trans, reg);
488 v &= ~mask;
489 v |= value;
490 iwl_write32(trans, reg, v);
491}
492
493static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
494 u32 reg, u32 mask)
495{
496 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
497}
498
499static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
500 u32 reg, u32 mask)
501{
502 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
503}
504
Johannes Berg14cfca72014-02-25 20:50:53 +0100505void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);
506
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700507#endif /* __iwl_trans_int_pcie_h__ */