Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 2 | * arch/powerpc/sysdev/dart_iommu.c |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
Olof Johansson | 91f1448 | 2005-11-21 02:12:32 -0600 | [diff] [blame] | 4 | * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 5 | * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>, |
| 6 | * IBM Corporation |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * |
| 8 | * Based on pSeries_iommu.c: |
| 9 | * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation |
Olof Johansson | 91f1448 | 2005-11-21 02:12:32 -0600 | [diff] [blame] | 10 | * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | * |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 12 | * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | * |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 14 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | * This program is free software; you can redistribute it and/or modify |
| 16 | * it under the terms of the GNU General Public License as published by |
| 17 | * the Free Software Foundation; either version 2 of the License, or |
| 18 | * (at your option) any later version. |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 19 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | * This program is distributed in the hope that it will be useful, |
| 21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 23 | * GNU General Public License for more details. |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 24 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | * You should have received a copy of the GNU General Public License |
| 26 | * along with this program; if not, write to the Free Software |
| 27 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 28 | */ |
| 29 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/init.h> |
| 31 | #include <linux/types.h> |
| 32 | #include <linux/slab.h> |
| 33 | #include <linux/mm.h> |
| 34 | #include <linux/spinlock.h> |
| 35 | #include <linux/string.h> |
| 36 | #include <linux/pci.h> |
| 37 | #include <linux/dma-mapping.h> |
| 38 | #include <linux/vmalloc.h> |
| 39 | #include <asm/io.h> |
| 40 | #include <asm/prom.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | #include <asm/iommu.h> |
| 42 | #include <asm/pci-bridge.h> |
| 43 | #include <asm/machdep.h> |
| 44 | #include <asm/abs_addr.h> |
| 45 | #include <asm/cacheflush.h> |
| 46 | #include <asm/lmb.h> |
Stephen Rothwell | d387899 | 2005-09-28 02:50:25 +1000 | [diff] [blame] | 47 | #include <asm/ppc-pci.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | |
David Gibson | 9933f29 | 2005-11-02 15:13:20 +1100 | [diff] [blame] | 49 | #include "dart.h" |
| 50 | |
Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 51 | extern int iommu_is_off; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | extern int iommu_force_on; |
| 53 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | /* Physical base address and size of the DART table */ |
| 55 | unsigned long dart_tablebase; /* exported to htab_initialize */ |
| 56 | static unsigned long dart_tablesize; |
| 57 | |
| 58 | /* Virtual base address of the DART table */ |
| 59 | static u32 *dart_vbase; |
| 60 | |
| 61 | /* Mapped base address for the dart */ |
Al Viro | 6fa2ffe | 2006-02-01 07:28:02 -0500 | [diff] [blame] | 62 | static unsigned int __iomem *dart; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | |
| 64 | /* Dummy val that entries are set to when unused */ |
| 65 | static unsigned int dart_emptyval; |
| 66 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 67 | static struct iommu_table iommu_table_dart; |
| 68 | static int iommu_table_dart_inited; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | static int dart_dirty; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 70 | static int dart_is_u4; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | |
| 72 | #define DBG(...) |
| 73 | |
| 74 | static inline void dart_tlb_invalidate_all(void) |
| 75 | { |
| 76 | unsigned long l = 0; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 77 | unsigned int reg, inv_bit; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | unsigned long limit; |
| 79 | |
| 80 | DBG("dart: flush\n"); |
| 81 | |
| 82 | /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the |
| 83 | * control register and wait for it to clear. |
| 84 | * |
| 85 | * Gotcha: Sometimes, the DART won't detect that the bit gets |
| 86 | * set. If so, clear it and set it again. |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 87 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | |
| 89 | limit = 0; |
| 90 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 91 | inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | retry: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | l = 0; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 94 | reg = DART_IN(DART_CNTL); |
| 95 | reg |= inv_bit; |
| 96 | DART_OUT(DART_CNTL, reg); |
| 97 | |
| 98 | while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | l++; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 100 | if (l == (1L << limit)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | if (limit < 4) { |
| 102 | limit++; |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 103 | reg = DART_IN(DART_CNTL); |
| 104 | reg &= ~inv_bit; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 105 | DART_OUT(DART_CNTL, reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | goto retry; |
| 107 | } else |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 108 | panic("DART: TLB did not flush after waiting a long " |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | "time. Buggy U3 ?"); |
| 110 | } |
| 111 | } |
| 112 | |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 113 | static inline void dart_tlb_invalidate_one(unsigned long bus_rpn) |
| 114 | { |
| 115 | unsigned int reg; |
| 116 | unsigned int l, limit; |
| 117 | |
| 118 | reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE | |
| 119 | (bus_rpn & DART_CNTL_U4_IONE_MASK); |
| 120 | DART_OUT(DART_CNTL, reg); |
| 121 | |
| 122 | limit = 0; |
| 123 | wait_more: |
| 124 | l = 0; |
| 125 | while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) { |
| 126 | rmb(); |
| 127 | l++; |
| 128 | } |
| 129 | |
| 130 | if (l == (1L << limit)) { |
| 131 | if (limit < 4) { |
| 132 | limit++; |
| 133 | goto wait_more; |
| 134 | } else |
| 135 | panic("DART: TLB did not flush after waiting a long " |
| 136 | "time. Buggy U4 ?"); |
| 137 | } |
| 138 | } |
| 139 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | static void dart_flush(struct iommu_table *tbl) |
| 141 | { |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 142 | if (dart_dirty) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 | dart_tlb_invalidate_all(); |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 144 | dart_dirty = 0; |
| 145 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | } |
| 147 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 148 | static void dart_build(struct iommu_table *tbl, long index, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | long npages, unsigned long uaddr, |
| 150 | enum dma_data_direction direction) |
| 151 | { |
| 152 | unsigned int *dp; |
| 153 | unsigned int rpn; |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 154 | long l; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | |
| 156 | DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr); |
| 157 | |
Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 158 | index <<= DART_PAGE_FACTOR; |
| 159 | npages <<= DART_PAGE_FACTOR; |
| 160 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | dp = ((unsigned int*)tbl->it_base) + index; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 162 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | /* On U3, all memory is contigous, so we can move this |
| 164 | * out of the loop. |
| 165 | */ |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 166 | l = npages; |
| 167 | while (l--) { |
Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 168 | rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 | |
| 170 | *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK); |
| 171 | |
Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 172 | uaddr += DART_PAGE_SIZE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | } |
| 174 | |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 175 | if (dart_is_u4) { |
| 176 | rpn = index; |
| 177 | mb(); /* make sure all updates have reached memory */ |
| 178 | while (npages--) |
| 179 | dart_tlb_invalidate_one(rpn++); |
| 180 | } else { |
| 181 | dart_dirty = 1; |
| 182 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | } |
| 184 | |
| 185 | |
| 186 | static void dart_free(struct iommu_table *tbl, long index, long npages) |
| 187 | { |
| 188 | unsigned int *dp; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 189 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | /* We don't worry about flushing the TLB cache. The only drawback of |
| 191 | * not doing it is that we won't catch buggy device drivers doing |
| 192 | * bad DMAs, but then no 32-bit architecture ever does either. |
| 193 | */ |
| 194 | |
| 195 | DBG("dart: free at: %lx, %lx\n", index, npages); |
| 196 | |
Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 197 | index <<= DART_PAGE_FACTOR; |
| 198 | npages <<= DART_PAGE_FACTOR; |
| 199 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | dp = ((unsigned int *)tbl->it_base) + index; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 201 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | while (npages--) |
| 203 | *(dp++) = dart_emptyval; |
| 204 | } |
| 205 | |
| 206 | |
| 207 | static int dart_init(struct device_node *dart_node) |
| 208 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | unsigned int i; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 210 | unsigned long tmp, base, size; |
| 211 | struct resource r; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | |
| 213 | if (dart_tablebase == 0 || dart_tablesize == 0) { |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 214 | printk(KERN_INFO "DART: table not allocated, using " |
| 215 | "direct DMA\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 216 | return -ENODEV; |
| 217 | } |
| 218 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 219 | if (of_address_to_resource(dart_node, 0, &r)) |
| 220 | panic("DART: can't get register base ! "); |
| 221 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 | /* Make sure nothing from the DART range remains in the CPU cache |
| 223 | * from a previous mapping that existed before the kernel took |
| 224 | * over |
| 225 | */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 226 | flush_dcache_phys_range(dart_tablebase, |
| 227 | dart_tablebase + dart_tablesize); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | |
| 229 | /* Allocate a spare page to map all invalid DART pages. We need to do |
| 230 | * that to work around what looks like a problem with the HT bridge |
| 231 | * prefetching into invalid pages and corrupting data |
| 232 | */ |
Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 233 | tmp = lmb_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE); |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 234 | dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) & |
| 235 | DARTMAP_RPNMASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 237 | /* Map in DART registers */ |
| 238 | dart = ioremap(r.start, r.end - r.start + 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | if (dart == NULL) |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 240 | panic("DART: Cannot map registers!"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 242 | /* Map in DART table */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize); |
| 244 | |
| 245 | /* Fill initial table */ |
| 246 | for (i = 0; i < dart_tablesize/4; i++) |
| 247 | dart_vbase[i] = dart_emptyval; |
| 248 | |
| 249 | /* Initialize DART with table base and enable it. */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 250 | base = dart_tablebase >> DART_PAGE_SHIFT; |
| 251 | size = dart_tablesize >> DART_PAGE_SHIFT; |
| 252 | if (dart_is_u4) { |
Benjamin Herrenschmidt | 56c8eae | 2005-12-19 16:49:07 +1100 | [diff] [blame] | 253 | size &= DART_SIZE_U4_SIZE_MASK; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 254 | DART_OUT(DART_BASE_U4, base); |
| 255 | DART_OUT(DART_SIZE_U4, size); |
| 256 | DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE); |
| 257 | } else { |
Benjamin Herrenschmidt | 56c8eae | 2005-12-19 16:49:07 +1100 | [diff] [blame] | 258 | size &= DART_CNTL_U3_SIZE_MASK; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 259 | DART_OUT(DART_CNTL, |
| 260 | DART_CNTL_U3_ENABLE | |
| 261 | (base << DART_CNTL_U3_BASE_SHIFT) | |
| 262 | (size << DART_CNTL_U3_SIZE_SHIFT)); |
| 263 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 264 | |
| 265 | /* Invalidate DART to get rid of possible stale TLBs */ |
| 266 | dart_tlb_invalidate_all(); |
| 267 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 268 | printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n", |
| 269 | dart_is_u4 ? "U4" : "U3"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 270 | |
| 271 | return 0; |
| 272 | } |
| 273 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 274 | static void iommu_table_dart_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | { |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 276 | iommu_table_dart.it_busno = 0; |
| 277 | iommu_table_dart.it_offset = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | /* it_size is in number of entries */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 279 | iommu_table_dart.it_size = (dart_tablesize / sizeof(u32)) >> DART_PAGE_FACTOR; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | |
| 281 | /* Initialize the common IOMMU code */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 282 | iommu_table_dart.it_base = (unsigned long)dart_vbase; |
| 283 | iommu_table_dart.it_index = 0; |
| 284 | iommu_table_dart.it_blocksize = 1; |
Anton Blanchard | ca1588e | 2006-06-10 20:58:08 +1000 | [diff] [blame] | 285 | iommu_init_table(&iommu_table_dart, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 286 | |
| 287 | /* Reserve the last page of the DART to avoid possible prefetch |
| 288 | * past the DART mapped area |
| 289 | */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 290 | set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | } |
| 292 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 293 | static void iommu_dev_setup_dart(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | { |
| 295 | struct device_node *dn; |
| 296 | |
| 297 | /* We only have one iommu table on the mac for now, which makes |
| 298 | * things simple. Setup all PCI devices to point to this table |
| 299 | * |
| 300 | * We must use pci_device_to_OF_node() to make sure that |
| 301 | * we get the real "final" pointer to the device in the |
| 302 | * pci_dev sysdata and not the temporary PHB one |
| 303 | */ |
| 304 | dn = pci_device_to_OF_node(dev); |
| 305 | |
| 306 | if (dn) |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 307 | PCI_DN(dn)->iommu_table = &iommu_table_dart; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 | } |
| 309 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 310 | static void iommu_bus_setup_dart(struct pci_bus *bus) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 | { |
| 312 | struct device_node *dn; |
| 313 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 314 | if (!iommu_table_dart_inited) { |
| 315 | iommu_table_dart_inited = 1; |
| 316 | iommu_table_dart_setup(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | } |
| 318 | |
| 319 | dn = pci_bus_to_OF_node(bus); |
| 320 | |
| 321 | if (dn) |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 322 | PCI_DN(dn)->iommu_table = &iommu_table_dart; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 | } |
| 324 | |
| 325 | static void iommu_dev_setup_null(struct pci_dev *dev) { } |
| 326 | static void iommu_bus_setup_null(struct pci_bus *bus) { } |
| 327 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 328 | void iommu_init_early_dart(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | { |
| 330 | struct device_node *dn; |
| 331 | |
| 332 | /* Find the DART in the device-tree */ |
| 333 | dn = of_find_compatible_node(NULL, "dart", "u3-dart"); |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 334 | if (dn == NULL) { |
| 335 | dn = of_find_compatible_node(NULL, "dart", "u4-dart"); |
| 336 | if (dn == NULL) |
| 337 | goto bail; |
| 338 | dart_is_u4 = 1; |
| 339 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | |
| 341 | /* Setup low level TCE operations for the core IOMMU code */ |
| 342 | ppc_md.tce_build = dart_build; |
| 343 | ppc_md.tce_free = dart_free; |
| 344 | ppc_md.tce_flush = dart_flush; |
| 345 | |
| 346 | /* Initialize the DART HW */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 347 | if (dart_init(dn) == 0) { |
| 348 | ppc_md.iommu_dev_setup = iommu_dev_setup_dart; |
| 349 | ppc_md.iommu_bus_setup = iommu_bus_setup_dart; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | |
| 351 | /* Setup pci_dma ops */ |
| 352 | pci_iommu_init(); |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 353 | |
| 354 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 | } |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 356 | |
| 357 | bail: |
| 358 | /* If init failed, use direct iommu and null setup functions */ |
| 359 | ppc_md.iommu_dev_setup = iommu_dev_setup_null; |
| 360 | ppc_md.iommu_bus_setup = iommu_bus_setup_null; |
| 361 | |
| 362 | /* Setup pci_dma ops */ |
| 363 | pci_direct_iommu_init(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | } |
| 365 | |
| 366 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 367 | void __init alloc_dart_table(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 368 | { |
Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 369 | /* Only reserve DART space if machine has more than 1GB of RAM |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | * or if requested with iommu=on on cmdline. |
Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 371 | * |
| 372 | * 1GB of RAM is picked as limit because some default devices |
| 373 | * (i.e. Airport Extreme) have 30 bit address range limits. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 | */ |
Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 375 | |
| 376 | if (iommu_is_off) |
| 377 | return; |
| 378 | |
| 379 | if (!iommu_force_on && lmb_end_of_DRAM() <= 0x40000000ull) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 380 | return; |
| 381 | |
| 382 | /* 512 pages (2MB) is max DART tablesize. */ |
| 383 | dart_tablesize = 1UL << 21; |
| 384 | /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we |
| 385 | * will blow up an entire large page anyway in the kernel mapping |
| 386 | */ |
| 387 | dart_tablebase = (unsigned long) |
| 388 | abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L)); |
| 389 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 390 | printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 391 | } |