blob: e32fadde1f7746c92c1231a6161fa949de3a534f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11002 * arch/powerpc/sysdev/dart_iommu.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Olof Johansson91f14482005-11-21 02:12:32 -06004 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11005 * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
6 * IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Based on pSeries_iommu.c:
9 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
Olof Johansson91f14482005-11-21 02:12:32 -060010 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110012 * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110014 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110019 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110024 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/init.h>
31#include <linux/types.h>
32#include <linux/slab.h>
33#include <linux/mm.h>
34#include <linux/spinlock.h>
35#include <linux/string.h>
36#include <linux/pci.h>
37#include <linux/dma-mapping.h>
38#include <linux/vmalloc.h>
39#include <asm/io.h>
40#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/iommu.h>
42#include <asm/pci-bridge.h>
43#include <asm/machdep.h>
44#include <asm/abs_addr.h>
45#include <asm/cacheflush.h>
46#include <asm/lmb.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100047#include <asm/ppc-pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
David Gibson9933f292005-11-02 15:13:20 +110049#include "dart.h"
50
Olof Johansson28897732006-04-12 21:52:33 -050051extern int iommu_is_off;
Linus Torvalds1da177e2005-04-16 15:20:36 -070052extern int iommu_force_on;
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* Physical base address and size of the DART table */
55unsigned long dart_tablebase; /* exported to htab_initialize */
56static unsigned long dart_tablesize;
57
58/* Virtual base address of the DART table */
59static u32 *dart_vbase;
60
61/* Mapped base address for the dart */
Al Viro6fa2ffe2006-02-01 07:28:02 -050062static unsigned int __iomem *dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64/* Dummy val that entries are set to when unused */
65static unsigned int dart_emptyval;
66
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110067static struct iommu_table iommu_table_dart;
68static int iommu_table_dart_inited;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069static int dart_dirty;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110070static int dart_is_u4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72#define DBG(...)
73
74static inline void dart_tlb_invalidate_all(void)
75{
76 unsigned long l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110077 unsigned int reg, inv_bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 unsigned long limit;
79
80 DBG("dart: flush\n");
81
82 /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
83 * control register and wait for it to clear.
84 *
85 * Gotcha: Sometimes, the DART won't detect that the bit gets
86 * set. If so, clear it and set it again.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110087 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 limit = 0;
90
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110091 inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092retry:
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110094 reg = DART_IN(DART_CNTL);
95 reg |= inv_bit;
96 DART_OUT(DART_CNTL, reg);
97
98 while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 l++;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100100 if (l == (1L << limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 if (limit < 4) {
102 limit++;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700103 reg = DART_IN(DART_CNTL);
104 reg &= ~inv_bit;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100105 DART_OUT(DART_CNTL, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 goto retry;
107 } else
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100108 panic("DART: TLB did not flush after waiting a long "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 "time. Buggy U3 ?");
110 }
111}
112
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700113static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
114{
115 unsigned int reg;
116 unsigned int l, limit;
117
118 reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
119 (bus_rpn & DART_CNTL_U4_IONE_MASK);
120 DART_OUT(DART_CNTL, reg);
121
122 limit = 0;
123wait_more:
124 l = 0;
125 while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
126 rmb();
127 l++;
128 }
129
130 if (l == (1L << limit)) {
131 if (limit < 4) {
132 limit++;
133 goto wait_more;
134 } else
135 panic("DART: TLB did not flush after waiting a long "
136 "time. Buggy U4 ?");
137 }
138}
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140static void dart_flush(struct iommu_table *tbl)
141{
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700142 if (dart_dirty) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 dart_tlb_invalidate_all();
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700144 dart_dirty = 0;
145 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146}
147
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100148static void dart_build(struct iommu_table *tbl, long index,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 long npages, unsigned long uaddr,
150 enum dma_data_direction direction)
151{
152 unsigned int *dp;
153 unsigned int rpn;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700154 long l;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
156 DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
157
Olof Johanssond0035c622005-09-20 13:46:44 +1000158 index <<= DART_PAGE_FACTOR;
159 npages <<= DART_PAGE_FACTOR;
160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 dp = ((unsigned int*)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 /* On U3, all memory is contigous, so we can move this
164 * out of the loop.
165 */
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700166 l = npages;
167 while (l--) {
Olof Johanssond0035c622005-09-20 13:46:44 +1000168 rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170 *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
171
Olof Johanssond0035c622005-09-20 13:46:44 +1000172 uaddr += DART_PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 }
174
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700175 if (dart_is_u4) {
176 rpn = index;
177 mb(); /* make sure all updates have reached memory */
178 while (npages--)
179 dart_tlb_invalidate_one(rpn++);
180 } else {
181 dart_dirty = 1;
182 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184
185
186static void dart_free(struct iommu_table *tbl, long index, long npages)
187{
188 unsigned int *dp;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100189
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 /* We don't worry about flushing the TLB cache. The only drawback of
191 * not doing it is that we won't catch buggy device drivers doing
192 * bad DMAs, but then no 32-bit architecture ever does either.
193 */
194
195 DBG("dart: free at: %lx, %lx\n", index, npages);
196
Olof Johanssond0035c622005-09-20 13:46:44 +1000197 index <<= DART_PAGE_FACTOR;
198 npages <<= DART_PAGE_FACTOR;
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 dp = ((unsigned int *)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 while (npages--)
203 *(dp++) = dart_emptyval;
204}
205
206
207static int dart_init(struct device_node *dart_node)
208{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 unsigned int i;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100210 unsigned long tmp, base, size;
211 struct resource r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
213 if (dart_tablebase == 0 || dart_tablesize == 0) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100214 printk(KERN_INFO "DART: table not allocated, using "
215 "direct DMA\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 return -ENODEV;
217 }
218
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100219 if (of_address_to_resource(dart_node, 0, &r))
220 panic("DART: can't get register base ! ");
221
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 /* Make sure nothing from the DART range remains in the CPU cache
223 * from a previous mapping that existed before the kernel took
224 * over
225 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100226 flush_dcache_phys_range(dart_tablebase,
227 dart_tablebase + dart_tablesize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229 /* Allocate a spare page to map all invalid DART pages. We need to do
230 * that to work around what looks like a problem with the HT bridge
231 * prefetching into invalid pages and corrupting data
232 */
Olof Johanssond0035c622005-09-20 13:46:44 +1000233 tmp = lmb_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100234 dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
235 DARTMAP_RPNMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100237 /* Map in DART registers */
238 dart = ioremap(r.start, r.end - r.start + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 if (dart == NULL)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100240 panic("DART: Cannot map registers!");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100242 /* Map in DART table */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize);
244
245 /* Fill initial table */
246 for (i = 0; i < dart_tablesize/4; i++)
247 dart_vbase[i] = dart_emptyval;
248
249 /* Initialize DART with table base and enable it. */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100250 base = dart_tablebase >> DART_PAGE_SHIFT;
251 size = dart_tablesize >> DART_PAGE_SHIFT;
252 if (dart_is_u4) {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100253 size &= DART_SIZE_U4_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100254 DART_OUT(DART_BASE_U4, base);
255 DART_OUT(DART_SIZE_U4, size);
256 DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
257 } else {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100258 size &= DART_CNTL_U3_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100259 DART_OUT(DART_CNTL,
260 DART_CNTL_U3_ENABLE |
261 (base << DART_CNTL_U3_BASE_SHIFT) |
262 (size << DART_CNTL_U3_SIZE_SHIFT));
263 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265 /* Invalidate DART to get rid of possible stale TLBs */
266 dart_tlb_invalidate_all();
267
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100268 printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
269 dart_is_u4 ? "U4" : "U3");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
271 return 0;
272}
273
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100274static void iommu_table_dart_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100276 iommu_table_dart.it_busno = 0;
277 iommu_table_dart.it_offset = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 /* it_size is in number of entries */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100279 iommu_table_dart.it_size = (dart_tablesize / sizeof(u32)) >> DART_PAGE_FACTOR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281 /* Initialize the common IOMMU code */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100282 iommu_table_dart.it_base = (unsigned long)dart_vbase;
283 iommu_table_dart.it_index = 0;
284 iommu_table_dart.it_blocksize = 1;
Anton Blanchardca1588e2006-06-10 20:58:08 +1000285 iommu_init_table(&iommu_table_dart, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
287 /* Reserve the last page of the DART to avoid possible prefetch
288 * past the DART mapped area
289 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100290 set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291}
292
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100293static void iommu_dev_setup_dart(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294{
295 struct device_node *dn;
296
297 /* We only have one iommu table on the mac for now, which makes
298 * things simple. Setup all PCI devices to point to this table
299 *
300 * We must use pci_device_to_OF_node() to make sure that
301 * we get the real "final" pointer to the device in the
302 * pci_dev sysdata and not the temporary PHB one
303 */
304 dn = pci_device_to_OF_node(dev);
305
306 if (dn)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100307 PCI_DN(dn)->iommu_table = &iommu_table_dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308}
309
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100310static void iommu_bus_setup_dart(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311{
312 struct device_node *dn;
313
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100314 if (!iommu_table_dart_inited) {
315 iommu_table_dart_inited = 1;
316 iommu_table_dart_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 }
318
319 dn = pci_bus_to_OF_node(bus);
320
321 if (dn)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100322 PCI_DN(dn)->iommu_table = &iommu_table_dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323}
324
325static void iommu_dev_setup_null(struct pci_dev *dev) { }
326static void iommu_bus_setup_null(struct pci_bus *bus) { }
327
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100328void iommu_init_early_dart(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329{
330 struct device_node *dn;
331
332 /* Find the DART in the device-tree */
333 dn = of_find_compatible_node(NULL, "dart", "u3-dart");
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100334 if (dn == NULL) {
335 dn = of_find_compatible_node(NULL, "dart", "u4-dart");
336 if (dn == NULL)
337 goto bail;
338 dart_is_u4 = 1;
339 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
341 /* Setup low level TCE operations for the core IOMMU code */
342 ppc_md.tce_build = dart_build;
343 ppc_md.tce_free = dart_free;
344 ppc_md.tce_flush = dart_flush;
345
346 /* Initialize the DART HW */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100347 if (dart_init(dn) == 0) {
348 ppc_md.iommu_dev_setup = iommu_dev_setup_dart;
349 ppc_md.iommu_bus_setup = iommu_bus_setup_dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351 /* Setup pci_dma ops */
352 pci_iommu_init();
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100353
354 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100356
357 bail:
358 /* If init failed, use direct iommu and null setup functions */
359 ppc_md.iommu_dev_setup = iommu_dev_setup_null;
360 ppc_md.iommu_bus_setup = iommu_bus_setup_null;
361
362 /* Setup pci_dma ops */
363 pci_direct_iommu_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364}
365
366
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100367void __init alloc_dart_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368{
Olof Johansson28897732006-04-12 21:52:33 -0500369 /* Only reserve DART space if machine has more than 1GB of RAM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 * or if requested with iommu=on on cmdline.
Olof Johansson28897732006-04-12 21:52:33 -0500371 *
372 * 1GB of RAM is picked as limit because some default devices
373 * (i.e. Airport Extreme) have 30 bit address range limits.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 */
Olof Johansson28897732006-04-12 21:52:33 -0500375
376 if (iommu_is_off)
377 return;
378
379 if (!iommu_force_on && lmb_end_of_DRAM() <= 0x40000000ull)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 return;
381
382 /* 512 pages (2MB) is max DART tablesize. */
383 dart_tablesize = 1UL << 21;
384 /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
385 * will blow up an entire large page anyway in the kernel mapping
386 */
387 dart_tablebase = (unsigned long)
388 abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L));
389
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100390 printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391}