blob: 03a8318d90a294eb245ba3b149fbc3570a56d717 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
25#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Francois Romieu99f252b2007-04-02 22:59:59 +020028#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/io.h>
30#include <asm/irq.h>
31
Francois Romieu865c6522008-05-11 14:51:00 +020032#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#define MODULENAME "r8169"
34#define PFX MODULENAME ": "
35
36#ifdef RTL8169_DEBUG
37#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020038 if (!(expr)) { \
39 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070040 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020041 }
Joe Perches06fa7352007-10-18 21:15:00 +020042#define dprintk(fmt, args...) \
43 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#else
45#define assert(expr) do {} while (0)
46#define dprintk(fmt, args...) do {} while (0)
47#endif /* RTL8169_DEBUG */
48
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020049#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070050 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020051
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#define TX_BUFFS_AVAIL(tp) \
53 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
56 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050057static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
59/* MAC address length */
60#define MAC_ADDR_LEN 6
61
Francois Romieu9c14cea2008-07-05 00:21:15 +020062#define MAX_READ_REQUEST_SHIFT 12
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
64#define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
65#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
Francois Romieu07d3f512007-02-21 22:40:46 +010066#define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
68#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
69
70#define R8169_REGS_SIZE 256
71#define R8169_NAPI_WEIGHT 64
72#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
73#define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
74#define RX_BUF_SIZE 1536 /* Rx Buffer size */
75#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
76#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
77
78#define RTL8169_TX_TIMEOUT (6*HZ)
79#define RTL8169_PHY_TIMEOUT (10*HZ)
80
françois romieuea8dbdd2009-03-15 01:10:50 +000081#define RTL_EEPROM_SIG cpu_to_le32(0x8129)
82#define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
Francois Romieue1564ec2008-10-16 22:46:13 +020083#define RTL_EEPROM_SIG_ADDR 0x0000
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085/* write/read MMIO register */
86#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
87#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
88#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
89#define RTL_R8(reg) readb (ioaddr + (reg))
90#define RTL_R16(reg) readw (ioaddr + (reg))
91#define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
92
93enum mac_version {
Jean Delvaref21b75e2009-05-26 20:54:48 -070094 RTL_GIGA_MAC_NONE = 0x00,
Francois Romieuba6eb6e2007-06-11 23:35:18 +020095 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
96 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
97 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
98 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
99 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100100 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200101 RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
102 RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
103 RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
104 RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
Francois Romieu2dd99532007-06-11 23:22:52 +0200105 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200106 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
107 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
108 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
109 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
110 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
111 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
112 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
113 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
Francois Romieu197ff762008-06-28 13:16:02 +0200114 RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
Francois Romieu6fb07052008-06-29 11:54:28 +0200115 RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
Francois Romieuef3386f2008-06-29 12:24:30 +0200116 RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200117 RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
Francois Romieu5b538df2008-07-20 16:22:45 +0200118 RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
françois romieudaf9df62009-10-07 12:44:20 +0000119 RTL_GIGA_MAC_VER_25 = 0x19, // 8168D
120 RTL_GIGA_MAC_VER_26 = 0x1a, // 8168D
121 RTL_GIGA_MAC_VER_27 = 0x1b // 8168DP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122};
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#define _R(NAME,MAC,MASK) \
125 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
126
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800127static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 const char *name;
129 u8 mac_version;
130 u32 RxConfigMask; /* Clears the bits supported by this chip */
131} rtl_chip_info[] = {
Francois Romieuba6eb6e2007-06-11 23:35:18 +0200132 _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
133 _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
134 _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
135 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
136 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100137 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200138 _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
139 _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
140 _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
141 _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
Francois Romieubcf0bf92006-07-26 23:14:13 +0200142 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
143 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
144 _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
145 _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200146 _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
147 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
148 _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
149 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
150 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
Francois Romieu197ff762008-06-28 13:16:02 +0200151 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
Francois Romieu6fb07052008-06-29 11:54:28 +0200152 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
Francois Romieuef3386f2008-06-29 12:24:30 +0200153 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200154 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
Francois Romieu5b538df2008-07-20 16:22:45 +0200155 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
françois romieudaf9df62009-10-07 12:44:20 +0000156 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880), // PCI-E
157 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_26, 0xff7e1880), // PCI-E
158 _R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_27, 0xff7e1880) // PCI-E
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159};
160#undef _R
161
Francois Romieubcf0bf92006-07-26 23:14:13 +0200162enum cfg_version {
163 RTL_CFG_0 = 0x00,
164 RTL_CFG_1,
165 RTL_CFG_2
166};
167
Francois Romieu07ce4062007-02-23 23:36:39 +0100168static void rtl_hw_start_8169(struct net_device *);
169static void rtl_hw_start_8168(struct net_device *);
170static void rtl_hw_start_8101(struct net_device *);
171
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000172static DEFINE_PCI_DEVICE_TABLE(rtl8169_pci_tbl) = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200173 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200174 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200175 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100176 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200177 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
178 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200179 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200180 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
181 { PCI_VENDOR_ID_LINKSYS, 0x1032,
182 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100183 { 0x0001, 0x8168,
184 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 {0,},
186};
187
188MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
189
Neil Hormanc0cd8842010-03-29 13:16:02 -0700190/*
191 * we set our copybreak very high so that we don't have
192 * to allocate 16k frames all the time (see note in
193 * rtl8169_open()
194 */
195static int rx_copybreak = 16383;
David S. Miller4300e8c2010-03-26 10:23:30 -0700196static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200197static struct {
198 u32 msg_enable;
199} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Francois Romieu07d3f512007-02-21 22:40:46 +0100201enum rtl_registers {
202 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100203 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100204 MAR0 = 8, /* Multicast filter. */
205 CounterAddrLow = 0x10,
206 CounterAddrHigh = 0x14,
207 TxDescStartAddrLow = 0x20,
208 TxDescStartAddrHigh = 0x24,
209 TxHDescStartAddrLow = 0x28,
210 TxHDescStartAddrHigh = 0x2c,
211 FLASH = 0x30,
212 ERSR = 0x36,
213 ChipCmd = 0x37,
214 TxPoll = 0x38,
215 IntrMask = 0x3c,
216 IntrStatus = 0x3e,
217 TxConfig = 0x40,
218 RxConfig = 0x44,
219 RxMissed = 0x4c,
220 Cfg9346 = 0x50,
221 Config0 = 0x51,
222 Config1 = 0x52,
223 Config2 = 0x53,
224 Config3 = 0x54,
225 Config4 = 0x55,
226 Config5 = 0x56,
227 MultiIntr = 0x5c,
228 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100229 PHYstatus = 0x6c,
230 RxMaxSize = 0xda,
231 CPlusCmd = 0xe0,
232 IntrMitigate = 0xe2,
233 RxDescAddrLow = 0xe4,
234 RxDescAddrHigh = 0xe8,
235 EarlyTxThres = 0xec,
236 FuncEvent = 0xf0,
237 FuncEventMask = 0xf4,
238 FuncPresetState = 0xf8,
239 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240};
241
Francois Romieuf162a5d2008-06-01 22:37:49 +0200242enum rtl8110_registers {
243 TBICSR = 0x64,
244 TBI_ANAR = 0x68,
245 TBI_LPAR = 0x6a,
246};
247
248enum rtl8168_8101_registers {
249 CSIDR = 0x64,
250 CSIAR = 0x68,
251#define CSIAR_FLAG 0x80000000
252#define CSIAR_WRITE_CMD 0x80000000
253#define CSIAR_BYTE_ENABLE 0x0f
254#define CSIAR_BYTE_ENABLE_SHIFT 12
255#define CSIAR_ADDR_MASK 0x0fff
256
257 EPHYAR = 0x80,
258#define EPHYAR_FLAG 0x80000000
259#define EPHYAR_WRITE_CMD 0x80000000
260#define EPHYAR_REG_MASK 0x1f
261#define EPHYAR_REG_SHIFT 16
262#define EPHYAR_DATA_MASK 0xffff
263 DBG_REG = 0xd1,
264#define FIX_NAK_1 (1 << 4)
265#define FIX_NAK_2 (1 << 3)
françois romieudaf9df62009-10-07 12:44:20 +0000266 EFUSEAR = 0xdc,
267#define EFUSEAR_FLAG 0x80000000
268#define EFUSEAR_WRITE_CMD 0x80000000
269#define EFUSEAR_READ_CMD 0x00000000
270#define EFUSEAR_REG_MASK 0x03ff
271#define EFUSEAR_REG_SHIFT 8
272#define EFUSEAR_DATA_MASK 0xff
Francois Romieuf162a5d2008-06-01 22:37:49 +0200273};
274
Francois Romieu07d3f512007-02-21 22:40:46 +0100275enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100277 SYSErr = 0x8000,
278 PCSTimeout = 0x4000,
279 SWInt = 0x0100,
280 TxDescUnavail = 0x0080,
281 RxFIFOOver = 0x0040,
282 LinkChg = 0x0020,
283 RxOverflow = 0x0010,
284 TxErr = 0x0008,
285 TxOK = 0x0004,
286 RxErr = 0x0002,
287 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200290 RxFOVF = (1 << 23),
291 RxRWT = (1 << 22),
292 RxRES = (1 << 21),
293 RxRUNT = (1 << 20),
294 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
296 /* ChipCmdBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100297 CmdReset = 0x10,
298 CmdRxEnb = 0x08,
299 CmdTxEnb = 0x04,
300 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Francois Romieu275391a2007-02-23 23:50:28 +0100302 /* TXPoll register p.5 */
303 HPQ = 0x80, /* Poll cmd on the high prio queue */
304 NPQ = 0x40, /* Poll cmd on the low prio queue */
305 FSWInt = 0x01, /* Forced software interrupt */
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100308 Cfg9346_Lock = 0x00,
309 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100312 AcceptErr = 0x20,
313 AcceptRunt = 0x10,
314 AcceptBroadcast = 0x08,
315 AcceptMulticast = 0x04,
316 AcceptMyPhys = 0x02,
317 AcceptAllPhys = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319 /* RxConfigBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100320 RxCfgFIFOShift = 13,
321 RxCfgDMAShift = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
323 /* TxConfigBits */
324 TxInterFrameGapShift = 24,
325 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
326
Francois Romieu5d06a992006-02-23 00:47:58 +0100327 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200328 LEDS1 = (1 << 7),
329 LEDS0 = (1 << 6),
Francois Romieufbac58f2007-10-04 22:51:38 +0200330 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200331 Speed_down = (1 << 4),
332 MEMMAP = (1 << 3),
333 IOMAP = (1 << 2),
334 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100335 PMEnable = (1 << 0), /* Power Management Enable */
336
Francois Romieu6dccd162007-02-13 23:38:05 +0100337 /* Config2 register p. 25 */
338 PCI_Clock_66MHz = 0x01,
339 PCI_Clock_33MHz = 0x00,
340
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100341 /* Config3 register p.25 */
342 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
343 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200344 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100345
Francois Romieu5d06a992006-02-23 00:47:58 +0100346 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100347 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
348 MWF = (1 << 5), /* Accept Multicast wakeup frame */
349 UWF = (1 << 4), /* Accept Unicast wakeup frame */
350 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100351 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 /* TBICSR p.28 */
354 TBIReset = 0x80000000,
355 TBILoopback = 0x40000000,
356 TBINwEnable = 0x20000000,
357 TBINwRestart = 0x10000000,
358 TBILinkOk = 0x02000000,
359 TBINwComplete = 0x01000000,
360
361 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200362 EnableBist = (1 << 15), // 8168 8101
363 Mac_dbgo_oe = (1 << 14), // 8168 8101
364 Normal_mode = (1 << 13), // unused
365 Force_half_dup = (1 << 12), // 8168 8101
366 Force_rxflow_en = (1 << 11), // 8168 8101
367 Force_txflow_en = (1 << 10), // 8168 8101
368 Cxpl_dbg_sel = (1 << 9), // 8168 8101
369 ASF = (1 << 8), // 8168 8101
370 PktCntrDisable = (1 << 7), // 8168 8101
371 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 RxVlan = (1 << 6),
373 RxChkSum = (1 << 5),
374 PCIDAC = (1 << 4),
375 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100376 INTT_0 = 0x0000, // 8168
377 INTT_1 = 0x0001, // 8168
378 INTT_2 = 0x0002, // 8168
379 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
381 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100382 TBI_Enable = 0x80,
383 TxFlowCtrl = 0x40,
384 RxFlowCtrl = 0x20,
385 _1000bpsF = 0x10,
386 _100bps = 0x08,
387 _10bps = 0x04,
388 LinkStatus = 0x02,
389 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100392 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200393
394 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100395 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396};
397
Francois Romieu07d3f512007-02-21 22:40:46 +0100398enum desc_status_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
400 RingEnd = (1 << 30), /* End of descriptor ring */
401 FirstFrag = (1 << 29), /* First segment of a packet */
402 LastFrag = (1 << 28), /* Final segment of a packet */
403
404 /* Tx private */
405 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
406 MSSShift = 16, /* MSS value position */
407 MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
408 IPCS = (1 << 18), /* Calculate IP checksum */
409 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
410 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
411 TxVlanTag = (1 << 17), /* Add VLAN tag */
412
413 /* Rx private */
414 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
415 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
416
417#define RxProtoUDP (PID1)
418#define RxProtoTCP (PID0)
419#define RxProtoIP (PID1 | PID0)
420#define RxProtoMask RxProtoIP
421
422 IPFail = (1 << 16), /* IP checksum failed */
423 UDPFail = (1 << 15), /* UDP/IP checksum failed */
424 TCPFail = (1 << 14), /* TCP/IP checksum failed */
425 RxVlanTag = (1 << 16), /* VLAN tag available */
426};
427
428#define RsvdMask 0x3fffc000
429
430struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200431 __le32 opts1;
432 __le32 opts2;
433 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434};
435
436struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200437 __le32 opts1;
438 __le32 opts2;
439 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440};
441
442struct ring_info {
443 struct sk_buff *skb;
444 u32 len;
445 u8 __pad[sizeof(void *) - sizeof(u32)];
446};
447
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200448enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200449 RTL_FEATURE_WOL = (1 << 0),
450 RTL_FEATURE_MSI = (1 << 1),
451 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200452};
453
Ivan Vecera355423d2009-02-06 21:49:57 -0800454struct rtl8169_counters {
455 __le64 tx_packets;
456 __le64 rx_packets;
457 __le64 tx_errors;
458 __le32 rx_errors;
459 __le16 rx_missed;
460 __le16 align_errors;
461 __le32 tx_one_collision;
462 __le32 tx_multi_collision;
463 __le64 rx_unicast;
464 __le64 rx_broadcast;
465 __le32 rx_multicast;
466 __le16 tx_aborted;
467 __le16 tx_underun;
468};
469
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470struct rtl8169_private {
471 void __iomem *mmio_addr; /* memory map physical address */
472 struct pci_dev *pci_dev; /* Index of PCI device */
David Howellsc4028952006-11-22 14:57:56 +0000473 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700474 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 spinlock_t lock; /* spin lock flag */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200476 u32 msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 int chipset;
478 int mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
480 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
481 u32 dirty_rx;
482 u32 dirty_tx;
483 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
484 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
485 dma_addr_t TxPhyAddr;
486 dma_addr_t RxPhyAddr;
487 struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
488 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Francois Romieubcf0bf92006-07-26 23:14:13 +0200489 unsigned align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 unsigned rx_buf_sz;
491 struct timer_list timer;
492 u16 cp_cmd;
Francois Romieu0e485152007-02-20 00:00:26 +0100493 u16 intr_event;
494 u16 napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 u16 intr_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 int phy_1000_ctrl_reg;
497#ifdef CONFIG_R8169_VLAN
498 struct vlan_group *vlgrp;
499#endif
500 int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
Francois Romieuccdffb92008-07-26 14:26:06 +0200501 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 void (*phy_reset_enable)(void __iomem *);
Francois Romieu07ce4062007-02-23 23:36:39 +0100503 void (*hw_start)(struct net_device *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 unsigned int (*phy_reset_pending)(void __iomem *);
505 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800506 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
Francois Romieu9c14cea2008-07-05 00:21:15 +0200507 int pcie_cap;
David Howellsc4028952006-11-22 14:57:56 +0000508 struct delayed_work task;
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200509 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200510
511 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800512 struct rtl8169_counters counters;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000513 u32 saved_wolopts;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514};
515
Ralf Baechle979b6c12005-06-13 14:30:40 -0700516MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518module_param(rx_copybreak, int, 0);
Stephen Hemminger1b7efd52005-05-27 21:11:45 +0200519MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700521MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200522module_param_named(debug, debug.msg_enable, int, 0);
523MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524MODULE_LICENSE("GPL");
525MODULE_VERSION(RTL8169_VERSION);
526
527static int rtl8169_open(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000528static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
529 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100530static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531static int rtl8169_init_ring(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100532static void rtl_hw_start(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533static int rtl8169_close(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100534static void rtl_set_rx_mode(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535static void rtl8169_tx_timeout(struct net_device *dev);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200536static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700538 void __iomem *, u32 budget);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200539static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540static void rtl8169_down(struct net_device *dev);
Francois Romieu99f252b2007-04-02 22:59:59 +0200541static void rtl8169_rx_clear(struct rtl8169_private *tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700542static int rtl8169_poll(struct napi_struct *napi, int budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544static const unsigned int rtl8169_rx_config =
Francois Romieu5b0384f2006-08-16 16:00:01 +0200545 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
Francois Romieu07d3f512007-02-21 22:40:46 +0100547static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
549 int i;
550
Francois Romieua6baf3a2007-11-08 23:23:21 +0100551 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
Francois Romieu23714082006-01-29 00:49:09 +0100553 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100554 /*
555 * Check if the RTL8169 has completed writing to the specified
556 * MII register.
557 */
Francois Romieu5b0384f2006-08-16 16:00:01 +0200558 if (!(RTL_R32(PHYAR) & 0x80000000))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 break;
Francois Romieu23714082006-01-29 00:49:09 +0100560 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 }
Timo Teräs024a07b2010-06-06 15:38:47 -0700562 /*
563 * Some configurations require a small delay even after the write
564 * completed indication or the next write might fail.
565 */
566 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567}
568
Francois Romieu07d3f512007-02-21 22:40:46 +0100569static int mdio_read(void __iomem *ioaddr, int reg_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570{
571 int i, value = -1;
572
Francois Romieua6baf3a2007-11-08 23:23:21 +0100573 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Francois Romieu23714082006-01-29 00:49:09 +0100575 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100576 /*
577 * Check if the RTL8169 has completed retrieving data from
578 * the specified MII register.
579 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 if (RTL_R32(PHYAR) & 0x80000000) {
Francois Romieua6baf3a2007-11-08 23:23:21 +0100581 value = RTL_R32(PHYAR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 break;
583 }
Francois Romieu23714082006-01-29 00:49:09 +0100584 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 }
586 return value;
587}
588
Francois Romieudacf8152008-08-02 20:44:13 +0200589static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
590{
591 mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
592}
593
françois romieudaf9df62009-10-07 12:44:20 +0000594static void mdio_plus_minus(void __iomem *ioaddr, int reg_addr, int p, int m)
595{
596 int val;
597
598 val = mdio_read(ioaddr, reg_addr);
599 mdio_write(ioaddr, reg_addr, (val | p) & ~m);
600}
601
Francois Romieuccdffb92008-07-26 14:26:06 +0200602static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
603 int val)
604{
605 struct rtl8169_private *tp = netdev_priv(dev);
606 void __iomem *ioaddr = tp->mmio_addr;
607
608 mdio_write(ioaddr, location, val);
609}
610
611static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
612{
613 struct rtl8169_private *tp = netdev_priv(dev);
614 void __iomem *ioaddr = tp->mmio_addr;
615
616 return mdio_read(ioaddr, location);
617}
618
Francois Romieudacf8152008-08-02 20:44:13 +0200619static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
620{
621 unsigned int i;
622
623 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
624 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
625
626 for (i = 0; i < 100; i++) {
627 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
628 break;
629 udelay(10);
630 }
631}
632
633static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
634{
635 u16 value = 0xffff;
636 unsigned int i;
637
638 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
639
640 for (i = 0; i < 100; i++) {
641 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
642 value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
643 break;
644 }
645 udelay(10);
646 }
647
648 return value;
649}
650
651static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
652{
653 unsigned int i;
654
655 RTL_W32(CSIDR, value);
656 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
657 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
658
659 for (i = 0; i < 100; i++) {
660 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
661 break;
662 udelay(10);
663 }
664}
665
666static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
667{
668 u32 value = ~0x00;
669 unsigned int i;
670
671 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
672 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
673
674 for (i = 0; i < 100; i++) {
675 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
676 value = RTL_R32(CSIDR);
677 break;
678 }
679 udelay(10);
680 }
681
682 return value;
683}
684
françois romieudaf9df62009-10-07 12:44:20 +0000685static u8 rtl8168d_efuse_read(void __iomem *ioaddr, int reg_addr)
686{
687 u8 value = 0xff;
688 unsigned int i;
689
690 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
691
692 for (i = 0; i < 300; i++) {
693 if (RTL_R32(EFUSEAR) & EFUSEAR_FLAG) {
694 value = RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK;
695 break;
696 }
697 udelay(100);
698 }
699
700 return value;
701}
702
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
704{
705 RTL_W16(IntrMask, 0x0000);
706
707 RTL_W16(IntrStatus, 0xffff);
708}
709
710static void rtl8169_asic_down(void __iomem *ioaddr)
711{
712 RTL_W8(ChipCmd, 0x00);
713 rtl8169_irq_mask_and_ack(ioaddr);
714 RTL_R16(CPlusCmd);
715}
716
717static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
718{
719 return RTL_R32(TBICSR) & TBIReset;
720}
721
722static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
723{
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200724 return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725}
726
727static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
728{
729 return RTL_R32(TBICSR) & TBILinkOk;
730}
731
732static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
733{
734 return RTL_R8(PHYstatus) & LinkStatus;
735}
736
737static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
738{
739 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
740}
741
742static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
743{
744 unsigned int val;
745
Francois Romieu9e0db8e2007-03-08 23:59:54 +0100746 val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
747 mdio_write(ioaddr, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748}
749
750static void rtl8169_check_link_status(struct net_device *dev,
Francois Romieu07d3f512007-02-21 22:40:46 +0100751 struct rtl8169_private *tp,
752 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753{
754 unsigned long flags;
755
756 spin_lock_irqsave(&tp->lock, flags);
757 if (tp->link_ok(ioaddr)) {
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000758 /* This is to cancel a scheduled suspend if there's one. */
759 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 netif_carrier_on(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +0000761 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200762 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +0000764 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000765 pm_schedule_suspend(&tp->pci_dev->dev, 100);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200766 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 spin_unlock_irqrestore(&tp->lock, flags);
768}
769
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000770#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
771
772static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
773{
774 void __iomem *ioaddr = tp->mmio_addr;
775 u8 options;
776 u32 wolopts = 0;
777
778 options = RTL_R8(Config1);
779 if (!(options & PMEnable))
780 return 0;
781
782 options = RTL_R8(Config3);
783 if (options & LinkUp)
784 wolopts |= WAKE_PHY;
785 if (options & MagicPacket)
786 wolopts |= WAKE_MAGIC;
787
788 options = RTL_R8(Config5);
789 if (options & UWF)
790 wolopts |= WAKE_UCAST;
791 if (options & BWF)
792 wolopts |= WAKE_BCAST;
793 if (options & MWF)
794 wolopts |= WAKE_MCAST;
795
796 return wolopts;
797}
798
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100799static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
800{
801 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100802
803 spin_lock_irq(&tp->lock);
804
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000805 wol->supported = WAKE_ANY;
806 wol->wolopts = __rtl8169_get_wol(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100807
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100808 spin_unlock_irq(&tp->lock);
809}
810
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000811static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100812{
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100813 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +0100814 unsigned int i;
Alexey Dobriyan350f7592009-11-25 15:54:21 -0800815 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100816 u32 opt;
817 u16 reg;
818 u8 mask;
819 } cfg[] = {
820 { WAKE_ANY, Config1, PMEnable },
821 { WAKE_PHY, Config3, LinkUp },
822 { WAKE_MAGIC, Config3, MagicPacket },
823 { WAKE_UCAST, Config5, UWF },
824 { WAKE_BCAST, Config5, BWF },
825 { WAKE_MCAST, Config5, MWF },
826 { WAKE_ANY, Config5, LanWake }
827 };
828
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100829 RTL_W8(Cfg9346, Cfg9346_Unlock);
830
831 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
832 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000833 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100834 options |= cfg[i].mask;
835 RTL_W8(cfg[i].reg, options);
836 }
837
838 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000839}
840
841static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
842{
843 struct rtl8169_private *tp = netdev_priv(dev);
844
845 spin_lock_irq(&tp->lock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100846
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200847 if (wol->wolopts)
848 tp->features |= RTL_FEATURE_WOL;
849 else
850 tp->features &= ~RTL_FEATURE_WOL;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000851 __rtl8169_set_wol(tp, wol->wolopts);
Bruno Prémont8b76ab32008-10-08 17:06:25 -0700852 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100853
854 spin_unlock_irq(&tp->lock);
855
856 return 0;
857}
858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859static void rtl8169_get_drvinfo(struct net_device *dev,
860 struct ethtool_drvinfo *info)
861{
862 struct rtl8169_private *tp = netdev_priv(dev);
863
864 strcpy(info->driver, MODULENAME);
865 strcpy(info->version, RTL8169_VERSION);
866 strcpy(info->bus_info, pci_name(tp->pci_dev));
867}
868
869static int rtl8169_get_regs_len(struct net_device *dev)
870{
871 return R8169_REGS_SIZE;
872}
873
874static int rtl8169_set_speed_tbi(struct net_device *dev,
875 u8 autoneg, u16 speed, u8 duplex)
876{
877 struct rtl8169_private *tp = netdev_priv(dev);
878 void __iomem *ioaddr = tp->mmio_addr;
879 int ret = 0;
880 u32 reg;
881
882 reg = RTL_R32(TBICSR);
883 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
884 (duplex == DUPLEX_FULL)) {
885 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
886 } else if (autoneg == AUTONEG_ENABLE)
887 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
888 else {
Joe Perchesbf82c182010-02-09 11:49:50 +0000889 netif_warn(tp, link, dev,
890 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 ret = -EOPNOTSUPP;
892 }
893
894 return ret;
895}
896
897static int rtl8169_set_speed_xmii(struct net_device *dev,
898 u8 autoneg, u16 speed, u8 duplex)
899{
900 struct rtl8169_private *tp = netdev_priv(dev);
901 void __iomem *ioaddr = tp->mmio_addr;
françois romieu3577aa12009-05-19 10:46:48 +0000902 int giga_ctrl, bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
904 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +0000905 int auto_nego;
906
907 auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200908 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
909 ADVERTISE_100HALF | ADVERTISE_100FULL);
françois romieu3577aa12009-05-19 10:46:48 +0000910 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
911
912 giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
913 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
914
915 /* The 8100e/8101e/8102e do Fast Ethernet only. */
916 if ((tp->mac_version != RTL_GIGA_MAC_VER_07) &&
917 (tp->mac_version != RTL_GIGA_MAC_VER_08) &&
918 (tp->mac_version != RTL_GIGA_MAC_VER_09) &&
919 (tp->mac_version != RTL_GIGA_MAC_VER_10) &&
920 (tp->mac_version != RTL_GIGA_MAC_VER_13) &&
921 (tp->mac_version != RTL_GIGA_MAC_VER_14) &&
922 (tp->mac_version != RTL_GIGA_MAC_VER_15) &&
923 (tp->mac_version != RTL_GIGA_MAC_VER_16)) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200924 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
Joe Perchesbf82c182010-02-09 11:49:50 +0000925 } else {
926 netif_info(tp, link, dev,
927 "PHY does not support 1000Mbps\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +0200928 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929
françois romieu3577aa12009-05-19 10:46:48 +0000930 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +0200931
françois romieu3577aa12009-05-19 10:46:48 +0000932 if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
933 (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
934 (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
935 /*
936 * Wake up the PHY.
937 * Vendor specific (0x1f) and reserved (0x0e) MII
938 * registers.
939 */
940 mdio_write(ioaddr, 0x1f, 0x0000);
941 mdio_write(ioaddr, 0x0e, 0x0000);
942 }
943
944 mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
945 mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
946 } else {
947 giga_ctrl = 0;
948
949 if (speed == SPEED_10)
950 bmcr = 0;
951 else if (speed == SPEED_100)
952 bmcr = BMCR_SPEED100;
953 else
954 return -EINVAL;
955
956 if (duplex == DUPLEX_FULL)
957 bmcr |= BMCR_FULLDPLX;
958
Roger So2584fbc2007-07-31 23:52:42 +0200959 mdio_write(ioaddr, 0x1f, 0x0000);
Roger So2584fbc2007-07-31 23:52:42 +0200960 }
961
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 tp->phy_1000_ctrl_reg = giga_ctrl;
963
françois romieu3577aa12009-05-19 10:46:48 +0000964 mdio_write(ioaddr, MII_BMCR, bmcr);
965
966 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
967 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
968 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
969 mdio_write(ioaddr, 0x17, 0x2138);
970 mdio_write(ioaddr, 0x0e, 0x0260);
971 } else {
972 mdio_write(ioaddr, 0x17, 0x2108);
973 mdio_write(ioaddr, 0x0e, 0x0000);
974 }
975 }
976
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 return 0;
978}
979
980static int rtl8169_set_speed(struct net_device *dev,
981 u8 autoneg, u16 speed, u8 duplex)
982{
983 struct rtl8169_private *tp = netdev_priv(dev);
984 int ret;
985
986 ret = tp->set_speed(dev, autoneg, speed, duplex);
987
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200988 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
990
991 return ret;
992}
993
994static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
995{
996 struct rtl8169_private *tp = netdev_priv(dev);
997 unsigned long flags;
998 int ret;
999
1000 spin_lock_irqsave(&tp->lock, flags);
1001 ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
1002 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001003
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 return ret;
1005}
1006
1007static u32 rtl8169_get_rx_csum(struct net_device *dev)
1008{
1009 struct rtl8169_private *tp = netdev_priv(dev);
1010
1011 return tp->cp_cmd & RxChkSum;
1012}
1013
1014static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
1015{
1016 struct rtl8169_private *tp = netdev_priv(dev);
1017 void __iomem *ioaddr = tp->mmio_addr;
1018 unsigned long flags;
1019
1020 spin_lock_irqsave(&tp->lock, flags);
1021
1022 if (data)
1023 tp->cp_cmd |= RxChkSum;
1024 else
1025 tp->cp_cmd &= ~RxChkSum;
1026
1027 RTL_W16(CPlusCmd, tp->cp_cmd);
1028 RTL_R16(CPlusCmd);
1029
1030 spin_unlock_irqrestore(&tp->lock, flags);
1031
1032 return 0;
1033}
1034
1035#ifdef CONFIG_R8169_VLAN
1036
1037static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1038 struct sk_buff *skb)
1039{
1040 return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
1041 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
1042}
1043
1044static void rtl8169_vlan_rx_register(struct net_device *dev,
1045 struct vlan_group *grp)
1046{
1047 struct rtl8169_private *tp = netdev_priv(dev);
1048 void __iomem *ioaddr = tp->mmio_addr;
1049 unsigned long flags;
1050
1051 spin_lock_irqsave(&tp->lock, flags);
1052 tp->vlgrp = grp;
Simon Wunderlich05af2142009-10-24 06:47:33 -07001053 /*
1054 * Do not disable RxVlan on 8110SCd.
1055 */
1056 if (tp->vlgrp || (tp->mac_version == RTL_GIGA_MAC_VER_05))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 tp->cp_cmd |= RxVlan;
1058 else
1059 tp->cp_cmd &= ~RxVlan;
1060 RTL_W16(CPlusCmd, tp->cp_cmd);
1061 RTL_R16(CPlusCmd);
1062 spin_unlock_irqrestore(&tp->lock, flags);
1063}
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
Eric Dumazet630b9432010-03-31 02:08:31 +00001066 struct sk_buff *skb, int polling)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067{
1068 u32 opts2 = le32_to_cpu(desc->opts2);
Francois Romieu865c6522008-05-11 14:51:00 +02001069 struct vlan_group *vlgrp = tp->vlgrp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 int ret;
1071
Francois Romieu865c6522008-05-11 14:51:00 +02001072 if (vlgrp && (opts2 & RxVlanTag)) {
Eric Dumazet630b9432010-03-31 02:08:31 +00001073 __vlan_hwaccel_rx(skb, vlgrp, swab16(opts2 & 0xffff), polling);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 ret = 0;
1075 } else
1076 ret = -1;
1077 desc->opts2 = 0;
1078 return ret;
1079}
1080
1081#else /* !CONFIG_R8169_VLAN */
1082
1083static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1084 struct sk_buff *skb)
1085{
1086 return 0;
1087}
1088
1089static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
Eric Dumazet630b9432010-03-31 02:08:31 +00001090 struct sk_buff *skb, int polling)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091{
1092 return -1;
1093}
1094
1095#endif
1096
Francois Romieuccdffb92008-07-26 14:26:06 +02001097static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098{
1099 struct rtl8169_private *tp = netdev_priv(dev);
1100 void __iomem *ioaddr = tp->mmio_addr;
1101 u32 status;
1102
1103 cmd->supported =
1104 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1105 cmd->port = PORT_FIBRE;
1106 cmd->transceiver = XCVR_INTERNAL;
1107
1108 status = RTL_R32(TBICSR);
1109 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1110 cmd->autoneg = !!(status & TBINwEnable);
1111
1112 cmd->speed = SPEED_1000;
1113 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001114
1115 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116}
1117
Francois Romieuccdffb92008-07-26 14:26:06 +02001118static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119{
1120 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
Francois Romieuccdffb92008-07-26 14:26:06 +02001122 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123}
1124
1125static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1126{
1127 struct rtl8169_private *tp = netdev_priv(dev);
1128 unsigned long flags;
Francois Romieuccdffb92008-07-26 14:26:06 +02001129 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
1131 spin_lock_irqsave(&tp->lock, flags);
1132
Francois Romieuccdffb92008-07-26 14:26:06 +02001133 rc = tp->get_settings(dev, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
1135 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieuccdffb92008-07-26 14:26:06 +02001136 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137}
1138
1139static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1140 void *p)
1141{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001142 struct rtl8169_private *tp = netdev_priv(dev);
1143 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Francois Romieu5b0384f2006-08-16 16:00:01 +02001145 if (regs->len > R8169_REGS_SIZE)
1146 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
Francois Romieu5b0384f2006-08-16 16:00:01 +02001148 spin_lock_irqsave(&tp->lock, flags);
1149 memcpy_fromio(p, tp->mmio_addr, regs->len);
1150 spin_unlock_irqrestore(&tp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151}
1152
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001153static u32 rtl8169_get_msglevel(struct net_device *dev)
1154{
1155 struct rtl8169_private *tp = netdev_priv(dev);
1156
1157 return tp->msg_enable;
1158}
1159
1160static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1161{
1162 struct rtl8169_private *tp = netdev_priv(dev);
1163
1164 tp->msg_enable = value;
1165}
1166
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001167static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1168 "tx_packets",
1169 "rx_packets",
1170 "tx_errors",
1171 "rx_errors",
1172 "rx_missed",
1173 "align_errors",
1174 "tx_single_collisions",
1175 "tx_multi_collisions",
1176 "unicast",
1177 "broadcast",
1178 "multicast",
1179 "tx_aborted",
1180 "tx_underrun",
1181};
1182
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001183static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001184{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001185 switch (sset) {
1186 case ETH_SS_STATS:
1187 return ARRAY_SIZE(rtl8169_gstrings);
1188 default:
1189 return -EOPNOTSUPP;
1190 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001191}
1192
Ivan Vecera355423d2009-02-06 21:49:57 -08001193static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001194{
1195 struct rtl8169_private *tp = netdev_priv(dev);
1196 void __iomem *ioaddr = tp->mmio_addr;
1197 struct rtl8169_counters *counters;
1198 dma_addr_t paddr;
1199 u32 cmd;
Ivan Vecera355423d2009-02-06 21:49:57 -08001200 int wait = 1000;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001201
Ivan Vecera355423d2009-02-06 21:49:57 -08001202 /*
1203 * Some chips are unable to dump tally counters when the receiver
1204 * is disabled.
1205 */
1206 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1207 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001208
1209 counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
1210 if (!counters)
1211 return;
1212
1213 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001214 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001215 RTL_W32(CounterAddrLow, cmd);
1216 RTL_W32(CounterAddrLow, cmd | CounterDump);
1217
Ivan Vecera355423d2009-02-06 21:49:57 -08001218 while (wait--) {
1219 if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
1220 /* copy updated counters */
1221 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001222 break;
Ivan Vecera355423d2009-02-06 21:49:57 -08001223 }
1224 udelay(10);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001225 }
1226
1227 RTL_W32(CounterAddrLow, 0);
1228 RTL_W32(CounterAddrHigh, 0);
1229
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001230 pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
1231}
1232
Ivan Vecera355423d2009-02-06 21:49:57 -08001233static void rtl8169_get_ethtool_stats(struct net_device *dev,
1234 struct ethtool_stats *stats, u64 *data)
1235{
1236 struct rtl8169_private *tp = netdev_priv(dev);
1237
1238 ASSERT_RTNL();
1239
1240 rtl8169_update_counters(dev);
1241
1242 data[0] = le64_to_cpu(tp->counters.tx_packets);
1243 data[1] = le64_to_cpu(tp->counters.rx_packets);
1244 data[2] = le64_to_cpu(tp->counters.tx_errors);
1245 data[3] = le32_to_cpu(tp->counters.rx_errors);
1246 data[4] = le16_to_cpu(tp->counters.rx_missed);
1247 data[5] = le16_to_cpu(tp->counters.align_errors);
1248 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
1249 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
1250 data[8] = le64_to_cpu(tp->counters.rx_unicast);
1251 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
1252 data[10] = le32_to_cpu(tp->counters.rx_multicast);
1253 data[11] = le16_to_cpu(tp->counters.tx_aborted);
1254 data[12] = le16_to_cpu(tp->counters.tx_underun);
1255}
1256
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001257static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1258{
1259 switch(stringset) {
1260 case ETH_SS_STATS:
1261 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1262 break;
1263 }
1264}
1265
Jeff Garzik7282d492006-09-13 14:30:00 -04001266static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 .get_drvinfo = rtl8169_get_drvinfo,
1268 .get_regs_len = rtl8169_get_regs_len,
1269 .get_link = ethtool_op_get_link,
1270 .get_settings = rtl8169_get_settings,
1271 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001272 .get_msglevel = rtl8169_get_msglevel,
1273 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 .get_rx_csum = rtl8169_get_rx_csum,
1275 .set_rx_csum = rtl8169_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 .set_tx_csum = ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 .set_tso = ethtool_op_set_tso,
1279 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001280 .get_wol = rtl8169_get_wol,
1281 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001282 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001283 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001284 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285};
1286
Francois Romieu07d3f512007-02-21 22:40:46 +01001287static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1288 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289{
Francois Romieu0e485152007-02-20 00:00:26 +01001290 /*
1291 * The driver currently handles the 8168Bf and the 8168Be identically
1292 * but they can be identified more specifically through the test below
1293 * if needed:
1294 *
1295 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01001296 *
1297 * Same thing for the 8101Eb and the 8101Ec:
1298 *
1299 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01001300 */
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001301 static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001303 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 int mac_version;
1305 } mac_info[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001306 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00001307 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
1308 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
1309 { 0x7c800000, 0x28800000, RTL_GIGA_MAC_VER_27 },
1310 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02001311
Francois Romieuef808d52008-06-29 13:10:54 +02001312 /* 8168C family. */
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001313 { 0x7cf00000, 0x3ca00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02001314 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02001315 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001316 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001317 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1318 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02001319 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02001320 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02001321 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001322
1323 /* 8168B family. */
1324 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1325 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1326 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1327 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1328
1329 /* 8101 family. */
Francois Romieu2857ffb2008-08-02 21:08:49 +02001330 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
1331 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
1332 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
1333 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
1334 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
1335 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001336 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001337 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001338 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001339 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
1340 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001341 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1342 /* FIXME: where did these entries come from ? -- FR */
1343 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1344 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1345
1346 /* 8110 family. */
1347 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1348 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1349 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1350 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1351 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1352 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1353
Jean Delvaref21b75e2009-05-26 20:54:48 -07001354 /* Catch-all */
1355 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 }, *p = mac_info;
1357 u32 reg;
1358
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001359 reg = RTL_R32(TxConfig);
1360 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 p++;
1362 tp->mac_version = p->mac_version;
1363}
1364
1365static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1366{
Francois Romieubcf0bf92006-07-26 23:14:13 +02001367 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368}
1369
Francois Romieu867763c2007-08-17 18:21:58 +02001370struct phy_reg {
1371 u16 reg;
1372 u16 val;
1373};
1374
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001375static void rtl_phy_write(void __iomem *ioaddr, const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02001376{
1377 while (len-- > 0) {
1378 mdio_write(ioaddr, regs->reg, regs->val);
1379 regs++;
1380 }
1381}
1382
Francois Romieu5615d9f2007-08-17 17:50:46 +02001383static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001385 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00001386 { 0x1f, 0x0001 },
1387 { 0x06, 0x006e },
1388 { 0x08, 0x0708 },
1389 { 0x15, 0x4000 },
1390 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
françois romieu0b9b5712009-08-10 19:44:56 +00001392 { 0x1f, 0x0001 },
1393 { 0x03, 0x00a1 },
1394 { 0x02, 0x0008 },
1395 { 0x01, 0x0120 },
1396 { 0x00, 0x1000 },
1397 { 0x04, 0x0800 },
1398 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
françois romieu0b9b5712009-08-10 19:44:56 +00001400 { 0x03, 0xff41 },
1401 { 0x02, 0xdf60 },
1402 { 0x01, 0x0140 },
1403 { 0x00, 0x0077 },
1404 { 0x04, 0x7800 },
1405 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406
françois romieu0b9b5712009-08-10 19:44:56 +00001407 { 0x03, 0x802f },
1408 { 0x02, 0x4f02 },
1409 { 0x01, 0x0409 },
1410 { 0x00, 0xf0f9 },
1411 { 0x04, 0x9800 },
1412 { 0x04, 0x9000 },
1413
1414 { 0x03, 0xdf01 },
1415 { 0x02, 0xdf20 },
1416 { 0x01, 0xff95 },
1417 { 0x00, 0xba00 },
1418 { 0x04, 0xa800 },
1419 { 0x04, 0xa000 },
1420
1421 { 0x03, 0xff41 },
1422 { 0x02, 0xdf20 },
1423 { 0x01, 0x0140 },
1424 { 0x00, 0x00bb },
1425 { 0x04, 0xb800 },
1426 { 0x04, 0xb000 },
1427
1428 { 0x03, 0xdf41 },
1429 { 0x02, 0xdc60 },
1430 { 0x01, 0x6340 },
1431 { 0x00, 0x007d },
1432 { 0x04, 0xd800 },
1433 { 0x04, 0xd000 },
1434
1435 { 0x03, 0xdf01 },
1436 { 0x02, 0xdf20 },
1437 { 0x01, 0x100a },
1438 { 0x00, 0xa0ff },
1439 { 0x04, 0xf800 },
1440 { 0x04, 0xf000 },
1441
1442 { 0x1f, 0x0000 },
1443 { 0x0b, 0x0000 },
1444 { 0x00, 0x9200 }
1445 };
1446
1447 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448}
1449
Francois Romieu5615d9f2007-08-17 17:50:46 +02001450static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
1451{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001452 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02001453 { 0x1f, 0x0002 },
1454 { 0x01, 0x90d0 },
1455 { 0x1f, 0x0000 }
1456 };
1457
1458 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02001459}
1460
françois romieu2e9558562009-08-10 19:44:19 +00001461static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp,
1462 void __iomem *ioaddr)
1463{
1464 struct pci_dev *pdev = tp->pci_dev;
1465 u16 vendor_id, device_id;
1466
1467 pci_read_config_word(pdev, PCI_SUBSYSTEM_VENDOR_ID, &vendor_id);
1468 pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &device_id);
1469
1470 if ((vendor_id != PCI_VENDOR_ID_GIGABYTE) || (device_id != 0xe000))
1471 return;
1472
1473 mdio_write(ioaddr, 0x1f, 0x0001);
1474 mdio_write(ioaddr, 0x10, 0xf01b);
1475 mdio_write(ioaddr, 0x1f, 0x0000);
1476}
1477
1478static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp,
1479 void __iomem *ioaddr)
1480{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001481 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00001482 { 0x1f, 0x0001 },
1483 { 0x04, 0x0000 },
1484 { 0x03, 0x00a1 },
1485 { 0x02, 0x0008 },
1486 { 0x01, 0x0120 },
1487 { 0x00, 0x1000 },
1488 { 0x04, 0x0800 },
1489 { 0x04, 0x9000 },
1490 { 0x03, 0x802f },
1491 { 0x02, 0x4f02 },
1492 { 0x01, 0x0409 },
1493 { 0x00, 0xf099 },
1494 { 0x04, 0x9800 },
1495 { 0x04, 0xa000 },
1496 { 0x03, 0xdf01 },
1497 { 0x02, 0xdf20 },
1498 { 0x01, 0xff95 },
1499 { 0x00, 0xba00 },
1500 { 0x04, 0xa800 },
1501 { 0x04, 0xf000 },
1502 { 0x03, 0xdf01 },
1503 { 0x02, 0xdf20 },
1504 { 0x01, 0x101a },
1505 { 0x00, 0xa0ff },
1506 { 0x04, 0xf800 },
1507 { 0x04, 0x0000 },
1508 { 0x1f, 0x0000 },
1509
1510 { 0x1f, 0x0001 },
1511 { 0x10, 0xf41b },
1512 { 0x14, 0xfb54 },
1513 { 0x18, 0xf5c7 },
1514 { 0x1f, 0x0000 },
1515
1516 { 0x1f, 0x0001 },
1517 { 0x17, 0x0cc0 },
1518 { 0x1f, 0x0000 }
1519 };
1520
1521 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1522
1523 rtl8169scd_hw_phy_config_quirk(tp, ioaddr);
1524}
1525
françois romieu8c7006a2009-08-10 19:43:29 +00001526static void rtl8169sce_hw_phy_config(void __iomem *ioaddr)
1527{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001528 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00001529 { 0x1f, 0x0001 },
1530 { 0x04, 0x0000 },
1531 { 0x03, 0x00a1 },
1532 { 0x02, 0x0008 },
1533 { 0x01, 0x0120 },
1534 { 0x00, 0x1000 },
1535 { 0x04, 0x0800 },
1536 { 0x04, 0x9000 },
1537 { 0x03, 0x802f },
1538 { 0x02, 0x4f02 },
1539 { 0x01, 0x0409 },
1540 { 0x00, 0xf099 },
1541 { 0x04, 0x9800 },
1542 { 0x04, 0xa000 },
1543 { 0x03, 0xdf01 },
1544 { 0x02, 0xdf20 },
1545 { 0x01, 0xff95 },
1546 { 0x00, 0xba00 },
1547 { 0x04, 0xa800 },
1548 { 0x04, 0xf000 },
1549 { 0x03, 0xdf01 },
1550 { 0x02, 0xdf20 },
1551 { 0x01, 0x101a },
1552 { 0x00, 0xa0ff },
1553 { 0x04, 0xf800 },
1554 { 0x04, 0x0000 },
1555 { 0x1f, 0x0000 },
1556
1557 { 0x1f, 0x0001 },
1558 { 0x0b, 0x8480 },
1559 { 0x1f, 0x0000 },
1560
1561 { 0x1f, 0x0001 },
1562 { 0x18, 0x67c7 },
1563 { 0x04, 0x2000 },
1564 { 0x03, 0x002f },
1565 { 0x02, 0x4360 },
1566 { 0x01, 0x0109 },
1567 { 0x00, 0x3022 },
1568 { 0x04, 0x2800 },
1569 { 0x1f, 0x0000 },
1570
1571 { 0x1f, 0x0001 },
1572 { 0x17, 0x0cc0 },
1573 { 0x1f, 0x0000 }
1574 };
1575
1576 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1577}
1578
Francois Romieu236b8082008-05-30 16:11:48 +02001579static void rtl8168bb_hw_phy_config(void __iomem *ioaddr)
1580{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001581 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02001582 { 0x10, 0xf41b },
1583 { 0x1f, 0x0000 }
1584 };
1585
1586 mdio_write(ioaddr, 0x1f, 0x0001);
1587 mdio_patch(ioaddr, 0x16, 1 << 0);
1588
1589 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1590}
1591
1592static void rtl8168bef_hw_phy_config(void __iomem *ioaddr)
1593{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001594 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02001595 { 0x1f, 0x0001 },
1596 { 0x10, 0xf41b },
1597 { 0x1f, 0x0000 }
1598 };
1599
1600 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1601}
1602
Francois Romieuef3386f2008-06-29 12:24:30 +02001603static void rtl8168cp_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu867763c2007-08-17 18:21:58 +02001604{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001605 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02001606 { 0x1f, 0x0000 },
1607 { 0x1d, 0x0f00 },
1608 { 0x1f, 0x0002 },
1609 { 0x0c, 0x1ec8 },
1610 { 0x1f, 0x0000 }
1611 };
1612
1613 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1614}
1615
Francois Romieuef3386f2008-06-29 12:24:30 +02001616static void rtl8168cp_2_hw_phy_config(void __iomem *ioaddr)
1617{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001618 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02001619 { 0x1f, 0x0001 },
1620 { 0x1d, 0x3d98 },
1621 { 0x1f, 0x0000 }
1622 };
1623
1624 mdio_write(ioaddr, 0x1f, 0x0000);
1625 mdio_patch(ioaddr, 0x14, 1 << 5);
1626 mdio_patch(ioaddr, 0x0d, 1 << 5);
1627
1628 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1629}
1630
Francois Romieu219a1e92008-06-28 11:58:39 +02001631static void rtl8168c_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu867763c2007-08-17 18:21:58 +02001632{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001633 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02001634 { 0x1f, 0x0001 },
1635 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02001636 { 0x1f, 0x0002 },
1637 { 0x00, 0x88d4 },
1638 { 0x01, 0x82b1 },
1639 { 0x03, 0x7002 },
1640 { 0x08, 0x9e30 },
1641 { 0x09, 0x01f0 },
1642 { 0x0a, 0x5500 },
1643 { 0x0c, 0x00c8 },
1644 { 0x1f, 0x0003 },
1645 { 0x12, 0xc096 },
1646 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02001647 { 0x1f, 0x0000 },
1648 { 0x1f, 0x0000 },
1649 { 0x09, 0x2000 },
1650 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02001651 };
1652
1653 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001654
1655 mdio_patch(ioaddr, 0x14, 1 << 5);
1656 mdio_patch(ioaddr, 0x0d, 1 << 5);
1657 mdio_write(ioaddr, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02001658}
1659
Francois Romieu219a1e92008-06-28 11:58:39 +02001660static void rtl8168c_2_hw_phy_config(void __iomem *ioaddr)
Francois Romieu7da97ec2007-10-18 15:20:43 +02001661{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001662 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02001663 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001664 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001665 { 0x03, 0x802f },
1666 { 0x02, 0x4f02 },
1667 { 0x01, 0x0409 },
1668 { 0x00, 0xf099 },
1669 { 0x04, 0x9800 },
1670 { 0x04, 0x9000 },
1671 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001672 { 0x1f, 0x0002 },
1673 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001674 { 0x06, 0x0761 },
1675 { 0x1f, 0x0003 },
1676 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001677 { 0x1f, 0x0000 }
1678 };
1679
1680 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001681
1682 mdio_patch(ioaddr, 0x16, 1 << 0);
1683 mdio_patch(ioaddr, 0x14, 1 << 5);
1684 mdio_patch(ioaddr, 0x0d, 1 << 5);
1685 mdio_write(ioaddr, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02001686}
1687
Francois Romieu197ff762008-06-28 13:16:02 +02001688static void rtl8168c_3_hw_phy_config(void __iomem *ioaddr)
1689{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001690 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02001691 { 0x1f, 0x0001 },
1692 { 0x12, 0x2300 },
1693 { 0x1d, 0x3d98 },
1694 { 0x1f, 0x0002 },
1695 { 0x0c, 0x7eb8 },
1696 { 0x06, 0x5461 },
1697 { 0x1f, 0x0003 },
1698 { 0x16, 0x0f0a },
1699 { 0x1f, 0x0000 }
1700 };
1701
1702 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1703
1704 mdio_patch(ioaddr, 0x16, 1 << 0);
1705 mdio_patch(ioaddr, 0x14, 1 << 5);
1706 mdio_patch(ioaddr, 0x0d, 1 << 5);
1707 mdio_write(ioaddr, 0x1f, 0x0000);
1708}
1709
Francois Romieu6fb07052008-06-29 11:54:28 +02001710static void rtl8168c_4_hw_phy_config(void __iomem *ioaddr)
1711{
1712 rtl8168c_3_hw_phy_config(ioaddr);
1713}
1714
françois romieudaf9df62009-10-07 12:44:20 +00001715static void rtl8168d_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu5b538df2008-07-20 16:22:45 +02001716{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001717 static const struct phy_reg phy_reg_init_0[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001718 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00001719 { 0x06, 0x4064 },
1720 { 0x07, 0x2863 },
1721 { 0x08, 0x059c },
1722 { 0x09, 0x26b4 },
1723 { 0x0a, 0x6a19 },
1724 { 0x0b, 0xdcc8 },
1725 { 0x10, 0xf06d },
1726 { 0x14, 0x7f68 },
1727 { 0x18, 0x7fd9 },
1728 { 0x1c, 0xf0ff },
1729 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02001730 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00001731 { 0x12, 0xf49f },
1732 { 0x13, 0x070b },
1733 { 0x1a, 0x05ad },
1734 { 0x14, 0x94c0 }
1735 };
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001736 static const struct phy_reg phy_reg_init_1[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001737 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00001738 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02001739 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00001740 { 0x05, 0x8332 },
1741 { 0x06, 0x5561 }
1742 };
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001743 static const struct phy_reg phy_reg_init_2[] = {
françois romieudaf9df62009-10-07 12:44:20 +00001744 { 0x1f, 0x0005 },
1745 { 0x05, 0xffc2 },
1746 { 0x1f, 0x0005 },
1747 { 0x05, 0x8000 },
1748 { 0x06, 0xf8f9 },
1749 { 0x06, 0xfaef },
1750 { 0x06, 0x59ee },
1751 { 0x06, 0xf8ea },
1752 { 0x06, 0x00ee },
1753 { 0x06, 0xf8eb },
1754 { 0x06, 0x00e0 },
1755 { 0x06, 0xf87c },
1756 { 0x06, 0xe1f8 },
1757 { 0x06, 0x7d59 },
1758 { 0x06, 0x0fef },
1759 { 0x06, 0x0139 },
1760 { 0x06, 0x029e },
1761 { 0x06, 0x06ef },
1762 { 0x06, 0x1039 },
1763 { 0x06, 0x089f },
1764 { 0x06, 0x2aee },
1765 { 0x06, 0xf8ea },
1766 { 0x06, 0x00ee },
1767 { 0x06, 0xf8eb },
1768 { 0x06, 0x01e0 },
1769 { 0x06, 0xf87c },
1770 { 0x06, 0xe1f8 },
1771 { 0x06, 0x7d58 },
1772 { 0x06, 0x409e },
1773 { 0x06, 0x0f39 },
1774 { 0x06, 0x46aa },
1775 { 0x06, 0x0bbf },
1776 { 0x06, 0x8290 },
1777 { 0x06, 0xd682 },
1778 { 0x06, 0x9802 },
1779 { 0x06, 0x014f },
1780 { 0x06, 0xae09 },
1781 { 0x06, 0xbf82 },
1782 { 0x06, 0x98d6 },
1783 { 0x06, 0x82a0 },
1784 { 0x06, 0x0201 },
1785 { 0x06, 0x4fef },
1786 { 0x06, 0x95fe },
1787 { 0x06, 0xfdfc },
1788 { 0x06, 0x05f8 },
1789 { 0x06, 0xf9fa },
1790 { 0x06, 0xeef8 },
1791 { 0x06, 0xea00 },
1792 { 0x06, 0xeef8 },
1793 { 0x06, 0xeb00 },
1794 { 0x06, 0xe2f8 },
1795 { 0x06, 0x7ce3 },
1796 { 0x06, 0xf87d },
1797 { 0x06, 0xa511 },
1798 { 0x06, 0x1112 },
1799 { 0x06, 0xd240 },
1800 { 0x06, 0xd644 },
1801 { 0x06, 0x4402 },
1802 { 0x06, 0x8217 },
1803 { 0x06, 0xd2a0 },
1804 { 0x06, 0xd6aa },
1805 { 0x06, 0xaa02 },
1806 { 0x06, 0x8217 },
1807 { 0x06, 0xae0f },
1808 { 0x06, 0xa544 },
1809 { 0x06, 0x4402 },
1810 { 0x06, 0xae4d },
1811 { 0x06, 0xa5aa },
1812 { 0x06, 0xaa02 },
1813 { 0x06, 0xae47 },
1814 { 0x06, 0xaf82 },
1815 { 0x06, 0x13ee },
1816 { 0x06, 0x834e },
1817 { 0x06, 0x00ee },
1818 { 0x06, 0x834d },
1819 { 0x06, 0x0fee },
1820 { 0x06, 0x834c },
1821 { 0x06, 0x0fee },
1822 { 0x06, 0x834f },
1823 { 0x06, 0x00ee },
1824 { 0x06, 0x8351 },
1825 { 0x06, 0x00ee },
1826 { 0x06, 0x834a },
1827 { 0x06, 0xffee },
1828 { 0x06, 0x834b },
1829 { 0x06, 0xffe0 },
1830 { 0x06, 0x8330 },
1831 { 0x06, 0xe183 },
1832 { 0x06, 0x3158 },
1833 { 0x06, 0xfee4 },
1834 { 0x06, 0xf88a },
1835 { 0x06, 0xe5f8 },
1836 { 0x06, 0x8be0 },
1837 { 0x06, 0x8332 },
1838 { 0x06, 0xe183 },
1839 { 0x06, 0x3359 },
1840 { 0x06, 0x0fe2 },
1841 { 0x06, 0x834d },
1842 { 0x06, 0x0c24 },
1843 { 0x06, 0x5af0 },
1844 { 0x06, 0x1e12 },
1845 { 0x06, 0xe4f8 },
1846 { 0x06, 0x8ce5 },
1847 { 0x06, 0xf88d },
1848 { 0x06, 0xaf82 },
1849 { 0x06, 0x13e0 },
1850 { 0x06, 0x834f },
1851 { 0x06, 0x10e4 },
1852 { 0x06, 0x834f },
1853 { 0x06, 0xe083 },
1854 { 0x06, 0x4e78 },
1855 { 0x06, 0x009f },
1856 { 0x06, 0x0ae0 },
1857 { 0x06, 0x834f },
1858 { 0x06, 0xa010 },
1859 { 0x06, 0xa5ee },
1860 { 0x06, 0x834e },
1861 { 0x06, 0x01e0 },
1862 { 0x06, 0x834e },
1863 { 0x06, 0x7805 },
1864 { 0x06, 0x9e9a },
1865 { 0x06, 0xe083 },
1866 { 0x06, 0x4e78 },
1867 { 0x06, 0x049e },
1868 { 0x06, 0x10e0 },
1869 { 0x06, 0x834e },
1870 { 0x06, 0x7803 },
1871 { 0x06, 0x9e0f },
1872 { 0x06, 0xe083 },
1873 { 0x06, 0x4e78 },
1874 { 0x06, 0x019e },
1875 { 0x06, 0x05ae },
1876 { 0x06, 0x0caf },
1877 { 0x06, 0x81f8 },
1878 { 0x06, 0xaf81 },
1879 { 0x06, 0xa3af },
1880 { 0x06, 0x81dc },
1881 { 0x06, 0xaf82 },
1882 { 0x06, 0x13ee },
1883 { 0x06, 0x8348 },
1884 { 0x06, 0x00ee },
1885 { 0x06, 0x8349 },
1886 { 0x06, 0x00e0 },
1887 { 0x06, 0x8351 },
1888 { 0x06, 0x10e4 },
1889 { 0x06, 0x8351 },
1890 { 0x06, 0x5801 },
1891 { 0x06, 0x9fea },
1892 { 0x06, 0xd000 },
1893 { 0x06, 0xd180 },
1894 { 0x06, 0x1f66 },
1895 { 0x06, 0xe2f8 },
1896 { 0x06, 0xeae3 },
1897 { 0x06, 0xf8eb },
1898 { 0x06, 0x5af8 },
1899 { 0x06, 0x1e20 },
1900 { 0x06, 0xe6f8 },
1901 { 0x06, 0xeae5 },
1902 { 0x06, 0xf8eb },
1903 { 0x06, 0xd302 },
1904 { 0x06, 0xb3fe },
1905 { 0x06, 0xe2f8 },
1906 { 0x06, 0x7cef },
1907 { 0x06, 0x325b },
1908 { 0x06, 0x80e3 },
1909 { 0x06, 0xf87d },
1910 { 0x06, 0x9e03 },
1911 { 0x06, 0x7dff },
1912 { 0x06, 0xff0d },
1913 { 0x06, 0x581c },
1914 { 0x06, 0x551a },
1915 { 0x06, 0x6511 },
1916 { 0x06, 0xa190 },
1917 { 0x06, 0xd3e2 },
1918 { 0x06, 0x8348 },
1919 { 0x06, 0xe383 },
1920 { 0x06, 0x491b },
1921 { 0x06, 0x56ab },
1922 { 0x06, 0x08ef },
1923 { 0x06, 0x56e6 },
1924 { 0x06, 0x8348 },
1925 { 0x06, 0xe783 },
1926 { 0x06, 0x4910 },
1927 { 0x06, 0xd180 },
1928 { 0x06, 0x1f66 },
1929 { 0x06, 0xa004 },
1930 { 0x06, 0xb9e2 },
1931 { 0x06, 0x8348 },
1932 { 0x06, 0xe383 },
1933 { 0x06, 0x49ef },
1934 { 0x06, 0x65e2 },
1935 { 0x06, 0x834a },
1936 { 0x06, 0xe383 },
1937 { 0x06, 0x4b1b },
1938 { 0x06, 0x56aa },
1939 { 0x06, 0x0eef },
1940 { 0x06, 0x56e6 },
1941 { 0x06, 0x834a },
1942 { 0x06, 0xe783 },
1943 { 0x06, 0x4be2 },
1944 { 0x06, 0x834d },
1945 { 0x06, 0xe683 },
1946 { 0x06, 0x4ce0 },
1947 { 0x06, 0x834d },
1948 { 0x06, 0xa000 },
1949 { 0x06, 0x0caf },
1950 { 0x06, 0x81dc },
1951 { 0x06, 0xe083 },
1952 { 0x06, 0x4d10 },
1953 { 0x06, 0xe483 },
1954 { 0x06, 0x4dae },
1955 { 0x06, 0x0480 },
1956 { 0x06, 0xe483 },
1957 { 0x06, 0x4de0 },
1958 { 0x06, 0x834e },
1959 { 0x06, 0x7803 },
1960 { 0x06, 0x9e0b },
1961 { 0x06, 0xe083 },
1962 { 0x06, 0x4e78 },
1963 { 0x06, 0x049e },
1964 { 0x06, 0x04ee },
1965 { 0x06, 0x834e },
1966 { 0x06, 0x02e0 },
1967 { 0x06, 0x8332 },
1968 { 0x06, 0xe183 },
1969 { 0x06, 0x3359 },
1970 { 0x06, 0x0fe2 },
1971 { 0x06, 0x834d },
1972 { 0x06, 0x0c24 },
1973 { 0x06, 0x5af0 },
1974 { 0x06, 0x1e12 },
1975 { 0x06, 0xe4f8 },
1976 { 0x06, 0x8ce5 },
1977 { 0x06, 0xf88d },
1978 { 0x06, 0xe083 },
1979 { 0x06, 0x30e1 },
1980 { 0x06, 0x8331 },
1981 { 0x06, 0x6801 },
1982 { 0x06, 0xe4f8 },
1983 { 0x06, 0x8ae5 },
1984 { 0x06, 0xf88b },
1985 { 0x06, 0xae37 },
1986 { 0x06, 0xee83 },
1987 { 0x06, 0x4e03 },
1988 { 0x06, 0xe083 },
1989 { 0x06, 0x4ce1 },
1990 { 0x06, 0x834d },
1991 { 0x06, 0x1b01 },
1992 { 0x06, 0x9e04 },
1993 { 0x06, 0xaaa1 },
1994 { 0x06, 0xaea8 },
1995 { 0x06, 0xee83 },
1996 { 0x06, 0x4e04 },
1997 { 0x06, 0xee83 },
1998 { 0x06, 0x4f00 },
1999 { 0x06, 0xaeab },
2000 { 0x06, 0xe083 },
2001 { 0x06, 0x4f78 },
2002 { 0x06, 0x039f },
2003 { 0x06, 0x14ee },
2004 { 0x06, 0x834e },
2005 { 0x06, 0x05d2 },
2006 { 0x06, 0x40d6 },
2007 { 0x06, 0x5554 },
2008 { 0x06, 0x0282 },
2009 { 0x06, 0x17d2 },
2010 { 0x06, 0xa0d6 },
2011 { 0x06, 0xba00 },
2012 { 0x06, 0x0282 },
2013 { 0x06, 0x17fe },
2014 { 0x06, 0xfdfc },
2015 { 0x06, 0x05f8 },
2016 { 0x06, 0xe0f8 },
2017 { 0x06, 0x60e1 },
2018 { 0x06, 0xf861 },
2019 { 0x06, 0x6802 },
2020 { 0x06, 0xe4f8 },
2021 { 0x06, 0x60e5 },
2022 { 0x06, 0xf861 },
2023 { 0x06, 0xe0f8 },
2024 { 0x06, 0x48e1 },
2025 { 0x06, 0xf849 },
2026 { 0x06, 0x580f },
2027 { 0x06, 0x1e02 },
2028 { 0x06, 0xe4f8 },
2029 { 0x06, 0x48e5 },
2030 { 0x06, 0xf849 },
2031 { 0x06, 0xd000 },
2032 { 0x06, 0x0282 },
2033 { 0x06, 0x5bbf },
2034 { 0x06, 0x8350 },
2035 { 0x06, 0xef46 },
2036 { 0x06, 0xdc19 },
2037 { 0x06, 0xddd0 },
2038 { 0x06, 0x0102 },
2039 { 0x06, 0x825b },
2040 { 0x06, 0x0282 },
2041 { 0x06, 0x77e0 },
2042 { 0x06, 0xf860 },
2043 { 0x06, 0xe1f8 },
2044 { 0x06, 0x6158 },
2045 { 0x06, 0xfde4 },
2046 { 0x06, 0xf860 },
2047 { 0x06, 0xe5f8 },
2048 { 0x06, 0x61fc },
2049 { 0x06, 0x04f9 },
2050 { 0x06, 0xfafb },
2051 { 0x06, 0xc6bf },
2052 { 0x06, 0xf840 },
2053 { 0x06, 0xbe83 },
2054 { 0x06, 0x50a0 },
2055 { 0x06, 0x0101 },
2056 { 0x06, 0x071b },
2057 { 0x06, 0x89cf },
2058 { 0x06, 0xd208 },
2059 { 0x06, 0xebdb },
2060 { 0x06, 0x19b2 },
2061 { 0x06, 0xfbff },
2062 { 0x06, 0xfefd },
2063 { 0x06, 0x04f8 },
2064 { 0x06, 0xe0f8 },
2065 { 0x06, 0x48e1 },
2066 { 0x06, 0xf849 },
2067 { 0x06, 0x6808 },
2068 { 0x06, 0xe4f8 },
2069 { 0x06, 0x48e5 },
2070 { 0x06, 0xf849 },
2071 { 0x06, 0x58f7 },
2072 { 0x06, 0xe4f8 },
2073 { 0x06, 0x48e5 },
2074 { 0x06, 0xf849 },
2075 { 0x06, 0xfc04 },
2076 { 0x06, 0x4d20 },
2077 { 0x06, 0x0002 },
2078 { 0x06, 0x4e22 },
2079 { 0x06, 0x0002 },
2080 { 0x06, 0x4ddf },
2081 { 0x06, 0xff01 },
2082 { 0x06, 0x4edd },
2083 { 0x06, 0xff01 },
2084 { 0x05, 0x83d4 },
2085 { 0x06, 0x8000 },
2086 { 0x05, 0x83d8 },
2087 { 0x06, 0x8051 },
2088 { 0x02, 0x6010 },
2089 { 0x03, 0xdc00 },
2090 { 0x05, 0xfff6 },
2091 { 0x06, 0x00fc },
2092 { 0x1f, 0x0000 },
2093
2094 { 0x1f, 0x0000 },
2095 { 0x0d, 0xf880 },
2096 { 0x1f, 0x0000 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002097 };
2098
2099 rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
2100
françois romieudaf9df62009-10-07 12:44:20 +00002101 mdio_write(ioaddr, 0x1f, 0x0002);
2102 mdio_plus_minus(ioaddr, 0x0b, 0x0010, 0x00ef);
2103 mdio_plus_minus(ioaddr, 0x0c, 0xa200, 0x5d00);
2104
2105 rtl_phy_write(ioaddr, phy_reg_init_1, ARRAY_SIZE(phy_reg_init_1));
2106
2107 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002108 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002109 { 0x1f, 0x0002 },
2110 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002111 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002112 { 0x05, 0x8330 },
2113 { 0x06, 0x669a },
2114 { 0x1f, 0x0002 }
2115 };
2116 int val;
2117
2118 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2119
2120 val = mdio_read(ioaddr, 0x0d);
2121
2122 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002123 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002124 0x0065, 0x0066, 0x0067, 0x0068,
2125 0x0069, 0x006a, 0x006b, 0x006c
2126 };
2127 int i;
2128
2129 mdio_write(ioaddr, 0x1f, 0x0002);
2130
2131 val &= 0xff00;
2132 for (i = 0; i < ARRAY_SIZE(set); i++)
2133 mdio_write(ioaddr, 0x0d, val | set[i]);
2134 }
2135 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002136 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002137 { 0x1f, 0x0002 },
2138 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002139 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002140 { 0x05, 0x8330 },
2141 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002142 };
2143
françois romieudaf9df62009-10-07 12:44:20 +00002144 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002145 }
2146
françois romieudaf9df62009-10-07 12:44:20 +00002147 mdio_write(ioaddr, 0x1f, 0x0002);
2148 mdio_patch(ioaddr, 0x0d, 0x0300);
2149 mdio_patch(ioaddr, 0x0f, 0x0010);
2150
2151 mdio_write(ioaddr, 0x1f, 0x0002);
2152 mdio_plus_minus(ioaddr, 0x02, 0x0100, 0x0600);
2153 mdio_plus_minus(ioaddr, 0x03, 0x0000, 0xe000);
2154
2155 rtl_phy_write(ioaddr, phy_reg_init_2, ARRAY_SIZE(phy_reg_init_2));
2156}
2157
2158static void rtl8168d_2_hw_phy_config(void __iomem *ioaddr)
2159{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002160 static const struct phy_reg phy_reg_init_0[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002161 { 0x1f, 0x0001 },
2162 { 0x06, 0x4064 },
2163 { 0x07, 0x2863 },
2164 { 0x08, 0x059c },
2165 { 0x09, 0x26b4 },
2166 { 0x0a, 0x6a19 },
2167 { 0x0b, 0xdcc8 },
2168 { 0x10, 0xf06d },
2169 { 0x14, 0x7f68 },
2170 { 0x18, 0x7fd9 },
2171 { 0x1c, 0xf0ff },
2172 { 0x1d, 0x3d9c },
2173 { 0x1f, 0x0003 },
2174 { 0x12, 0xf49f },
2175 { 0x13, 0x070b },
2176 { 0x1a, 0x05ad },
2177 { 0x14, 0x94c0 },
2178
2179 { 0x1f, 0x0002 },
2180 { 0x06, 0x5561 },
2181 { 0x1f, 0x0005 },
2182 { 0x05, 0x8332 },
2183 { 0x06, 0x5561 }
2184 };
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002185 static const struct phy_reg phy_reg_init_1[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002186 { 0x1f, 0x0005 },
2187 { 0x05, 0xffc2 },
2188 { 0x1f, 0x0005 },
2189 { 0x05, 0x8000 },
2190 { 0x06, 0xf8f9 },
2191 { 0x06, 0xfaee },
2192 { 0x06, 0xf8ea },
2193 { 0x06, 0x00ee },
2194 { 0x06, 0xf8eb },
2195 { 0x06, 0x00e2 },
2196 { 0x06, 0xf87c },
2197 { 0x06, 0xe3f8 },
2198 { 0x06, 0x7da5 },
2199 { 0x06, 0x1111 },
2200 { 0x06, 0x12d2 },
2201 { 0x06, 0x40d6 },
2202 { 0x06, 0x4444 },
2203 { 0x06, 0x0281 },
2204 { 0x06, 0xc6d2 },
2205 { 0x06, 0xa0d6 },
2206 { 0x06, 0xaaaa },
2207 { 0x06, 0x0281 },
2208 { 0x06, 0xc6ae },
2209 { 0x06, 0x0fa5 },
2210 { 0x06, 0x4444 },
2211 { 0x06, 0x02ae },
2212 { 0x06, 0x4da5 },
2213 { 0x06, 0xaaaa },
2214 { 0x06, 0x02ae },
2215 { 0x06, 0x47af },
2216 { 0x06, 0x81c2 },
2217 { 0x06, 0xee83 },
2218 { 0x06, 0x4e00 },
2219 { 0x06, 0xee83 },
2220 { 0x06, 0x4d0f },
2221 { 0x06, 0xee83 },
2222 { 0x06, 0x4c0f },
2223 { 0x06, 0xee83 },
2224 { 0x06, 0x4f00 },
2225 { 0x06, 0xee83 },
2226 { 0x06, 0x5100 },
2227 { 0x06, 0xee83 },
2228 { 0x06, 0x4aff },
2229 { 0x06, 0xee83 },
2230 { 0x06, 0x4bff },
2231 { 0x06, 0xe083 },
2232 { 0x06, 0x30e1 },
2233 { 0x06, 0x8331 },
2234 { 0x06, 0x58fe },
2235 { 0x06, 0xe4f8 },
2236 { 0x06, 0x8ae5 },
2237 { 0x06, 0xf88b },
2238 { 0x06, 0xe083 },
2239 { 0x06, 0x32e1 },
2240 { 0x06, 0x8333 },
2241 { 0x06, 0x590f },
2242 { 0x06, 0xe283 },
2243 { 0x06, 0x4d0c },
2244 { 0x06, 0x245a },
2245 { 0x06, 0xf01e },
2246 { 0x06, 0x12e4 },
2247 { 0x06, 0xf88c },
2248 { 0x06, 0xe5f8 },
2249 { 0x06, 0x8daf },
2250 { 0x06, 0x81c2 },
2251 { 0x06, 0xe083 },
2252 { 0x06, 0x4f10 },
2253 { 0x06, 0xe483 },
2254 { 0x06, 0x4fe0 },
2255 { 0x06, 0x834e },
2256 { 0x06, 0x7800 },
2257 { 0x06, 0x9f0a },
2258 { 0x06, 0xe083 },
2259 { 0x06, 0x4fa0 },
2260 { 0x06, 0x10a5 },
2261 { 0x06, 0xee83 },
2262 { 0x06, 0x4e01 },
2263 { 0x06, 0xe083 },
2264 { 0x06, 0x4e78 },
2265 { 0x06, 0x059e },
2266 { 0x06, 0x9ae0 },
2267 { 0x06, 0x834e },
2268 { 0x06, 0x7804 },
2269 { 0x06, 0x9e10 },
2270 { 0x06, 0xe083 },
2271 { 0x06, 0x4e78 },
2272 { 0x06, 0x039e },
2273 { 0x06, 0x0fe0 },
2274 { 0x06, 0x834e },
2275 { 0x06, 0x7801 },
2276 { 0x06, 0x9e05 },
2277 { 0x06, 0xae0c },
2278 { 0x06, 0xaf81 },
2279 { 0x06, 0xa7af },
2280 { 0x06, 0x8152 },
2281 { 0x06, 0xaf81 },
2282 { 0x06, 0x8baf },
2283 { 0x06, 0x81c2 },
2284 { 0x06, 0xee83 },
2285 { 0x06, 0x4800 },
2286 { 0x06, 0xee83 },
2287 { 0x06, 0x4900 },
2288 { 0x06, 0xe083 },
2289 { 0x06, 0x5110 },
2290 { 0x06, 0xe483 },
2291 { 0x06, 0x5158 },
2292 { 0x06, 0x019f },
2293 { 0x06, 0xead0 },
2294 { 0x06, 0x00d1 },
2295 { 0x06, 0x801f },
2296 { 0x06, 0x66e2 },
2297 { 0x06, 0xf8ea },
2298 { 0x06, 0xe3f8 },
2299 { 0x06, 0xeb5a },
2300 { 0x06, 0xf81e },
2301 { 0x06, 0x20e6 },
2302 { 0x06, 0xf8ea },
2303 { 0x06, 0xe5f8 },
2304 { 0x06, 0xebd3 },
2305 { 0x06, 0x02b3 },
2306 { 0x06, 0xfee2 },
2307 { 0x06, 0xf87c },
2308 { 0x06, 0xef32 },
2309 { 0x06, 0x5b80 },
2310 { 0x06, 0xe3f8 },
2311 { 0x06, 0x7d9e },
2312 { 0x06, 0x037d },
2313 { 0x06, 0xffff },
2314 { 0x06, 0x0d58 },
2315 { 0x06, 0x1c55 },
2316 { 0x06, 0x1a65 },
2317 { 0x06, 0x11a1 },
2318 { 0x06, 0x90d3 },
2319 { 0x06, 0xe283 },
2320 { 0x06, 0x48e3 },
2321 { 0x06, 0x8349 },
2322 { 0x06, 0x1b56 },
2323 { 0x06, 0xab08 },
2324 { 0x06, 0xef56 },
2325 { 0x06, 0xe683 },
2326 { 0x06, 0x48e7 },
2327 { 0x06, 0x8349 },
2328 { 0x06, 0x10d1 },
2329 { 0x06, 0x801f },
2330 { 0x06, 0x66a0 },
2331 { 0x06, 0x04b9 },
2332 { 0x06, 0xe283 },
2333 { 0x06, 0x48e3 },
2334 { 0x06, 0x8349 },
2335 { 0x06, 0xef65 },
2336 { 0x06, 0xe283 },
2337 { 0x06, 0x4ae3 },
2338 { 0x06, 0x834b },
2339 { 0x06, 0x1b56 },
2340 { 0x06, 0xaa0e },
2341 { 0x06, 0xef56 },
2342 { 0x06, 0xe683 },
2343 { 0x06, 0x4ae7 },
2344 { 0x06, 0x834b },
2345 { 0x06, 0xe283 },
2346 { 0x06, 0x4de6 },
2347 { 0x06, 0x834c },
2348 { 0x06, 0xe083 },
2349 { 0x06, 0x4da0 },
2350 { 0x06, 0x000c },
2351 { 0x06, 0xaf81 },
2352 { 0x06, 0x8be0 },
2353 { 0x06, 0x834d },
2354 { 0x06, 0x10e4 },
2355 { 0x06, 0x834d },
2356 { 0x06, 0xae04 },
2357 { 0x06, 0x80e4 },
2358 { 0x06, 0x834d },
2359 { 0x06, 0xe083 },
2360 { 0x06, 0x4e78 },
2361 { 0x06, 0x039e },
2362 { 0x06, 0x0be0 },
2363 { 0x06, 0x834e },
2364 { 0x06, 0x7804 },
2365 { 0x06, 0x9e04 },
2366 { 0x06, 0xee83 },
2367 { 0x06, 0x4e02 },
2368 { 0x06, 0xe083 },
2369 { 0x06, 0x32e1 },
2370 { 0x06, 0x8333 },
2371 { 0x06, 0x590f },
2372 { 0x06, 0xe283 },
2373 { 0x06, 0x4d0c },
2374 { 0x06, 0x245a },
2375 { 0x06, 0xf01e },
2376 { 0x06, 0x12e4 },
2377 { 0x06, 0xf88c },
2378 { 0x06, 0xe5f8 },
2379 { 0x06, 0x8de0 },
2380 { 0x06, 0x8330 },
2381 { 0x06, 0xe183 },
2382 { 0x06, 0x3168 },
2383 { 0x06, 0x01e4 },
2384 { 0x06, 0xf88a },
2385 { 0x06, 0xe5f8 },
2386 { 0x06, 0x8bae },
2387 { 0x06, 0x37ee },
2388 { 0x06, 0x834e },
2389 { 0x06, 0x03e0 },
2390 { 0x06, 0x834c },
2391 { 0x06, 0xe183 },
2392 { 0x06, 0x4d1b },
2393 { 0x06, 0x019e },
2394 { 0x06, 0x04aa },
2395 { 0x06, 0xa1ae },
2396 { 0x06, 0xa8ee },
2397 { 0x06, 0x834e },
2398 { 0x06, 0x04ee },
2399 { 0x06, 0x834f },
2400 { 0x06, 0x00ae },
2401 { 0x06, 0xabe0 },
2402 { 0x06, 0x834f },
2403 { 0x06, 0x7803 },
2404 { 0x06, 0x9f14 },
2405 { 0x06, 0xee83 },
2406 { 0x06, 0x4e05 },
2407 { 0x06, 0xd240 },
2408 { 0x06, 0xd655 },
2409 { 0x06, 0x5402 },
2410 { 0x06, 0x81c6 },
2411 { 0x06, 0xd2a0 },
2412 { 0x06, 0xd6ba },
2413 { 0x06, 0x0002 },
2414 { 0x06, 0x81c6 },
2415 { 0x06, 0xfefd },
2416 { 0x06, 0xfc05 },
2417 { 0x06, 0xf8e0 },
2418 { 0x06, 0xf860 },
2419 { 0x06, 0xe1f8 },
2420 { 0x06, 0x6168 },
2421 { 0x06, 0x02e4 },
2422 { 0x06, 0xf860 },
2423 { 0x06, 0xe5f8 },
2424 { 0x06, 0x61e0 },
2425 { 0x06, 0xf848 },
2426 { 0x06, 0xe1f8 },
2427 { 0x06, 0x4958 },
2428 { 0x06, 0x0f1e },
2429 { 0x06, 0x02e4 },
2430 { 0x06, 0xf848 },
2431 { 0x06, 0xe5f8 },
2432 { 0x06, 0x49d0 },
2433 { 0x06, 0x0002 },
2434 { 0x06, 0x820a },
2435 { 0x06, 0xbf83 },
2436 { 0x06, 0x50ef },
2437 { 0x06, 0x46dc },
2438 { 0x06, 0x19dd },
2439 { 0x06, 0xd001 },
2440 { 0x06, 0x0282 },
2441 { 0x06, 0x0a02 },
2442 { 0x06, 0x8226 },
2443 { 0x06, 0xe0f8 },
2444 { 0x06, 0x60e1 },
2445 { 0x06, 0xf861 },
2446 { 0x06, 0x58fd },
2447 { 0x06, 0xe4f8 },
2448 { 0x06, 0x60e5 },
2449 { 0x06, 0xf861 },
2450 { 0x06, 0xfc04 },
2451 { 0x06, 0xf9fa },
2452 { 0x06, 0xfbc6 },
2453 { 0x06, 0xbff8 },
2454 { 0x06, 0x40be },
2455 { 0x06, 0x8350 },
2456 { 0x06, 0xa001 },
2457 { 0x06, 0x0107 },
2458 { 0x06, 0x1b89 },
2459 { 0x06, 0xcfd2 },
2460 { 0x06, 0x08eb },
2461 { 0x06, 0xdb19 },
2462 { 0x06, 0xb2fb },
2463 { 0x06, 0xfffe },
2464 { 0x06, 0xfd04 },
2465 { 0x06, 0xf8e0 },
2466 { 0x06, 0xf848 },
2467 { 0x06, 0xe1f8 },
2468 { 0x06, 0x4968 },
2469 { 0x06, 0x08e4 },
2470 { 0x06, 0xf848 },
2471 { 0x06, 0xe5f8 },
2472 { 0x06, 0x4958 },
2473 { 0x06, 0xf7e4 },
2474 { 0x06, 0xf848 },
2475 { 0x06, 0xe5f8 },
2476 { 0x06, 0x49fc },
2477 { 0x06, 0x044d },
2478 { 0x06, 0x2000 },
2479 { 0x06, 0x024e },
2480 { 0x06, 0x2200 },
2481 { 0x06, 0x024d },
2482 { 0x06, 0xdfff },
2483 { 0x06, 0x014e },
2484 { 0x06, 0xddff },
2485 { 0x06, 0x0100 },
2486 { 0x05, 0x83d8 },
2487 { 0x06, 0x8000 },
2488 { 0x03, 0xdc00 },
2489 { 0x05, 0xfff6 },
2490 { 0x06, 0x00fc },
2491 { 0x1f, 0x0000 },
2492
2493 { 0x1f, 0x0000 },
2494 { 0x0d, 0xf880 },
2495 { 0x1f, 0x0000 }
2496 };
2497
2498 rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
2499
2500 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002501 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002502 { 0x1f, 0x0002 },
2503 { 0x05, 0x669a },
2504 { 0x1f, 0x0005 },
2505 { 0x05, 0x8330 },
2506 { 0x06, 0x669a },
2507
2508 { 0x1f, 0x0002 }
2509 };
2510 int val;
2511
2512 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2513
2514 val = mdio_read(ioaddr, 0x0d);
2515 if ((val & 0x00ff) != 0x006c) {
2516 u32 set[] = {
2517 0x0065, 0x0066, 0x0067, 0x0068,
2518 0x0069, 0x006a, 0x006b, 0x006c
2519 };
2520 int i;
2521
2522 mdio_write(ioaddr, 0x1f, 0x0002);
2523
2524 val &= 0xff00;
2525 for (i = 0; i < ARRAY_SIZE(set); i++)
2526 mdio_write(ioaddr, 0x0d, val | set[i]);
2527 }
2528 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002529 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002530 { 0x1f, 0x0002 },
2531 { 0x05, 0x2642 },
2532 { 0x1f, 0x0005 },
2533 { 0x05, 0x8330 },
2534 { 0x06, 0x2642 }
2535 };
2536
2537 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2538 }
2539
2540 mdio_write(ioaddr, 0x1f, 0x0002);
2541 mdio_plus_minus(ioaddr, 0x02, 0x0100, 0x0600);
2542 mdio_plus_minus(ioaddr, 0x03, 0x0000, 0xe000);
2543
2544 mdio_write(ioaddr, 0x1f, 0x0001);
2545 mdio_write(ioaddr, 0x17, 0x0cc0);
2546
2547 mdio_write(ioaddr, 0x1f, 0x0002);
2548 mdio_patch(ioaddr, 0x0f, 0x0017);
2549
2550 rtl_phy_write(ioaddr, phy_reg_init_1, ARRAY_SIZE(phy_reg_init_1));
2551}
2552
2553static void rtl8168d_3_hw_phy_config(void __iomem *ioaddr)
2554{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002555 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002556 { 0x1f, 0x0002 },
2557 { 0x10, 0x0008 },
2558 { 0x0d, 0x006c },
2559
2560 { 0x1f, 0x0000 },
2561 { 0x0d, 0xf880 },
2562
2563 { 0x1f, 0x0001 },
2564 { 0x17, 0x0cc0 },
2565
2566 { 0x1f, 0x0001 },
2567 { 0x0b, 0xa4d8 },
2568 { 0x09, 0x281c },
2569 { 0x07, 0x2883 },
2570 { 0x0a, 0x6b35 },
2571 { 0x1d, 0x3da4 },
2572 { 0x1c, 0xeffd },
2573 { 0x14, 0x7f52 },
2574 { 0x18, 0x7fc6 },
2575 { 0x08, 0x0601 },
2576 { 0x06, 0x4063 },
2577 { 0x10, 0xf074 },
2578 { 0x1f, 0x0003 },
2579 { 0x13, 0x0789 },
2580 { 0x12, 0xf4bd },
2581 { 0x1a, 0x04fd },
2582 { 0x14, 0x84b0 },
2583 { 0x1f, 0x0000 },
2584 { 0x00, 0x9200 },
2585
2586 { 0x1f, 0x0005 },
2587 { 0x01, 0x0340 },
2588 { 0x1f, 0x0001 },
2589 { 0x04, 0x4000 },
2590 { 0x03, 0x1d21 },
2591 { 0x02, 0x0c32 },
2592 { 0x01, 0x0200 },
2593 { 0x00, 0x5554 },
2594 { 0x04, 0x4800 },
2595 { 0x04, 0x4000 },
2596 { 0x04, 0xf000 },
2597 { 0x03, 0xdf01 },
2598 { 0x02, 0xdf20 },
2599 { 0x01, 0x101a },
2600 { 0x00, 0xa0ff },
2601 { 0x04, 0xf800 },
2602 { 0x04, 0xf000 },
2603 { 0x1f, 0x0000 },
2604
2605 { 0x1f, 0x0007 },
2606 { 0x1e, 0x0023 },
2607 { 0x16, 0x0000 },
2608 { 0x1f, 0x0000 }
2609 };
2610
2611 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002612}
2613
Francois Romieu2857ffb2008-08-02 21:08:49 +02002614static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
2615{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002616 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02002617 { 0x1f, 0x0003 },
2618 { 0x08, 0x441d },
2619 { 0x01, 0x9100 },
2620 { 0x1f, 0x0000 }
2621 };
2622
2623 mdio_write(ioaddr, 0x1f, 0x0000);
2624 mdio_patch(ioaddr, 0x11, 1 << 12);
2625 mdio_patch(ioaddr, 0x19, 1 << 13);
françois romieu85910a8e2009-08-10 19:45:48 +00002626 mdio_patch(ioaddr, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02002627
2628 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2629}
2630
Francois Romieu5615d9f2007-08-17 17:50:46 +02002631static void rtl_hw_phy_config(struct net_device *dev)
2632{
2633 struct rtl8169_private *tp = netdev_priv(dev);
2634 void __iomem *ioaddr = tp->mmio_addr;
2635
2636 rtl8169_print_mac_version(tp);
2637
2638 switch (tp->mac_version) {
2639 case RTL_GIGA_MAC_VER_01:
2640 break;
2641 case RTL_GIGA_MAC_VER_02:
2642 case RTL_GIGA_MAC_VER_03:
2643 rtl8169s_hw_phy_config(ioaddr);
2644 break;
2645 case RTL_GIGA_MAC_VER_04:
2646 rtl8169sb_hw_phy_config(ioaddr);
2647 break;
françois romieu2e9558562009-08-10 19:44:19 +00002648 case RTL_GIGA_MAC_VER_05:
2649 rtl8169scd_hw_phy_config(tp, ioaddr);
2650 break;
françois romieu8c7006a2009-08-10 19:43:29 +00002651 case RTL_GIGA_MAC_VER_06:
2652 rtl8169sce_hw_phy_config(ioaddr);
2653 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02002654 case RTL_GIGA_MAC_VER_07:
2655 case RTL_GIGA_MAC_VER_08:
2656 case RTL_GIGA_MAC_VER_09:
2657 rtl8102e_hw_phy_config(ioaddr);
2658 break;
Francois Romieu236b8082008-05-30 16:11:48 +02002659 case RTL_GIGA_MAC_VER_11:
2660 rtl8168bb_hw_phy_config(ioaddr);
2661 break;
2662 case RTL_GIGA_MAC_VER_12:
2663 rtl8168bef_hw_phy_config(ioaddr);
2664 break;
2665 case RTL_GIGA_MAC_VER_17:
2666 rtl8168bef_hw_phy_config(ioaddr);
2667 break;
Francois Romieu867763c2007-08-17 18:21:58 +02002668 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02002669 rtl8168cp_1_hw_phy_config(ioaddr);
Francois Romieu867763c2007-08-17 18:21:58 +02002670 break;
2671 case RTL_GIGA_MAC_VER_19:
Francois Romieu219a1e92008-06-28 11:58:39 +02002672 rtl8168c_1_hw_phy_config(ioaddr);
Francois Romieu867763c2007-08-17 18:21:58 +02002673 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02002674 case RTL_GIGA_MAC_VER_20:
Francois Romieu219a1e92008-06-28 11:58:39 +02002675 rtl8168c_2_hw_phy_config(ioaddr);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002676 break;
Francois Romieu197ff762008-06-28 13:16:02 +02002677 case RTL_GIGA_MAC_VER_21:
2678 rtl8168c_3_hw_phy_config(ioaddr);
2679 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02002680 case RTL_GIGA_MAC_VER_22:
2681 rtl8168c_4_hw_phy_config(ioaddr);
2682 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02002683 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002684 case RTL_GIGA_MAC_VER_24:
Francois Romieuef3386f2008-06-29 12:24:30 +02002685 rtl8168cp_2_hw_phy_config(ioaddr);
2686 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02002687 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00002688 rtl8168d_1_hw_phy_config(ioaddr);
2689 break;
2690 case RTL_GIGA_MAC_VER_26:
2691 rtl8168d_2_hw_phy_config(ioaddr);
2692 break;
2693 case RTL_GIGA_MAC_VER_27:
2694 rtl8168d_3_hw_phy_config(ioaddr);
Francois Romieu5b538df2008-07-20 16:22:45 +02002695 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02002696
Francois Romieu5615d9f2007-08-17 17:50:46 +02002697 default:
2698 break;
2699 }
2700}
2701
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702static void rtl8169_phy_timer(unsigned long __opaque)
2703{
2704 struct net_device *dev = (struct net_device *)__opaque;
2705 struct rtl8169_private *tp = netdev_priv(dev);
2706 struct timer_list *timer = &tp->timer;
2707 void __iomem *ioaddr = tp->mmio_addr;
2708 unsigned long timeout = RTL8169_PHY_TIMEOUT;
2709
Francois Romieubcf0bf92006-07-26 23:14:13 +02002710 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002711
Francois Romieu64e4bfb2006-08-17 12:43:06 +02002712 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713 return;
2714
2715 spin_lock_irq(&tp->lock);
2716
2717 if (tp->phy_reset_pending(ioaddr)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02002718 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719 * A busy loop could burn quite a few cycles on nowadays CPU.
2720 * Let's delay the execution of the timer for a few ticks.
2721 */
2722 timeout = HZ/10;
2723 goto out_mod_timer;
2724 }
2725
2726 if (tp->link_ok(ioaddr))
2727 goto out_unlock;
2728
Joe Perchesbf82c182010-02-09 11:49:50 +00002729 netif_warn(tp, link, dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730
2731 tp->phy_reset_enable(ioaddr);
2732
2733out_mod_timer:
2734 mod_timer(timer, jiffies + timeout);
2735out_unlock:
2736 spin_unlock_irq(&tp->lock);
2737}
2738
2739static inline void rtl8169_delete_timer(struct net_device *dev)
2740{
2741 struct rtl8169_private *tp = netdev_priv(dev);
2742 struct timer_list *timer = &tp->timer;
2743
Francois Romieue179bb72007-08-17 15:05:21 +02002744 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745 return;
2746
2747 del_timer_sync(timer);
2748}
2749
2750static inline void rtl8169_request_timer(struct net_device *dev)
2751{
2752 struct rtl8169_private *tp = netdev_priv(dev);
2753 struct timer_list *timer = &tp->timer;
2754
Francois Romieue179bb72007-08-17 15:05:21 +02002755 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756 return;
2757
Francois Romieu2efa53f2007-03-09 00:00:05 +01002758 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759}
2760
2761#ifdef CONFIG_NET_POLL_CONTROLLER
2762/*
2763 * Polling 'interrupt' - used by things like netconsole to send skbs
2764 * without having to re-enable interrupts. It's not called while
2765 * the interrupt routine is executing.
2766 */
2767static void rtl8169_netpoll(struct net_device *dev)
2768{
2769 struct rtl8169_private *tp = netdev_priv(dev);
2770 struct pci_dev *pdev = tp->pci_dev;
2771
2772 disable_irq(pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01002773 rtl8169_interrupt(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774 enable_irq(pdev->irq);
2775}
2776#endif
2777
2778static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
2779 void __iomem *ioaddr)
2780{
2781 iounmap(ioaddr);
2782 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00002783 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002784 pci_disable_device(pdev);
2785 free_netdev(dev);
2786}
2787
Francois Romieubf793292006-11-01 00:53:05 +01002788static void rtl8169_phy_reset(struct net_device *dev,
2789 struct rtl8169_private *tp)
2790{
2791 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01002792 unsigned int i;
Francois Romieubf793292006-11-01 00:53:05 +01002793
2794 tp->phy_reset_enable(ioaddr);
2795 for (i = 0; i < 100; i++) {
2796 if (!tp->phy_reset_pending(ioaddr))
2797 return;
2798 msleep(1);
2799 }
Joe Perchesbf82c182010-02-09 11:49:50 +00002800 netif_err(tp, link, dev, "PHY reset failed\n");
Francois Romieubf793292006-11-01 00:53:05 +01002801}
2802
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002803static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002804{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002805 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002806
Francois Romieu5615d9f2007-08-17 17:50:46 +02002807 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002808
Marcus Sundberg773328942008-07-10 21:28:08 +02002809 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
2810 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2811 RTL_W8(0x82, 0x01);
2812 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002813
Francois Romieu6dccd162007-02-13 23:38:05 +01002814 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
2815
2816 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
2817 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002818
Francois Romieubcf0bf92006-07-26 23:14:13 +02002819 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002820 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2821 RTL_W8(0x82, 0x01);
2822 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
2823 mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
2824 }
2825
Francois Romieubf793292006-11-01 00:53:05 +01002826 rtl8169_phy_reset(dev, tp);
2827
Francois Romieu901dda22007-02-21 00:10:20 +01002828 /*
2829 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
2830 * only 8101. Don't panic.
2831 */
2832 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002833
Joe Perchesbf82c182010-02-09 11:49:50 +00002834 if (RTL_R8(PHYstatus) & TBI_Enable)
2835 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002836}
2837
Francois Romieu773d2022007-01-31 23:47:43 +01002838static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
2839{
2840 void __iomem *ioaddr = tp->mmio_addr;
2841 u32 high;
2842 u32 low;
2843
2844 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
2845 high = addr[4] | (addr[5] << 8);
2846
2847 spin_lock_irq(&tp->lock);
2848
2849 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00002850
Francois Romieu773d2022007-01-31 23:47:43 +01002851 RTL_W32(MAC4, high);
françois romieu908ba2b2010-04-26 11:42:58 +00002852 RTL_R32(MAC4);
2853
Francois Romieu78f1cd02010-03-27 19:35:46 -07002854 RTL_W32(MAC0, low);
françois romieu908ba2b2010-04-26 11:42:58 +00002855 RTL_R32(MAC0);
2856
Francois Romieu773d2022007-01-31 23:47:43 +01002857 RTL_W8(Cfg9346, Cfg9346_Lock);
2858
2859 spin_unlock_irq(&tp->lock);
2860}
2861
2862static int rtl_set_mac_address(struct net_device *dev, void *p)
2863{
2864 struct rtl8169_private *tp = netdev_priv(dev);
2865 struct sockaddr *addr = p;
2866
2867 if (!is_valid_ether_addr(addr->sa_data))
2868 return -EADDRNOTAVAIL;
2869
2870 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2871
2872 rtl_rar_set(tp, dev->dev_addr);
2873
2874 return 0;
2875}
2876
Francois Romieu5f787a12006-08-17 13:02:36 +02002877static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2878{
2879 struct rtl8169_private *tp = netdev_priv(dev);
2880 struct mii_ioctl_data *data = if_mii(ifr);
2881
Francois Romieu8b4ab282008-11-19 22:05:25 -08002882 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
2883}
Francois Romieu5f787a12006-08-17 13:02:36 +02002884
Francois Romieu8b4ab282008-11-19 22:05:25 -08002885static int rtl_xmii_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2886{
Francois Romieu5f787a12006-08-17 13:02:36 +02002887 switch (cmd) {
2888 case SIOCGMIIPHY:
2889 data->phy_id = 32; /* Internal PHY */
2890 return 0;
2891
2892 case SIOCGMIIREG:
2893 data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
2894 return 0;
2895
2896 case SIOCSMIIREG:
Francois Romieu5f787a12006-08-17 13:02:36 +02002897 mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
2898 return 0;
2899 }
2900 return -EOPNOTSUPP;
2901}
2902
Francois Romieu8b4ab282008-11-19 22:05:25 -08002903static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2904{
2905 return -EOPNOTSUPP;
2906}
2907
Francois Romieu0e485152007-02-20 00:00:26 +01002908static const struct rtl_cfg_info {
2909 void (*hw_start)(struct net_device *);
2910 unsigned int region;
2911 unsigned int align;
2912 u16 intr_event;
2913 u16 napi_event;
Francois Romieuccdffb92008-07-26 14:26:06 +02002914 unsigned features;
Jean Delvaref21b75e2009-05-26 20:54:48 -07002915 u8 default_ver;
Francois Romieu0e485152007-02-20 00:00:26 +01002916} rtl_cfg_infos [] = {
2917 [RTL_CFG_0] = {
2918 .hw_start = rtl_hw_start_8169,
2919 .region = 1,
Francois Romieue9f63f32007-02-28 23:16:57 +01002920 .align = 0,
Francois Romieu0e485152007-02-20 00:00:26 +01002921 .intr_event = SYSErr | LinkChg | RxOverflow |
2922 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002923 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002924 .features = RTL_FEATURE_GMII,
2925 .default_ver = RTL_GIGA_MAC_VER_01,
Francois Romieu0e485152007-02-20 00:00:26 +01002926 },
2927 [RTL_CFG_1] = {
2928 .hw_start = rtl_hw_start_8168,
2929 .region = 2,
2930 .align = 8,
2931 .intr_event = SYSErr | LinkChg | RxOverflow |
2932 TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002933 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002934 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
2935 .default_ver = RTL_GIGA_MAC_VER_11,
Francois Romieu0e485152007-02-20 00:00:26 +01002936 },
2937 [RTL_CFG_2] = {
2938 .hw_start = rtl_hw_start_8101,
2939 .region = 2,
2940 .align = 8,
2941 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
2942 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002943 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002944 .features = RTL_FEATURE_MSI,
2945 .default_ver = RTL_GIGA_MAC_VER_13,
Francois Romieu0e485152007-02-20 00:00:26 +01002946 }
2947};
2948
Francois Romieufbac58f2007-10-04 22:51:38 +02002949/* Cfg9346_Unlock assumed. */
2950static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
2951 const struct rtl_cfg_info *cfg)
2952{
2953 unsigned msi = 0;
2954 u8 cfg2;
2955
2956 cfg2 = RTL_R8(Config2) & ~MSIEnable;
Francois Romieuccdffb92008-07-26 14:26:06 +02002957 if (cfg->features & RTL_FEATURE_MSI) {
Francois Romieufbac58f2007-10-04 22:51:38 +02002958 if (pci_enable_msi(pdev)) {
2959 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
2960 } else {
2961 cfg2 |= MSIEnable;
2962 msi = RTL_FEATURE_MSI;
2963 }
2964 }
2965 RTL_W8(Config2, cfg2);
2966 return msi;
2967}
2968
2969static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
2970{
2971 if (tp->features & RTL_FEATURE_MSI) {
2972 pci_disable_msi(pdev);
2973 tp->features &= ~RTL_FEATURE_MSI;
2974 }
2975}
2976
Francois Romieu8b4ab282008-11-19 22:05:25 -08002977static const struct net_device_ops rtl8169_netdev_ops = {
2978 .ndo_open = rtl8169_open,
2979 .ndo_stop = rtl8169_close,
2980 .ndo_get_stats = rtl8169_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08002981 .ndo_start_xmit = rtl8169_start_xmit,
Francois Romieu8b4ab282008-11-19 22:05:25 -08002982 .ndo_tx_timeout = rtl8169_tx_timeout,
2983 .ndo_validate_addr = eth_validate_addr,
2984 .ndo_change_mtu = rtl8169_change_mtu,
2985 .ndo_set_mac_address = rtl_set_mac_address,
2986 .ndo_do_ioctl = rtl8169_ioctl,
2987 .ndo_set_multicast_list = rtl_set_rx_mode,
2988#ifdef CONFIG_R8169_VLAN
2989 .ndo_vlan_rx_register = rtl8169_vlan_rx_register,
2990#endif
2991#ifdef CONFIG_NET_POLL_CONTROLLER
2992 .ndo_poll_controller = rtl8169_netpoll,
2993#endif
2994
2995};
2996
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002997static int __devinit
2998rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2999{
Francois Romieu0e485152007-02-20 00:00:26 +01003000 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
3001 const unsigned int region = cfg->region;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002 struct rtl8169_private *tp;
Francois Romieuccdffb92008-07-26 14:26:06 +02003003 struct mii_if_info *mii;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003004 struct net_device *dev;
3005 void __iomem *ioaddr;
Francois Romieu07d3f512007-02-21 22:40:46 +01003006 unsigned int i;
3007 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003009 if (netif_msg_drv(&debug)) {
3010 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
3011 MODULENAME, RTL8169_VERSION);
3012 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
Linus Torvalds1da177e2005-04-16 15:20:36 -07003014 dev = alloc_etherdev(sizeof (*tp));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003015 if (!dev) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003016 if (netif_msg_drv(&debug))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04003017 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003018 rc = -ENOMEM;
3019 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003020 }
3021
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieu8b4ab282008-11-19 22:05:25 -08003023 dev->netdev_ops = &rtl8169_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003024 tp = netdev_priv(dev);
David Howellsc4028952006-11-22 14:57:56 +00003025 tp->dev = dev;
Ivan Vecera21e197f2008-04-17 22:48:41 +02003026 tp->pci_dev = pdev;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003027 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003028
Francois Romieuccdffb92008-07-26 14:26:06 +02003029 mii = &tp->mii;
3030 mii->dev = dev;
3031 mii->mdio_read = rtl_mdio_read;
3032 mii->mdio_write = rtl_mdio_write;
3033 mii->phy_id_mask = 0x1f;
3034 mii->reg_num_mask = 0x1f;
3035 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
3036
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037 /* enable device (incl. PCI PM wakeup and hotplug setup) */
3038 rc = pci_enable_device(pdev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003039 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003040 netif_err(tp, probe, dev, "enable failure\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003041 goto err_out_free_dev_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003042 }
3043
françois romieu87aeec72010-04-26 11:42:06 +00003044 if (pci_set_mwi(pdev) < 0)
3045 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046
Linus Torvalds1da177e2005-04-16 15:20:36 -07003047 /* make sure PCI base addr 1 is MMIO */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003048 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003049 netif_err(tp, probe, dev,
3050 "region #%d not an MMIO resource, aborting\n",
3051 region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003052 rc = -ENODEV;
françois romieu87aeec72010-04-26 11:42:06 +00003053 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003055
Linus Torvalds1da177e2005-04-16 15:20:36 -07003056 /* check for weird/broken PCI region reporting */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003057 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003058 netif_err(tp, probe, dev,
3059 "Invalid PCI region size(s), aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003060 rc = -ENODEV;
françois romieu87aeec72010-04-26 11:42:06 +00003061 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003062 }
3063
3064 rc = pci_request_regions(pdev, MODULENAME);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003065 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003066 netif_err(tp, probe, dev, "could not request regions\n");
françois romieu87aeec72010-04-26 11:42:06 +00003067 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003068 }
3069
3070 tp->cp_cmd = PCIMulRW | RxChkSum;
3071
3072 if ((sizeof(dma_addr_t) > 4) &&
David S. Miller4300e8c2010-03-26 10:23:30 -07003073 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003074 tp->cp_cmd |= PCIDAC;
3075 dev->features |= NETIF_F_HIGHDMA;
3076 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07003077 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003078 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003079 netif_err(tp, probe, dev, "DMA configuration failed\n");
françois romieu87aeec72010-04-26 11:42:06 +00003080 goto err_out_free_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081 }
3082 }
3083
Linus Torvalds1da177e2005-04-16 15:20:36 -07003084 /* ioremap MMIO region */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003085 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003086 if (!ioaddr) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003087 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088 rc = -EIO;
françois romieu87aeec72010-04-26 11:42:06 +00003089 goto err_out_free_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003090 }
3091
David S. Miller4300e8c2010-03-26 10:23:30 -07003092 tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3093 if (!tp->pcie_cap)
3094 netif_info(tp, probe, dev, "no PCI Express capability\n");
3095
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07003096 RTL_W16(IntrMask, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097
3098 /* Soft reset the chip. */
3099 RTL_W8(ChipCmd, CmdReset);
3100
3101 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01003102 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003103 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
3104 break;
Francois Romieub518fa82006-08-16 15:23:13 +02003105 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003106 }
3107
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07003108 RTL_W16(IntrStatus, 0xffff);
3109
françois romieuca52efd2009-07-24 12:34:19 +00003110 pci_set_master(pdev);
3111
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112 /* Identify chip attached to board */
3113 rtl8169_get_mac_version(tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114
Jean Delvaref21b75e2009-05-26 20:54:48 -07003115 /* Use appropriate default if unknown */
3116 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003117 netif_notice(tp, probe, dev,
3118 "unknown MAC, using family default\n");
Jean Delvaref21b75e2009-05-26 20:54:48 -07003119 tp->mac_version = cfg->default_ver;
3120 }
3121
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122 rtl8169_print_mac_version(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003123
Roel Kluincee60c32008-04-17 22:35:54 +02003124 for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125 if (tp->mac_version == rtl_chip_info[i].mac_version)
3126 break;
3127 }
Roel Kluincee60c32008-04-17 22:35:54 +02003128 if (i == ARRAY_SIZE(rtl_chip_info)) {
Jean Delvaref21b75e2009-05-26 20:54:48 -07003129 dev_err(&pdev->dev,
3130 "driver bug, MAC version not found in rtl_chip_info\n");
françois romieu87aeec72010-04-26 11:42:06 +00003131 goto err_out_msi_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132 }
3133 tp->chipset = i;
3134
Francois Romieu5d06a992006-02-23 00:47:58 +01003135 RTL_W8(Cfg9346, Cfg9346_Unlock);
3136 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
3137 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
Bruno Prémont20037fa2008-10-08 17:05:03 -07003138 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
3139 tp->features |= RTL_FEATURE_WOL;
3140 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
3141 tp->features |= RTL_FEATURE_WOL;
Francois Romieufbac58f2007-10-04 22:51:38 +02003142 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
Francois Romieu5d06a992006-02-23 00:47:58 +01003143 RTL_W8(Cfg9346, Cfg9346_Lock);
3144
Francois Romieu66ec5d42007-11-06 22:56:10 +01003145 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
3146 (RTL_R8(PHYstatus) & TBI_Enable)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147 tp->set_speed = rtl8169_set_speed_tbi;
3148 tp->get_settings = rtl8169_gset_tbi;
3149 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
3150 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
3151 tp->link_ok = rtl8169_tbi_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08003152 tp->do_ioctl = rtl_tbi_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003153
Francois Romieu64e4bfb2006-08-17 12:43:06 +02003154 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155 } else {
3156 tp->set_speed = rtl8169_set_speed_xmii;
3157 tp->get_settings = rtl8169_gset_xmii;
3158 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
3159 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
3160 tp->link_ok = rtl8169_xmii_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08003161 tp->do_ioctl = rtl_xmii_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162 }
3163
Francois Romieudf58ef52008-10-09 14:35:58 -07003164 spin_lock_init(&tp->lock);
3165
Petr Vandrovec738e1e62008-10-12 20:58:29 -07003166 tp->mmio_addr = ioaddr;
3167
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00003168 /* Get MAC address */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003169 for (i = 0; i < MAC_ADDR_LEN; i++)
3170 dev->dev_addr[i] = RTL_R8(MAC0 + i);
John W. Linville6d6525b2005-09-12 10:48:57 -04003171 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003172
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003174 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
3175 dev->irq = pdev->irq;
3176 dev->base_addr = (unsigned long) ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003177
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003178 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003179
3180#ifdef CONFIG_R8169_VLAN
3181 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003182#endif
3183
3184 tp->intr_mask = 0xffff;
Francois Romieu0e485152007-02-20 00:00:26 +01003185 tp->align = cfg->align;
3186 tp->hw_start = cfg->hw_start;
3187 tp->intr_event = cfg->intr_event;
3188 tp->napi_event = cfg->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189
Francois Romieu2efa53f2007-03-09 00:00:05 +01003190 init_timer(&tp->timer);
3191 tp->timer.data = (unsigned long) dev;
3192 tp->timer.function = rtl8169_phy_timer;
3193
Linus Torvalds1da177e2005-04-16 15:20:36 -07003194 rc = register_netdev(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003195 if (rc < 0)
françois romieu87aeec72010-04-26 11:42:06 +00003196 goto err_out_msi_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003197
3198 pci_set_drvdata(pdev, dev);
3199
Joe Perchesbf82c182010-02-09 11:49:50 +00003200 netif_info(tp, probe, dev, "%s at 0x%lx, %pM, XID %08x IRQ %d\n",
3201 rtl_chip_info[tp->chipset].name,
3202 dev->base_addr, dev->dev_addr,
3203 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003204
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003205 rtl8169_init_phy(dev, tp);
Simon Wunderlich05af2142009-10-24 06:47:33 -07003206
3207 /*
3208 * Pretend we are using VLANs; This bypasses a nasty bug where
3209 * Interrupts stop flowing on high load on 8110SCd controllers.
3210 */
3211 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
3212 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | RxVlan);
3213
Bruno Prémont8b76ab32008-10-08 17:06:25 -07003214 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003215
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003216 if (pci_dev_run_wake(pdev)) {
3217 pm_runtime_set_active(&pdev->dev);
3218 pm_runtime_enable(&pdev->dev);
3219 }
3220 pm_runtime_idle(&pdev->dev);
3221
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003222out:
3223 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224
françois romieu87aeec72010-04-26 11:42:06 +00003225err_out_msi_4:
Francois Romieufbac58f2007-10-04 22:51:38 +02003226 rtl_disable_msi(pdev, tp);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003227 iounmap(ioaddr);
françois romieu87aeec72010-04-26 11:42:06 +00003228err_out_free_res_3:
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003229 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00003230err_out_mwi_2:
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003231 pci_clear_mwi(pdev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003232 pci_disable_device(pdev);
3233err_out_free_dev_1:
3234 free_netdev(dev);
3235 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003236}
3237
Francois Romieu07d3f512007-02-21 22:40:46 +01003238static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239{
3240 struct net_device *dev = pci_get_drvdata(pdev);
3241 struct rtl8169_private *tp = netdev_priv(dev);
3242
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003243 pm_runtime_get_sync(&pdev->dev);
3244
Francois Romieueb2a0212007-02-15 23:37:21 +01003245 flush_scheduled_work();
3246
Linus Torvalds1da177e2005-04-16 15:20:36 -07003247 unregister_netdev(dev);
Ivan Veceracc098dc2009-11-29 23:12:52 -08003248
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003249 if (pci_dev_run_wake(pdev)) {
3250 pm_runtime_disable(&pdev->dev);
3251 pm_runtime_set_suspended(&pdev->dev);
3252 }
3253 pm_runtime_put_noidle(&pdev->dev);
3254
Ivan Veceracc098dc2009-11-29 23:12:52 -08003255 /* restore original MAC address */
3256 rtl_rar_set(tp, dev->perm_addr);
3257
Francois Romieufbac58f2007-10-04 22:51:38 +02003258 rtl_disable_msi(pdev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003259 rtl8169_release_board(pdev, dev, tp->mmio_addr);
3260 pci_set_drvdata(pdev, NULL);
3261}
3262
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
Neil Hormanc0cd8842010-03-29 13:16:02 -07003264 unsigned int mtu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265{
Neil Hormanc0cd8842010-03-29 13:16:02 -07003266 unsigned int max_frame = mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
3267
3268 if (max_frame != 16383)
Neil Horman93f4d912010-04-01 07:30:07 +00003269 printk(KERN_WARNING PFX "WARNING! Changing of MTU on this "
3270 "NIC may lead to frame reception errors!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003271
Raimonds Cicans88123042009-11-13 10:52:19 +00003272 tp->rx_buf_sz = (max_frame > RX_BUF_SIZE) ? max_frame : RX_BUF_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273}
3274
3275static int rtl8169_open(struct net_device *dev)
3276{
3277 struct rtl8169_private *tp = netdev_priv(dev);
3278 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu99f252b2007-04-02 22:59:59 +02003279 int retval = -ENOMEM;
3280
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003281 pm_runtime_get_sync(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003282
Neil Hormanc0cd8842010-03-29 13:16:02 -07003283 /*
3284 * Note that we use a magic value here, its wierd I know
3285 * its done because, some subset of rtl8169 hardware suffers from
3286 * a problem in which frames received that are longer than
3287 * the size set in RxMaxSize register return garbage sizes
3288 * when received. To avoid this we need to turn off filtering,
3289 * which is done by setting a value of 16383 in the RxMaxSize register
3290 * and allocating 16k frames to handle the largest possible rx value
3291 * thats what the magic math below does.
3292 */
3293 rtl8169_set_rxbufsize(tp, 16383 - VLAN_ETH_HLEN - ETH_FCS_LEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003294
Linus Torvalds1da177e2005-04-16 15:20:36 -07003295 /*
3296 * Rx and Tx desscriptors needs 256 bytes alignment.
3297 * pci_alloc_consistent provides more.
3298 */
3299 tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
3300 &tp->TxPhyAddr);
3301 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003302 goto err_pm_runtime_put;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003303
3304 tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
3305 &tp->RxPhyAddr);
3306 if (!tp->RxDescArray)
Francois Romieu99f252b2007-04-02 22:59:59 +02003307 goto err_free_tx_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308
3309 retval = rtl8169_init_ring(dev);
3310 if (retval < 0)
Francois Romieu99f252b2007-04-02 22:59:59 +02003311 goto err_free_rx_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003312
David Howellsc4028952006-11-22 14:57:56 +00003313 INIT_DELAYED_WORK(&tp->task, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314
Francois Romieu99f252b2007-04-02 22:59:59 +02003315 smp_mb();
3316
Francois Romieufbac58f2007-10-04 22:51:38 +02003317 retval = request_irq(dev->irq, rtl8169_interrupt,
3318 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
Francois Romieu99f252b2007-04-02 22:59:59 +02003319 dev->name, dev);
3320 if (retval < 0)
3321 goto err_release_ring_2;
3322
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003323 napi_enable(&tp->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003324
Francois Romieu07ce4062007-02-23 23:36:39 +01003325 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003326
3327 rtl8169_request_timer(dev);
3328
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003329 tp->saved_wolopts = 0;
3330 pm_runtime_put_noidle(&pdev->dev);
3331
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
3333out:
3334 return retval;
3335
Francois Romieu99f252b2007-04-02 22:59:59 +02003336err_release_ring_2:
3337 rtl8169_rx_clear(tp);
3338err_free_rx_1:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003339 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
3340 tp->RxPhyAddr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003341 tp->RxDescArray = NULL;
Francois Romieu99f252b2007-04-02 22:59:59 +02003342err_free_tx_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003343 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
3344 tp->TxPhyAddr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003345 tp->TxDescArray = NULL;
3346err_pm_runtime_put:
3347 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003348 goto out;
3349}
3350
3351static void rtl8169_hw_reset(void __iomem *ioaddr)
3352{
3353 /* Disable interrupts */
3354 rtl8169_irq_mask_and_ack(ioaddr);
3355
3356 /* Reset the chipset */
3357 RTL_W8(ChipCmd, CmdReset);
3358
3359 /* PCI commit */
3360 RTL_R8(ChipCmd);
3361}
3362
Francois Romieu7f796d82007-06-11 23:04:41 +02003363static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01003364{
3365 void __iomem *ioaddr = tp->mmio_addr;
3366 u32 cfg = rtl8169_rx_config;
3367
3368 cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3369 RTL_W32(RxConfig, cfg);
3370
3371 /* Set DMA burst size and Interframe Gap Time */
3372 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3373 (InterFrameGap << TxInterFrameGapShift));
3374}
3375
Francois Romieu07ce4062007-02-23 23:36:39 +01003376static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003377{
3378 struct rtl8169_private *tp = netdev_priv(dev);
3379 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01003380 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003381
3382 /* Soft reset the chip. */
3383 RTL_W8(ChipCmd, CmdReset);
3384
3385 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01003386 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
3388 break;
Francois Romieub518fa82006-08-16 15:23:13 +02003389 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003390 }
3391
Francois Romieu07ce4062007-02-23 23:36:39 +01003392 tp->hw_start(dev);
3393
Francois Romieu07ce4062007-02-23 23:36:39 +01003394 netif_start_queue(dev);
3395}
3396
3397
Francois Romieu7f796d82007-06-11 23:04:41 +02003398static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
3399 void __iomem *ioaddr)
3400{
3401 /*
3402 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
3403 * register to be written before TxDescAddrLow to work.
3404 * Switching from MMIO to I/O access fixes the issue as well.
3405 */
3406 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07003407 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d82007-06-11 23:04:41 +02003408 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07003409 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d82007-06-11 23:04:41 +02003410}
3411
3412static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
3413{
3414 u16 cmd;
3415
3416 cmd = RTL_R16(CPlusCmd);
3417 RTL_W16(CPlusCmd, cmd);
3418 return cmd;
3419}
3420
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003421static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d82007-06-11 23:04:41 +02003422{
3423 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e82009-10-26 10:52:37 +00003424 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d82007-06-11 23:04:41 +02003425}
3426
Francois Romieu6dccd162007-02-13 23:38:05 +01003427static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
3428{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003429 static const struct {
Francois Romieu6dccd162007-02-13 23:38:05 +01003430 u32 mac_version;
3431 u32 clk;
3432 u32 val;
3433 } cfg2_info [] = {
3434 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
3435 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
3436 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
3437 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
3438 }, *p = cfg2_info;
3439 unsigned int i;
3440 u32 clk;
3441
3442 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01003443 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01003444 if ((p->mac_version == mac_version) && (p->clk == clk)) {
3445 RTL_W32(0x7c, p->val);
3446 break;
3447 }
3448 }
3449}
3450
Francois Romieu07ce4062007-02-23 23:36:39 +01003451static void rtl_hw_start_8169(struct net_device *dev)
3452{
3453 struct rtl8169_private *tp = netdev_priv(dev);
3454 void __iomem *ioaddr = tp->mmio_addr;
3455 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01003456
Francois Romieu9cb427b2006-11-02 00:10:16 +01003457 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
3458 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
3459 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
3460 }
3461
Linus Torvalds1da177e2005-04-16 15:20:36 -07003462 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieu9cb427b2006-11-02 00:10:16 +01003463 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
3464 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3465 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
3466 (tp->mac_version == RTL_GIGA_MAC_VER_04))
3467 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3468
Linus Torvalds1da177e2005-04-16 15:20:36 -07003469 RTL_W8(EarlyTxThres, EarlyTxThld);
3470
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003471 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003472
Francois Romieuc946b302007-10-04 00:42:50 +02003473 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
3474 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3475 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
3476 (tp->mac_version == RTL_GIGA_MAC_VER_04))
3477 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003478
Francois Romieu7f796d82007-06-11 23:04:41 +02003479 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02003480
3481 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3482 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
Joe Perches06fa7352007-10-18 21:15:00 +02003483 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02003485 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003486 }
3487
Francois Romieubcf0bf92006-07-26 23:14:13 +02003488 RTL_W16(CPlusCmd, tp->cp_cmd);
3489
Francois Romieu6dccd162007-02-13 23:38:05 +01003490 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
3491
Linus Torvalds1da177e2005-04-16 15:20:36 -07003492 /*
3493 * Undocumented corner. Supposedly:
3494 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
3495 */
3496 RTL_W16(IntrMitigate, 0x0000);
3497
Francois Romieu7f796d82007-06-11 23:04:41 +02003498 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01003499
Francois Romieuc946b302007-10-04 00:42:50 +02003500 if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
3501 (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
3502 (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
3503 (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
3504 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3505 rtl_set_rx_tx_config_registers(tp);
3506 }
3507
Linus Torvalds1da177e2005-04-16 15:20:36 -07003508 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02003509
3510 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
3511 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003512
3513 RTL_W32(RxMissed, 0);
3514
Francois Romieu07ce4062007-02-23 23:36:39 +01003515 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003516
3517 /* no early-rx interrupts */
3518 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003519
3520 /* Enable all known interrupts by setting the interrupt mask. */
Francois Romieu0e485152007-02-20 00:00:26 +01003521 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01003522}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003523
Francois Romieu9c14cea2008-07-05 00:21:15 +02003524static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
Francois Romieu458a9f62008-08-02 15:50:02 +02003525{
Francois Romieu9c14cea2008-07-05 00:21:15 +02003526 struct net_device *dev = pci_get_drvdata(pdev);
3527 struct rtl8169_private *tp = netdev_priv(dev);
3528 int cap = tp->pcie_cap;
Francois Romieu458a9f62008-08-02 15:50:02 +02003529
Francois Romieu9c14cea2008-07-05 00:21:15 +02003530 if (cap) {
3531 u16 ctl;
3532
3533 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
3534 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
3535 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
3536 }
Francois Romieu458a9f62008-08-02 15:50:02 +02003537}
3538
Francois Romieudacf8152008-08-02 20:44:13 +02003539static void rtl_csi_access_enable(void __iomem *ioaddr)
3540{
3541 u32 csi;
3542
3543 csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
3544 rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
3545}
3546
3547struct ephy_info {
3548 unsigned int offset;
3549 u16 mask;
3550 u16 bits;
3551};
3552
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003553static void rtl_ephy_init(void __iomem *ioaddr, const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02003554{
3555 u16 w;
3556
3557 while (len-- > 0) {
3558 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
3559 rtl_ephy_write(ioaddr, e->offset, w);
3560 e++;
3561 }
3562}
3563
Francois Romieub726e492008-06-28 12:22:59 +02003564static void rtl_disable_clock_request(struct pci_dev *pdev)
3565{
3566 struct net_device *dev = pci_get_drvdata(pdev);
3567 struct rtl8169_private *tp = netdev_priv(dev);
3568 int cap = tp->pcie_cap;
3569
3570 if (cap) {
3571 u16 ctl;
3572
3573 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
3574 ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
3575 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
3576 }
3577}
3578
3579#define R8168_CPCMD_QUIRK_MASK (\
3580 EnableBist | \
3581 Mac_dbgo_oe | \
3582 Force_half_dup | \
3583 Force_rxflow_en | \
3584 Force_txflow_en | \
3585 Cxpl_dbg_sel | \
3586 ASF | \
3587 PktCntrDisable | \
3588 Mac_dbgo_sel)
3589
Francois Romieu219a1e92008-06-28 11:58:39 +02003590static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
3591{
Francois Romieub726e492008-06-28 12:22:59 +02003592 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3593
3594 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3595
Francois Romieu2e68ae42008-06-28 12:00:55 +02003596 rtl_tx_performance_tweak(pdev,
3597 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieu219a1e92008-06-28 11:58:39 +02003598}
3599
3600static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
3601{
3602 rtl_hw_start_8168bb(ioaddr, pdev);
Francois Romieub726e492008-06-28 12:22:59 +02003603
3604 RTL_W8(EarlyTxThres, EarlyTxThld);
3605
3606 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02003607}
3608
3609static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
3610{
Francois Romieub726e492008-06-28 12:22:59 +02003611 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
3612
3613 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3614
Francois Romieu219a1e92008-06-28 11:58:39 +02003615 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02003616
3617 rtl_disable_clock_request(pdev);
3618
3619 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02003620}
3621
Francois Romieuef3386f2008-06-29 12:24:30 +02003622static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
Francois Romieu219a1e92008-06-28 11:58:39 +02003623{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003624 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003625 { 0x01, 0, 0x0001 },
3626 { 0x02, 0x0800, 0x1000 },
3627 { 0x03, 0, 0x0042 },
3628 { 0x06, 0x0080, 0x0000 },
3629 { 0x07, 0, 0x2000 }
3630 };
3631
3632 rtl_csi_access_enable(ioaddr);
3633
3634 rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
3635
Francois Romieu219a1e92008-06-28 11:58:39 +02003636 __rtl_hw_start_8168cp(ioaddr, pdev);
3637}
3638
Francois Romieuef3386f2008-06-29 12:24:30 +02003639static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
3640{
3641 rtl_csi_access_enable(ioaddr);
3642
3643 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3644
3645 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3646
3647 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3648}
3649
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003650static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
3651{
3652 rtl_csi_access_enable(ioaddr);
3653
3654 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3655
3656 /* Magic. */
3657 RTL_W8(DBG_REG, 0x20);
3658
3659 RTL_W8(EarlyTxThres, EarlyTxThld);
3660
3661 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3662
3663 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3664}
3665
Francois Romieu219a1e92008-06-28 11:58:39 +02003666static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
3667{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003668 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003669 { 0x02, 0x0800, 0x1000 },
3670 { 0x03, 0, 0x0002 },
3671 { 0x06, 0x0080, 0x0000 }
3672 };
3673
3674 rtl_csi_access_enable(ioaddr);
3675
3676 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
3677
3678 rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
3679
Francois Romieu219a1e92008-06-28 11:58:39 +02003680 __rtl_hw_start_8168cp(ioaddr, pdev);
3681}
3682
3683static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
3684{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003685 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003686 { 0x01, 0, 0x0001 },
3687 { 0x03, 0x0400, 0x0220 }
3688 };
3689
3690 rtl_csi_access_enable(ioaddr);
3691
3692 rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
3693
Francois Romieu219a1e92008-06-28 11:58:39 +02003694 __rtl_hw_start_8168cp(ioaddr, pdev);
3695}
3696
Francois Romieu197ff762008-06-28 13:16:02 +02003697static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
3698{
3699 rtl_hw_start_8168c_2(ioaddr, pdev);
3700}
3701
Francois Romieu6fb07052008-06-29 11:54:28 +02003702static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
3703{
3704 rtl_csi_access_enable(ioaddr);
3705
3706 __rtl_hw_start_8168cp(ioaddr, pdev);
3707}
3708
Francois Romieu5b538df2008-07-20 16:22:45 +02003709static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
3710{
3711 rtl_csi_access_enable(ioaddr);
3712
3713 rtl_disable_clock_request(pdev);
3714
3715 RTL_W8(EarlyTxThres, EarlyTxThld);
3716
3717 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3718
3719 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3720}
3721
Francois Romieu07ce4062007-02-23 23:36:39 +01003722static void rtl_hw_start_8168(struct net_device *dev)
3723{
Francois Romieu2dd99532007-06-11 23:22:52 +02003724 struct rtl8169_private *tp = netdev_priv(dev);
3725 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01003726 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu2dd99532007-06-11 23:22:52 +02003727
3728 RTL_W8(Cfg9346, Cfg9346_Unlock);
3729
3730 RTL_W8(EarlyTxThres, EarlyTxThld);
3731
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003732 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02003733
Francois Romieu0e485152007-02-20 00:00:26 +01003734 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02003735
3736 RTL_W16(CPlusCmd, tp->cp_cmd);
3737
Francois Romieu0e485152007-02-20 00:00:26 +01003738 RTL_W16(IntrMitigate, 0x5151);
3739
3740 /* Work around for RxFIFO overflow. */
3741 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
3742 tp->intr_event |= RxFIFOOver | PCSTimeout;
3743 tp->intr_event &= ~RxOverflow;
3744 }
Francois Romieu2dd99532007-06-11 23:22:52 +02003745
3746 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3747
Francois Romieub8363902008-06-01 12:31:57 +02003748 rtl_set_rx_mode(dev);
3749
3750 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3751 (InterFrameGap << TxInterFrameGapShift));
Francois Romieu2dd99532007-06-11 23:22:52 +02003752
3753 RTL_R8(IntrMask);
3754
Francois Romieu219a1e92008-06-28 11:58:39 +02003755 switch (tp->mac_version) {
3756 case RTL_GIGA_MAC_VER_11:
3757 rtl_hw_start_8168bb(ioaddr, pdev);
3758 break;
3759
3760 case RTL_GIGA_MAC_VER_12:
3761 case RTL_GIGA_MAC_VER_17:
3762 rtl_hw_start_8168bef(ioaddr, pdev);
3763 break;
3764
3765 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02003766 rtl_hw_start_8168cp_1(ioaddr, pdev);
Francois Romieu219a1e92008-06-28 11:58:39 +02003767 break;
3768
3769 case RTL_GIGA_MAC_VER_19:
3770 rtl_hw_start_8168c_1(ioaddr, pdev);
3771 break;
3772
3773 case RTL_GIGA_MAC_VER_20:
3774 rtl_hw_start_8168c_2(ioaddr, pdev);
3775 break;
3776
Francois Romieu197ff762008-06-28 13:16:02 +02003777 case RTL_GIGA_MAC_VER_21:
3778 rtl_hw_start_8168c_3(ioaddr, pdev);
3779 break;
3780
Francois Romieu6fb07052008-06-29 11:54:28 +02003781 case RTL_GIGA_MAC_VER_22:
3782 rtl_hw_start_8168c_4(ioaddr, pdev);
3783 break;
3784
Francois Romieuef3386f2008-06-29 12:24:30 +02003785 case RTL_GIGA_MAC_VER_23:
3786 rtl_hw_start_8168cp_2(ioaddr, pdev);
3787 break;
3788
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003789 case RTL_GIGA_MAC_VER_24:
3790 rtl_hw_start_8168cp_3(ioaddr, pdev);
3791 break;
3792
Francois Romieu5b538df2008-07-20 16:22:45 +02003793 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00003794 case RTL_GIGA_MAC_VER_26:
3795 case RTL_GIGA_MAC_VER_27:
Francois Romieu5b538df2008-07-20 16:22:45 +02003796 rtl_hw_start_8168d(ioaddr, pdev);
3797 break;
3798
Francois Romieu219a1e92008-06-28 11:58:39 +02003799 default:
3800 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
3801 dev->name, tp->mac_version);
3802 break;
3803 }
Francois Romieu2dd99532007-06-11 23:22:52 +02003804
Francois Romieu0e485152007-02-20 00:00:26 +01003805 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3806
Francois Romieub8363902008-06-01 12:31:57 +02003807 RTL_W8(Cfg9346, Cfg9346_Lock);
3808
Francois Romieu2dd99532007-06-11 23:22:52 +02003809 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003810
Francois Romieu0e485152007-02-20 00:00:26 +01003811 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01003812}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003813
Francois Romieu2857ffb2008-08-02 21:08:49 +02003814#define R810X_CPCMD_QUIRK_MASK (\
3815 EnableBist | \
3816 Mac_dbgo_oe | \
3817 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00003818 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02003819 Force_txflow_en | \
3820 Cxpl_dbg_sel | \
3821 ASF | \
3822 PktCntrDisable | \
3823 PCIDAC | \
3824 PCIMulRW)
3825
3826static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
3827{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003828 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003829 { 0x01, 0, 0x6e65 },
3830 { 0x02, 0, 0x091f },
3831 { 0x03, 0, 0xc2f9 },
3832 { 0x06, 0, 0xafb5 },
3833 { 0x07, 0, 0x0e00 },
3834 { 0x19, 0, 0xec80 },
3835 { 0x01, 0, 0x2e65 },
3836 { 0x01, 0, 0x6e65 }
3837 };
3838 u8 cfg1;
3839
3840 rtl_csi_access_enable(ioaddr);
3841
3842 RTL_W8(DBG_REG, FIX_NAK_1);
3843
3844 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3845
3846 RTL_W8(Config1,
3847 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
3848 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3849
3850 cfg1 = RTL_R8(Config1);
3851 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
3852 RTL_W8(Config1, cfg1 & ~LEDS0);
3853
3854 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
3855
3856 rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
3857}
3858
3859static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
3860{
3861 rtl_csi_access_enable(ioaddr);
3862
3863 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3864
3865 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
3866 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3867
3868 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
3869}
3870
3871static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
3872{
3873 rtl_hw_start_8102e_2(ioaddr, pdev);
3874
3875 rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
3876}
3877
Francois Romieu07ce4062007-02-23 23:36:39 +01003878static void rtl_hw_start_8101(struct net_device *dev)
3879{
Francois Romieucdf1a602007-06-11 23:29:50 +02003880 struct rtl8169_private *tp = netdev_priv(dev);
3881 void __iomem *ioaddr = tp->mmio_addr;
3882 struct pci_dev *pdev = tp->pci_dev;
3883
Francois Romieue3cf0cc2007-08-17 14:55:46 +02003884 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
3885 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
Francois Romieu9c14cea2008-07-05 00:21:15 +02003886 int cap = tp->pcie_cap;
3887
3888 if (cap) {
3889 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
3890 PCI_EXP_DEVCTL_NOSNOOP_EN);
3891 }
Francois Romieucdf1a602007-06-11 23:29:50 +02003892 }
3893
Francois Romieu2857ffb2008-08-02 21:08:49 +02003894 switch (tp->mac_version) {
3895 case RTL_GIGA_MAC_VER_07:
3896 rtl_hw_start_8102e_1(ioaddr, pdev);
3897 break;
3898
3899 case RTL_GIGA_MAC_VER_08:
3900 rtl_hw_start_8102e_3(ioaddr, pdev);
3901 break;
3902
3903 case RTL_GIGA_MAC_VER_09:
3904 rtl_hw_start_8102e_2(ioaddr, pdev);
3905 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02003906 }
3907
3908 RTL_W8(Cfg9346, Cfg9346_Unlock);
3909
3910 RTL_W8(EarlyTxThres, EarlyTxThld);
3911
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003912 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
Francois Romieucdf1a602007-06-11 23:29:50 +02003913
3914 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
3915
3916 RTL_W16(CPlusCmd, tp->cp_cmd);
3917
3918 RTL_W16(IntrMitigate, 0x0000);
3919
3920 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3921
3922 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3923 rtl_set_rx_tx_config_registers(tp);
3924
3925 RTL_W8(Cfg9346, Cfg9346_Lock);
3926
3927 RTL_R8(IntrMask);
3928
Francois Romieucdf1a602007-06-11 23:29:50 +02003929 rtl_set_rx_mode(dev);
3930
Francois Romieu0e485152007-02-20 00:00:26 +01003931 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3932
Francois Romieucdf1a602007-06-11 23:29:50 +02003933 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003934
Francois Romieu0e485152007-02-20 00:00:26 +01003935 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003936}
3937
3938static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
3939{
3940 struct rtl8169_private *tp = netdev_priv(dev);
3941 int ret = 0;
3942
3943 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
3944 return -EINVAL;
3945
3946 dev->mtu = new_mtu;
3947
3948 if (!netif_running(dev))
3949 goto out;
3950
3951 rtl8169_down(dev);
3952
Neil Hormanc0cd8842010-03-29 13:16:02 -07003953 rtl8169_set_rxbufsize(tp, dev->mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954
3955 ret = rtl8169_init_ring(dev);
3956 if (ret < 0)
3957 goto out;
3958
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003959 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003960
Francois Romieu07ce4062007-02-23 23:36:39 +01003961 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003962
3963 rtl8169_request_timer(dev);
3964
3965out:
3966 return ret;
3967}
3968
3969static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
3970{
Al Viro95e09182007-12-22 18:55:39 +00003971 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003972 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
3973}
3974
3975static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
3976 struct sk_buff **sk_buff, struct RxDesc *desc)
3977{
3978 struct pci_dev *pdev = tp->pci_dev;
3979
3980 pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
3981 PCI_DMA_FROMDEVICE);
3982 dev_kfree_skb(*sk_buff);
3983 *sk_buff = NULL;
3984 rtl8169_make_unusable_by_asic(desc);
3985}
3986
3987static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
3988{
3989 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
3990
3991 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
3992}
3993
3994static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
3995 u32 rx_buf_sz)
3996{
3997 desc->addr = cpu_to_le64(mapping);
3998 wmb();
3999 rtl8169_mark_to_asic(desc, rx_buf_sz);
4000}
4001
Stephen Hemminger15d31752007-06-16 22:36:41 +02004002static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
4003 struct net_device *dev,
4004 struct RxDesc *desc, int rx_buf_sz,
4005 unsigned int align)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004006{
4007 struct sk_buff *skb;
4008 dma_addr_t mapping;
Francois Romieue9f63f32007-02-28 23:16:57 +01004009 unsigned int pad;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004010
Francois Romieue9f63f32007-02-28 23:16:57 +01004011 pad = align ? align : NET_IP_ALIGN;
4012
4013 skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004014 if (!skb)
4015 goto err_out;
4016
Francois Romieue9f63f32007-02-28 23:16:57 +01004017 skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018
David S. Miller689be432005-06-28 15:25:31 -07004019 mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004020 PCI_DMA_FROMDEVICE);
4021
4022 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004023out:
Stephen Hemminger15d31752007-06-16 22:36:41 +02004024 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004025
4026err_out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004027 rtl8169_make_unusable_by_asic(desc);
4028 goto out;
4029}
4030
4031static void rtl8169_rx_clear(struct rtl8169_private *tp)
4032{
Francois Romieu07d3f512007-02-21 22:40:46 +01004033 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004034
4035 for (i = 0; i < NUM_RX_DESC; i++) {
4036 if (tp->Rx_skbuff[i]) {
4037 rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
4038 tp->RxDescArray + i);
4039 }
4040 }
4041}
4042
4043static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
4044 u32 start, u32 end)
4045{
4046 u32 cur;
Francois Romieu5b0384f2006-08-16 16:00:01 +02004047
Francois Romieu4ae47c22007-06-16 23:28:45 +02004048 for (cur = start; end - cur != 0; cur++) {
Stephen Hemminger15d31752007-06-16 22:36:41 +02004049 struct sk_buff *skb;
4050 unsigned int i = cur % NUM_RX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004051
Francois Romieu4ae47c22007-06-16 23:28:45 +02004052 WARN_ON((s32)(end - cur) < 0);
4053
Linus Torvalds1da177e2005-04-16 15:20:36 -07004054 if (tp->Rx_skbuff[i])
4055 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004056
Stephen Hemminger15d31752007-06-16 22:36:41 +02004057 skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
4058 tp->RxDescArray + i,
4059 tp->rx_buf_sz, tp->align);
4060 if (!skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004061 break;
Stephen Hemminger15d31752007-06-16 22:36:41 +02004062
4063 tp->Rx_skbuff[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064 }
4065 return cur - start;
4066}
4067
4068static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
4069{
4070 desc->opts1 |= cpu_to_le32(RingEnd);
4071}
4072
4073static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4074{
4075 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
4076}
4077
4078static int rtl8169_init_ring(struct net_device *dev)
4079{
4080 struct rtl8169_private *tp = netdev_priv(dev);
4081
4082 rtl8169_init_ring_indexes(tp);
4083
4084 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
4085 memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
4086
4087 if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
4088 goto err_out;
4089
4090 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
4091
4092 return 0;
4093
4094err_out:
4095 rtl8169_rx_clear(tp);
4096 return -ENOMEM;
4097}
4098
4099static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
4100 struct TxDesc *desc)
4101{
4102 unsigned int len = tx_skb->len;
4103
4104 pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
4105 desc->opts1 = 0x00;
4106 desc->opts2 = 0x00;
4107 desc->addr = 0x00;
4108 tx_skb->len = 0;
4109}
4110
4111static void rtl8169_tx_clear(struct rtl8169_private *tp)
4112{
4113 unsigned int i;
4114
4115 for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
4116 unsigned int entry = i % NUM_TX_DESC;
4117 struct ring_info *tx_skb = tp->tx_skb + entry;
4118 unsigned int len = tx_skb->len;
4119
4120 if (len) {
4121 struct sk_buff *skb = tx_skb->skb;
4122
4123 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
4124 tp->TxDescArray + entry);
4125 if (skb) {
4126 dev_kfree_skb(skb);
4127 tx_skb->skb = NULL;
4128 }
Francois Romieucebf8cc2007-10-18 12:06:54 +02004129 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004130 }
4131 }
4132 tp->cur_tx = tp->dirty_tx = 0;
4133}
4134
David Howellsc4028952006-11-22 14:57:56 +00004135static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004136{
4137 struct rtl8169_private *tp = netdev_priv(dev);
4138
David Howellsc4028952006-11-22 14:57:56 +00004139 PREPARE_DELAYED_WORK(&tp->task, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004140 schedule_delayed_work(&tp->task, 4);
4141}
4142
4143static void rtl8169_wait_for_quiescence(struct net_device *dev)
4144{
4145 struct rtl8169_private *tp = netdev_priv(dev);
4146 void __iomem *ioaddr = tp->mmio_addr;
4147
4148 synchronize_irq(dev->irq);
4149
4150 /* Wait for any pending NAPI task to complete */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004151 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004152
4153 rtl8169_irq_mask_and_ack(ioaddr);
4154
David S. Millerd1d08d12008-01-07 20:53:33 -08004155 tp->intr_mask = 0xffff;
4156 RTL_W16(IntrMask, tp->intr_event);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004157 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004158}
4159
David Howellsc4028952006-11-22 14:57:56 +00004160static void rtl8169_reinit_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004161{
David Howellsc4028952006-11-22 14:57:56 +00004162 struct rtl8169_private *tp =
4163 container_of(work, struct rtl8169_private, task.work);
4164 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004165 int ret;
4166
Francois Romieueb2a0212007-02-15 23:37:21 +01004167 rtnl_lock();
4168
4169 if (!netif_running(dev))
4170 goto out_unlock;
4171
4172 rtl8169_wait_for_quiescence(dev);
4173 rtl8169_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004174
4175 ret = rtl8169_open(dev);
4176 if (unlikely(ret < 0)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004177 if (net_ratelimit())
4178 netif_err(tp, drv, dev,
4179 "reinit failure (status = %d). Rescheduling\n",
4180 ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004181 rtl8169_schedule_work(dev, rtl8169_reinit_task);
4182 }
Francois Romieueb2a0212007-02-15 23:37:21 +01004183
4184out_unlock:
4185 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004186}
4187
David Howellsc4028952006-11-22 14:57:56 +00004188static void rtl8169_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004189{
David Howellsc4028952006-11-22 14:57:56 +00004190 struct rtl8169_private *tp =
4191 container_of(work, struct rtl8169_private, task.work);
4192 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004193
Francois Romieueb2a0212007-02-15 23:37:21 +01004194 rtnl_lock();
4195
Linus Torvalds1da177e2005-04-16 15:20:36 -07004196 if (!netif_running(dev))
Francois Romieueb2a0212007-02-15 23:37:21 +01004197 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004198
4199 rtl8169_wait_for_quiescence(dev);
4200
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004201 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202 rtl8169_tx_clear(tp);
4203
4204 if (tp->dirty_rx == tp->cur_rx) {
4205 rtl8169_init_ring_indexes(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01004206 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004207 netif_wake_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004208 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004209 } else {
Joe Perchesbf82c182010-02-09 11:49:50 +00004210 if (net_ratelimit())
4211 netif_emerg(tp, intr, dev, "Rx buffers shortage\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004212 rtl8169_schedule_work(dev, rtl8169_reset_task);
4213 }
Francois Romieueb2a0212007-02-15 23:37:21 +01004214
4215out_unlock:
4216 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004217}
4218
4219static void rtl8169_tx_timeout(struct net_device *dev)
4220{
4221 struct rtl8169_private *tp = netdev_priv(dev);
4222
4223 rtl8169_hw_reset(tp->mmio_addr);
4224
4225 /* Let's wait a bit while any (async) irq lands on */
4226 rtl8169_schedule_work(dev, rtl8169_reset_task);
4227}
4228
4229static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
4230 u32 opts1)
4231{
4232 struct skb_shared_info *info = skb_shinfo(skb);
4233 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04004234 struct TxDesc * uninitialized_var(txd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004235
4236 entry = tp->cur_tx;
4237 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
4238 skb_frag_t *frag = info->frags + cur_frag;
4239 dma_addr_t mapping;
4240 u32 status, len;
4241 void *addr;
4242
4243 entry = (entry + 1) % NUM_TX_DESC;
4244
4245 txd = tp->TxDescArray + entry;
4246 len = frag->size;
4247 addr = ((void *) page_address(frag->page)) + frag->page_offset;
4248 mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
4249
4250 /* anti gcc 2.95.3 bugware (sic) */
4251 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
4252
4253 txd->opts1 = cpu_to_le32(status);
4254 txd->addr = cpu_to_le64(mapping);
4255
4256 tp->tx_skb[entry].len = len;
4257 }
4258
4259 if (cur_frag) {
4260 tp->tx_skb[entry].skb = skb;
4261 txd->opts1 |= cpu_to_le32(LastFrag);
4262 }
4263
4264 return cur_frag;
4265}
4266
4267static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
4268{
4269 if (dev->features & NETIF_F_TSO) {
Herbert Xu79671682006-06-22 02:40:14 -07004270 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004271
4272 if (mss)
4273 return LargeSend | ((mss & MSSMask) << MSSShift);
4274 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07004275 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004276 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004277
4278 if (ip->protocol == IPPROTO_TCP)
4279 return IPCS | TCPCS;
4280 else if (ip->protocol == IPPROTO_UDP)
4281 return IPCS | UDPCS;
4282 WARN_ON(1); /* we need a WARN() */
4283 }
4284 return 0;
4285}
4286
Stephen Hemminger613573252009-08-31 19:50:58 +00004287static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
4288 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004289{
4290 struct rtl8169_private *tp = netdev_priv(dev);
4291 unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
4292 struct TxDesc *txd = tp->TxDescArray + entry;
4293 void __iomem *ioaddr = tp->mmio_addr;
4294 dma_addr_t mapping;
4295 u32 status, len;
4296 u32 opts1;
Francois Romieu5b0384f2006-08-16 16:00:01 +02004297
Linus Torvalds1da177e2005-04-16 15:20:36 -07004298 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004299 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004300 goto err_stop;
4301 }
4302
4303 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
4304 goto err_stop;
4305
4306 opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
4307
4308 frags = rtl8169_xmit_frags(tp, skb, opts1);
4309 if (frags) {
4310 len = skb_headlen(skb);
4311 opts1 |= FirstFrag;
4312 } else {
4313 len = skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004314 opts1 |= FirstFrag | LastFrag;
4315 tp->tx_skb[entry].skb = skb;
4316 }
4317
4318 mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
4319
4320 tp->tx_skb[entry].len = len;
4321 txd->addr = cpu_to_le64(mapping);
4322 txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
4323
4324 wmb();
4325
4326 /* anti gcc 2.95.3 bugware (sic) */
4327 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
4328 txd->opts1 = cpu_to_le32(status);
4329
Linus Torvalds1da177e2005-04-16 15:20:36 -07004330 tp->cur_tx += frags + 1;
4331
David Dillow4c020a92010-03-03 16:33:10 +00004332 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004333
Francois Romieu275391a2007-02-23 23:50:28 +01004334 RTL_W8(TxPoll, NPQ); /* set polling bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004335
4336 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
4337 netif_stop_queue(dev);
4338 smp_rmb();
4339 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
4340 netif_wake_queue(dev);
4341 }
4342
Stephen Hemminger613573252009-08-31 19:50:58 +00004343 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004344
4345err_stop:
4346 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004347 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00004348 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004349}
4350
4351static void rtl8169_pcierr_interrupt(struct net_device *dev)
4352{
4353 struct rtl8169_private *tp = netdev_priv(dev);
4354 struct pci_dev *pdev = tp->pci_dev;
4355 void __iomem *ioaddr = tp->mmio_addr;
4356 u16 pci_status, pci_cmd;
4357
4358 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
4359 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
4360
Joe Perchesbf82c182010-02-09 11:49:50 +00004361 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
4362 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004363
4364 /*
4365 * The recovery sequence below admits a very elaborated explanation:
4366 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01004367 * - I did not see what else could be done;
4368 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004369 *
4370 * Feel free to adjust to your needs.
4371 */
Francois Romieua27993f2006-12-18 00:04:19 +01004372 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01004373 pci_cmd &= ~PCI_COMMAND_PARITY;
4374 else
4375 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
4376
4377 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004378
4379 pci_write_config_word(pdev, PCI_STATUS,
4380 pci_status & (PCI_STATUS_DETECTED_PARITY |
4381 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
4382 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
4383
4384 /* The infamous DAC f*ckup only happens at boot time */
4385 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004386 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004387 tp->cp_cmd &= ~PCIDAC;
4388 RTL_W16(CPlusCmd, tp->cp_cmd);
4389 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004390 }
4391
4392 rtl8169_hw_reset(ioaddr);
Francois Romieud03902b2006-11-23 00:00:42 +01004393
4394 rtl8169_schedule_work(dev, rtl8169_reinit_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004395}
4396
Francois Romieu07d3f512007-02-21 22:40:46 +01004397static void rtl8169_tx_interrupt(struct net_device *dev,
4398 struct rtl8169_private *tp,
4399 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004400{
4401 unsigned int dirty_tx, tx_left;
4402
Linus Torvalds1da177e2005-04-16 15:20:36 -07004403 dirty_tx = tp->dirty_tx;
4404 smp_rmb();
4405 tx_left = tp->cur_tx - dirty_tx;
4406
4407 while (tx_left > 0) {
4408 unsigned int entry = dirty_tx % NUM_TX_DESC;
4409 struct ring_info *tx_skb = tp->tx_skb + entry;
4410 u32 len = tx_skb->len;
4411 u32 status;
4412
4413 rmb();
4414 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
4415 if (status & DescOwn)
4416 break;
4417
Francois Romieucebf8cc2007-10-18 12:06:54 +02004418 dev->stats.tx_bytes += len;
4419 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004420
4421 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
4422
4423 if (status & LastFrag) {
Eric Dumazet87433bf2009-06-09 22:55:53 +00004424 dev_kfree_skb(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004425 tx_skb->skb = NULL;
4426 }
4427 dirty_tx++;
4428 tx_left--;
4429 }
4430
4431 if (tp->dirty_tx != dirty_tx) {
4432 tp->dirty_tx = dirty_tx;
4433 smp_wmb();
4434 if (netif_queue_stopped(dev) &&
4435 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
4436 netif_wake_queue(dev);
4437 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02004438 /*
4439 * 8168 hack: TxPoll requests are lost when the Tx packets are
4440 * too close. Let's kick an extra TxPoll request when a burst
4441 * of start_xmit activity is detected (if it is not detected,
4442 * it is slow enough). -- FR
4443 */
4444 smp_rmb();
4445 if (tp->cur_tx != dirty_tx)
4446 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004447 }
4448}
4449
Francois Romieu126fa4b2005-05-12 20:09:17 -04004450static inline int rtl8169_fragmented_frame(u32 status)
4451{
4452 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
4453}
4454
Linus Torvalds1da177e2005-04-16 15:20:36 -07004455static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
4456{
4457 u32 opts1 = le32_to_cpu(desc->opts1);
4458 u32 status = opts1 & RxProtoMask;
4459
4460 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
4461 ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
4462 ((status == RxProtoIP) && !(opts1 & IPFail)))
4463 skb->ip_summed = CHECKSUM_UNNECESSARY;
4464 else
4465 skb->ip_summed = CHECKSUM_NONE;
4466}
4467
Francois Romieu07d3f512007-02-21 22:40:46 +01004468static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
4469 struct rtl8169_private *tp, int pkt_size,
4470 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004471{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004472 struct sk_buff *skb;
4473 bool done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004474
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004475 if (pkt_size >= rx_copybreak)
4476 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004477
Eric Dumazet89d71a62009-10-13 05:34:20 +00004478 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004479 if (!skb)
4480 goto out;
4481
Francois Romieu07d3f512007-02-21 22:40:46 +01004482 pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
4483 PCI_DMA_FROMDEVICE);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004484 skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
4485 *sk_buff = skb;
4486 done = true;
4487out:
4488 return done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004489}
4490
Eric Dumazet630b9432010-03-31 02:08:31 +00004491/*
4492 * Warning : rtl8169_rx_interrupt() might be called :
4493 * 1) from NAPI (softirq) context
4494 * (polling = 1 : we should call netif_receive_skb())
4495 * 2) from process context (rtl8169_reset_task())
4496 * (polling = 0 : we must call netif_rx() instead)
4497 */
Francois Romieu07d3f512007-02-21 22:40:46 +01004498static int rtl8169_rx_interrupt(struct net_device *dev,
4499 struct rtl8169_private *tp,
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004500 void __iomem *ioaddr, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004501{
4502 unsigned int cur_rx, rx_left;
4503 unsigned int delta, count;
Eric Dumazet630b9432010-03-31 02:08:31 +00004504 int polling = (budget != ~(u32)0) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004505
Linus Torvalds1da177e2005-04-16 15:20:36 -07004506 cur_rx = tp->cur_rx;
4507 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
Francois Romieu865c6522008-05-11 14:51:00 +02004508 rx_left = min(rx_left, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004509
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004510 for (; rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004511 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004512 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004513 u32 status;
4514
4515 rmb();
Francois Romieu126fa4b2005-05-12 20:09:17 -04004516 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004517
4518 if (status & DescOwn)
4519 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004520 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004521 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
4522 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004523 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004524 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02004525 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004526 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02004527 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02004528 if (status & RxFOVF) {
4529 rtl8169_schedule_work(dev, rtl8169_reset_task);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004530 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02004531 }
Francois Romieu126fa4b2005-05-12 20:09:17 -04004532 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004533 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004534 struct sk_buff *skb = tp->Rx_skbuff[entry];
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004535 dma_addr_t addr = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004536 int pkt_size = (status & 0x00001FFF) - 4;
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004537 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004538
Francois Romieu126fa4b2005-05-12 20:09:17 -04004539 /*
4540 * The driver does not support incoming fragmented
4541 * frames. They are seen as a symptom of over-mtu
4542 * sized frames.
4543 */
4544 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02004545 dev->stats.rx_dropped++;
4546 dev->stats.rx_length_errors++;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004547 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004548 continue;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004549 }
4550
Linus Torvalds1da177e2005-04-16 15:20:36 -07004551 rtl8169_rx_csum(skb, desc);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004552
Francois Romieu07d3f512007-02-21 22:40:46 +01004553 if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004554 pci_dma_sync_single_for_device(pdev, addr,
4555 pkt_size, PCI_DMA_FROMDEVICE);
4556 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
4557 } else {
Francois Romieua866bbf2008-08-26 21:56:06 +02004558 pci_unmap_single(pdev, addr, tp->rx_buf_sz,
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004559 PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004560 tp->Rx_skbuff[entry] = NULL;
4561 }
4562
Linus Torvalds1da177e2005-04-16 15:20:36 -07004563 skb_put(skb, pkt_size);
4564 skb->protocol = eth_type_trans(skb, dev);
4565
Eric Dumazet630b9432010-03-31 02:08:31 +00004566 if (rtl8169_rx_vlan_skb(tp, desc, skb, polling) < 0) {
4567 if (likely(polling))
4568 netif_receive_skb(skb);
4569 else
4570 netif_rx(skb);
4571 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004572
Francois Romieucebf8cc2007-10-18 12:06:54 +02004573 dev->stats.rx_bytes += pkt_size;
4574 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004575 }
Francois Romieu6dccd162007-02-13 23:38:05 +01004576
4577 /* Work around for AMD plateform. */
Al Viro95e09182007-12-22 18:55:39 +00004578 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
Francois Romieu6dccd162007-02-13 23:38:05 +01004579 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
4580 desc->opts2 = 0;
4581 cur_rx++;
4582 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004583 }
4584
4585 count = cur_rx - tp->cur_rx;
4586 tp->cur_rx = cur_rx;
4587
4588 delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
Joe Perchesbf82c182010-02-09 11:49:50 +00004589 if (!delta && count)
4590 netif_info(tp, intr, dev, "no Rx buffer allocated\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004591 tp->dirty_rx += delta;
4592
4593 /*
4594 * FIXME: until there is periodic timer to try and refill the ring,
4595 * a temporary shortage may definitely kill the Rx process.
4596 * - disable the asic to try and avoid an overflow and kick it again
4597 * after refill ?
4598 * - how do others driver handle this condition (Uh oh...).
4599 */
Joe Perchesbf82c182010-02-09 11:49:50 +00004600 if (tp->dirty_rx + NUM_RX_DESC == tp->cur_rx)
4601 netif_emerg(tp, intr, dev, "Rx buffers exhausted\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004602
4603 return count;
4604}
4605
Francois Romieu07d3f512007-02-21 22:40:46 +01004606static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004607{
Francois Romieu07d3f512007-02-21 22:40:46 +01004608 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004609 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004610 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004611 int handled = 0;
Francois Romieu865c6522008-05-11 14:51:00 +02004612 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004613
David Dillowf11a3772009-05-22 15:29:34 +00004614 /* loop handling interrupts until we have no new ones or
4615 * we hit a invalid/hotplug case.
4616 */
Francois Romieu865c6522008-05-11 14:51:00 +02004617 status = RTL_R16(IntrStatus);
David Dillowf11a3772009-05-22 15:29:34 +00004618 while (status && status != 0xffff) {
4619 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004620
David Dillowf11a3772009-05-22 15:29:34 +00004621 /* Handle all of the error cases first. These will reset
4622 * the chip, so just exit the loop.
4623 */
4624 if (unlikely(!netif_running(dev))) {
4625 rtl8169_asic_down(ioaddr);
4626 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004627 }
David Dillowf11a3772009-05-22 15:29:34 +00004628
4629 /* Work around for rx fifo overflow */
4630 if (unlikely(status & RxFIFOOver) &&
4631 (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
4632 netif_stop_queue(dev);
4633 rtl8169_tx_timeout(dev);
4634 break;
4635 }
4636
4637 if (unlikely(status & SYSErr)) {
4638 rtl8169_pcierr_interrupt(dev);
4639 break;
4640 }
4641
4642 if (status & LinkChg)
4643 rtl8169_check_link_status(dev, tp, ioaddr);
4644
4645 /* We need to see the lastest version of tp->intr_mask to
4646 * avoid ignoring an MSI interrupt and having to wait for
4647 * another event which may never come.
4648 */
4649 smp_rmb();
4650 if (status & tp->intr_mask & tp->napi_event) {
4651 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
4652 tp->intr_mask = ~tp->napi_event;
4653
4654 if (likely(napi_schedule_prep(&tp->napi)))
4655 __napi_schedule(&tp->napi);
Joe Perchesbf82c182010-02-09 11:49:50 +00004656 else
4657 netif_info(tp, intr, dev,
4658 "interrupt %04x in poll\n", status);
David Dillowf11a3772009-05-22 15:29:34 +00004659 }
4660
4661 /* We only get a new MSI interrupt when all active irq
4662 * sources on the chip have been acknowledged. So, ack
4663 * everything we've seen and check if new sources have become
4664 * active to avoid blocking all interrupts from the chip.
4665 */
4666 RTL_W16(IntrStatus,
4667 (status & RxFIFOOver) ? (status | RxOverflow) : status);
4668 status = RTL_R16(IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004669 }
David Dillowf11a3772009-05-22 15:29:34 +00004670
Linus Torvalds1da177e2005-04-16 15:20:36 -07004671 return IRQ_RETVAL(handled);
4672}
4673
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004674static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004676 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
4677 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004678 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004679 int work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004680
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004681 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004682 rtl8169_tx_interrupt(dev, tp, ioaddr);
4683
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004684 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004685 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00004686
4687 /* We need for force the visibility of tp->intr_mask
4688 * for other CPUs, as we can loose an MSI interrupt
4689 * and potentially wait for a retransmit timeout if we don't.
4690 * The posted write to IntrMask is safe, as it will
4691 * eventually make it to the chip and we won't loose anything
4692 * until it does.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004693 */
David Dillowf11a3772009-05-22 15:29:34 +00004694 tp->intr_mask = 0xffff;
David Dillow4c020a92010-03-03 16:33:10 +00004695 wmb();
Francois Romieu0e485152007-02-20 00:00:26 +01004696 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004697 }
4698
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004699 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004700}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004701
Francois Romieu523a6092008-09-10 22:28:56 +02004702static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
4703{
4704 struct rtl8169_private *tp = netdev_priv(dev);
4705
4706 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
4707 return;
4708
4709 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
4710 RTL_W32(RxMissed, 0);
4711}
4712
Linus Torvalds1da177e2005-04-16 15:20:36 -07004713static void rtl8169_down(struct net_device *dev)
4714{
4715 struct rtl8169_private *tp = netdev_priv(dev);
4716 void __iomem *ioaddr = tp->mmio_addr;
Arnaud Patard733b7362006-10-12 22:33:31 +02004717 unsigned int intrmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004718
4719 rtl8169_delete_timer(dev);
4720
4721 netif_stop_queue(dev);
4722
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01004723 napi_disable(&tp->napi);
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01004724
Linus Torvalds1da177e2005-04-16 15:20:36 -07004725core_down:
4726 spin_lock_irq(&tp->lock);
4727
4728 rtl8169_asic_down(ioaddr);
4729
Francois Romieu523a6092008-09-10 22:28:56 +02004730 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004731
4732 spin_unlock_irq(&tp->lock);
4733
4734 synchronize_irq(dev->irq);
4735
Linus Torvalds1da177e2005-04-16 15:20:36 -07004736 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenneyfbd568a3e2005-05-01 08:59:04 -07004737 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004738
4739 /*
4740 * And now for the 50k$ question: are IRQ disabled or not ?
4741 *
4742 * Two paths lead here:
4743 * 1) dev->close
4744 * -> netif_running() is available to sync the current code and the
4745 * IRQ handler. See rtl8169_interrupt for details.
4746 * 2) dev->change_mtu
4747 * -> rtl8169_poll can not be issued again and re-enable the
4748 * interruptions. Let's simply issue the IRQ down sequence again.
Arnaud Patard733b7362006-10-12 22:33:31 +02004749 *
4750 * No loop if hotpluged or major error (0xffff).
Linus Torvalds1da177e2005-04-16 15:20:36 -07004751 */
Arnaud Patard733b7362006-10-12 22:33:31 +02004752 intrmask = RTL_R16(IntrMask);
4753 if (intrmask && (intrmask != 0xffff))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004754 goto core_down;
4755
4756 rtl8169_tx_clear(tp);
4757
4758 rtl8169_rx_clear(tp);
4759}
4760
4761static int rtl8169_close(struct net_device *dev)
4762{
4763 struct rtl8169_private *tp = netdev_priv(dev);
4764 struct pci_dev *pdev = tp->pci_dev;
4765
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004766 pm_runtime_get_sync(&pdev->dev);
4767
Ivan Vecera355423d2009-02-06 21:49:57 -08004768 /* update counters before going down */
4769 rtl8169_update_counters(dev);
4770
Linus Torvalds1da177e2005-04-16 15:20:36 -07004771 rtl8169_down(dev);
4772
4773 free_irq(dev->irq, dev);
4774
Linus Torvalds1da177e2005-04-16 15:20:36 -07004775 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
4776 tp->RxPhyAddr);
4777 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
4778 tp->TxPhyAddr);
4779 tp->TxDescArray = NULL;
4780 tp->RxDescArray = NULL;
4781
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004782 pm_runtime_put_sync(&pdev->dev);
4783
Linus Torvalds1da177e2005-04-16 15:20:36 -07004784 return 0;
4785}
4786
Francois Romieu07ce4062007-02-23 23:36:39 +01004787static void rtl_set_rx_mode(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004788{
4789 struct rtl8169_private *tp = netdev_priv(dev);
4790 void __iomem *ioaddr = tp->mmio_addr;
4791 unsigned long flags;
4792 u32 mc_filter[2]; /* Multicast hash filter */
Francois Romieu07d3f512007-02-21 22:40:46 +01004793 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004794 u32 tmp = 0;
4795
4796 if (dev->flags & IFF_PROMISC) {
4797 /* Unconditionally log net taps. */
Joe Perchesbf82c182010-02-09 11:49:50 +00004798 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004799 rx_mode =
4800 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4801 AcceptAllPhys;
4802 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00004803 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00004804 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004805 /* Too many to filter perfectly -- accept all multicasts. */
4806 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4807 mc_filter[1] = mc_filter[0] = 0xffffffff;
4808 } else {
Jiri Pirko22bedad2010-04-01 21:22:57 +00004809 struct netdev_hw_addr *ha;
Francois Romieu07d3f512007-02-21 22:40:46 +01004810
Linus Torvalds1da177e2005-04-16 15:20:36 -07004811 rx_mode = AcceptBroadcast | AcceptMyPhys;
4812 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +00004813 netdev_for_each_mc_addr(ha, dev) {
4814 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004815 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4816 rx_mode |= AcceptMulticast;
4817 }
4818 }
4819
4820 spin_lock_irqsave(&tp->lock, flags);
4821
4822 tmp = rtl8169_rx_config | rx_mode |
4823 (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
4824
Francois Romieuf887cce2008-07-17 22:24:18 +02004825 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
Francois Romieu1087f4f2007-12-26 22:46:05 +01004826 u32 data = mc_filter[0];
4827
4828 mc_filter[0] = swab32(mc_filter[1]);
4829 mc_filter[1] = swab32(data);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004830 }
4831
Linus Torvalds1da177e2005-04-16 15:20:36 -07004832 RTL_W32(MAR0 + 4, mc_filter[1]);
Francois Romieu78f1cd02010-03-27 19:35:46 -07004833 RTL_W32(MAR0 + 0, mc_filter[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004834
Francois Romieu57a9f232007-06-04 22:10:15 +02004835 RTL_W32(RxConfig, tmp);
4836
Linus Torvalds1da177e2005-04-16 15:20:36 -07004837 spin_unlock_irqrestore(&tp->lock, flags);
4838}
4839
4840/**
4841 * rtl8169_get_stats - Get rtl8169 read/write statistics
4842 * @dev: The Ethernet Device to get statistics for
4843 *
4844 * Get TX/RX statistics for rtl8169
4845 */
4846static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
4847{
4848 struct rtl8169_private *tp = netdev_priv(dev);
4849 void __iomem *ioaddr = tp->mmio_addr;
4850 unsigned long flags;
4851
4852 if (netif_running(dev)) {
4853 spin_lock_irqsave(&tp->lock, flags);
Francois Romieu523a6092008-09-10 22:28:56 +02004854 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004855 spin_unlock_irqrestore(&tp->lock, flags);
4856 }
Francois Romieu5b0384f2006-08-16 16:00:01 +02004857
Francois Romieucebf8cc2007-10-18 12:06:54 +02004858 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004859}
4860
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004861static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01004862{
Francois Romieu5d06a992006-02-23 00:47:58 +01004863 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004864 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01004865
4866 netif_device_detach(dev);
4867 netif_stop_queue(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004868}
Francois Romieu5d06a992006-02-23 00:47:58 +01004869
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004870#ifdef CONFIG_PM
4871
4872static int rtl8169_suspend(struct device *device)
4873{
4874 struct pci_dev *pdev = to_pci_dev(device);
4875 struct net_device *dev = pci_get_drvdata(pdev);
4876
4877 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02004878
Francois Romieu5d06a992006-02-23 00:47:58 +01004879 return 0;
4880}
4881
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004882static void __rtl8169_resume(struct net_device *dev)
4883{
4884 netif_device_attach(dev);
4885 rtl8169_schedule_work(dev, rtl8169_reset_task);
4886}
4887
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004888static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01004889{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004890 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01004891 struct net_device *dev = pci_get_drvdata(pdev);
4892
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004893 if (netif_running(dev))
4894 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01004895
Francois Romieu5d06a992006-02-23 00:47:58 +01004896 return 0;
4897}
4898
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004899static int rtl8169_runtime_suspend(struct device *device)
4900{
4901 struct pci_dev *pdev = to_pci_dev(device);
4902 struct net_device *dev = pci_get_drvdata(pdev);
4903 struct rtl8169_private *tp = netdev_priv(dev);
4904
4905 if (!tp->TxDescArray)
4906 return 0;
4907
4908 spin_lock_irq(&tp->lock);
4909 tp->saved_wolopts = __rtl8169_get_wol(tp);
4910 __rtl8169_set_wol(tp, WAKE_ANY);
4911 spin_unlock_irq(&tp->lock);
4912
4913 rtl8169_net_suspend(dev);
4914
4915 return 0;
4916}
4917
4918static int rtl8169_runtime_resume(struct device *device)
4919{
4920 struct pci_dev *pdev = to_pci_dev(device);
4921 struct net_device *dev = pci_get_drvdata(pdev);
4922 struct rtl8169_private *tp = netdev_priv(dev);
4923
4924 if (!tp->TxDescArray)
4925 return 0;
4926
4927 spin_lock_irq(&tp->lock);
4928 __rtl8169_set_wol(tp, tp->saved_wolopts);
4929 tp->saved_wolopts = 0;
4930 spin_unlock_irq(&tp->lock);
4931
4932 __rtl8169_resume(dev);
4933
4934 return 0;
4935}
4936
4937static int rtl8169_runtime_idle(struct device *device)
4938{
4939 struct pci_dev *pdev = to_pci_dev(device);
4940 struct net_device *dev = pci_get_drvdata(pdev);
4941 struct rtl8169_private *tp = netdev_priv(dev);
4942
4943 if (!tp->TxDescArray)
4944 return 0;
4945
4946 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
4947 return -EBUSY;
4948}
4949
Alexey Dobriyan47145212009-12-14 18:00:08 -08004950static const struct dev_pm_ops rtl8169_pm_ops = {
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004951 .suspend = rtl8169_suspend,
4952 .resume = rtl8169_resume,
4953 .freeze = rtl8169_suspend,
4954 .thaw = rtl8169_resume,
4955 .poweroff = rtl8169_suspend,
4956 .restore = rtl8169_resume,
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004957 .runtime_suspend = rtl8169_runtime_suspend,
4958 .runtime_resume = rtl8169_runtime_resume,
4959 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004960};
4961
4962#define RTL8169_PM_OPS (&rtl8169_pm_ops)
4963
4964#else /* !CONFIG_PM */
4965
4966#define RTL8169_PM_OPS NULL
4967
4968#endif /* !CONFIG_PM */
4969
Francois Romieu1765f952008-09-13 17:21:40 +02004970static void rtl_shutdown(struct pci_dev *pdev)
4971{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004972 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00004973 struct rtl8169_private *tp = netdev_priv(dev);
4974 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu1765f952008-09-13 17:21:40 +02004975
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004976 rtl8169_net_suspend(dev);
4977
Ivan Veceracc098dc2009-11-29 23:12:52 -08004978 /* restore original MAC address */
4979 rtl_rar_set(tp, dev->perm_addr);
4980
françois romieu4bb3f522009-06-17 11:41:45 +00004981 spin_lock_irq(&tp->lock);
4982
4983 rtl8169_asic_down(ioaddr);
4984
4985 spin_unlock_irq(&tp->lock);
4986
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004987 if (system_state == SYSTEM_POWER_OFF) {
françois romieuca52efd2009-07-24 12:34:19 +00004988 /* WoL fails with some 8168 when the receiver is disabled. */
4989 if (tp->features & RTL_FEATURE_WOL) {
4990 pci_clear_master(pdev);
4991
4992 RTL_W8(ChipCmd, CmdRxEnb);
4993 /* PCI commit */
4994 RTL_R8(ChipCmd);
4995 }
4996
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004997 pci_wake_from_d3(pdev, true);
4998 pci_set_power_state(pdev, PCI_D3hot);
4999 }
5000}
Francois Romieu5d06a992006-02-23 00:47:58 +01005001
Linus Torvalds1da177e2005-04-16 15:20:36 -07005002static struct pci_driver rtl8169_pci_driver = {
5003 .name = MODULENAME,
5004 .id_table = rtl8169_pci_tbl,
5005 .probe = rtl8169_init_one,
5006 .remove = __devexit_p(rtl8169_remove_one),
Francois Romieu1765f952008-09-13 17:21:40 +02005007 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005008 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005009};
5010
Francois Romieu07d3f512007-02-21 22:40:46 +01005011static int __init rtl8169_init_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005012{
Jeff Garzik29917622006-08-19 17:48:59 -04005013 return pci_register_driver(&rtl8169_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005014}
5015
Francois Romieu07d3f512007-02-21 22:40:46 +01005016static void __exit rtl8169_cleanup_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005017{
5018 pci_unregister_driver(&rtl8169_pci_driver);
5019}
5020
5021module_init(rtl8169_init_module);
5022module_exit(rtl8169_cleanup_module);