blob: 057f335fa3f6d1aa8d84ac049865d421aed83235 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Access for i386 machines.
3 *
4 * (c) 1999 Martin Mares <mj@ucw.cz>
5 */
6
7#undef DEBUG
8
9#ifdef DEBUG
10#define DBG(x...) printk(x)
11#else
12#define DBG(x...)
13#endif
14
15#define PCI_PROBE_BIOS 0x0001
16#define PCI_PROBE_CONF1 0x0002
17#define PCI_PROBE_CONF2 0x0004
18#define PCI_PROBE_MMCONF 0x0008
Linus Torvalds79e453d2006-09-19 08:15:22 -070019#define PCI_PROBE_MASK 0x000f
Andi Kleen0637a702006-09-26 10:52:41 +020020#define PCI_PROBE_NOEARLY 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#define PCI_NO_SORT 0x0100
23#define PCI_BIOS_SORT 0x0200
24#define PCI_NO_CHECKS 0x0400
25#define PCI_USE_PIRQ_MASK 0x0800
26#define PCI_ASSIGN_ROMS 0x1000
27#define PCI_BIOS_IRQ_SCAN 0x2000
28#define PCI_ASSIGN_ALL_BUSSES 0x4000
Gary Hade036fff42007-10-03 15:56:14 -070029#define PCI_CAN_SKIP_ISA_ALIGN 0x8000
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31extern unsigned int pci_probe;
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080032extern unsigned long pirq_table_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Matt Domsch6b4b78f2006-09-29 15:23:23 -050034enum pci_bf_sort_state {
35 pci_bf_sort_default,
36 pci_force_nobf,
37 pci_force_bf,
38 pci_dmi_bf,
39};
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* pci-i386.c */
42
43extern unsigned int pcibios_max_latency;
44
45void pcibios_resource_survey(void);
46int pcibios_enable_resources(struct pci_dev *, int);
47
48/* pci-pc.c */
49
50extern int pcibios_last_bus;
51extern struct pci_bus *pci_root_bus;
52extern struct pci_ops pci_root_ops;
53
54/* pci-irq.c */
55
56struct irq_info {
57 u8 bus, devfn; /* Bus, device and function */
58 struct {
59 u8 link; /* IRQ line ID, chipset dependent, 0=not routed */
60 u16 bitmap; /* Available IRQs */
61 } __attribute__((packed)) irq[4];
62 u8 slot; /* Slot number, 0=onboard */
63 u8 rfu;
64} __attribute__((packed));
65
66struct irq_routing_table {
67 u32 signature; /* PIRQ_SIGNATURE should be here */
68 u16 version; /* PIRQ_VERSION */
69 u16 size; /* Table size in bytes */
70 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
71 u16 exclusive_irqs; /* IRQs devoted exclusively to PCI usage */
72 u16 rtr_vendor, rtr_device; /* Vendor and device ID of interrupt router */
73 u32 miniport_data; /* Crap */
74 u8 rfu[11];
75 u8 checksum; /* Modulo 256 checksum must give zero */
76 struct irq_info slots[0];
77} __attribute__((packed));
78
79extern unsigned int pcibios_irq_mask;
80
81extern int pcibios_scanned;
82extern spinlock_t pci_config_lock;
83
84extern int (*pcibios_enable_irq)(struct pci_dev *dev);
David Shaohua Li87bec662005-07-27 23:02:00 -040085extern void (*pcibios_disable_irq)(struct pci_dev *dev);
Andi Kleen928cf8c2005-12-12 22:17:10 -080086
87extern int pci_conf1_write(unsigned int seg, unsigned int bus,
88 unsigned int devfn, int reg, int len, u32 value);
89extern int pci_conf1_read(unsigned int seg, unsigned int bus,
90 unsigned int devfn, int reg, int len, u32 *value);
91
Andi Kleen5e544d62006-09-26 10:52:40 +020092extern int pci_direct_probe(void);
93extern void pci_direct_init(int type);
Andi Kleen92c05fc2006-03-23 14:35:12 -080094extern void pci_pcbios_init(void);
Andi Kleen5e544d62006-09-26 10:52:40 +020095extern void pci_mmcfg_init(int type);
Adrian Bunk6e233892006-06-28 18:54:33 +020096extern void pcibios_sort(void);
Andi Kleen5e544d62006-09-26 10:52:40 +020097
Olivier Galibertb7867392007-02-13 13:26:20 +010098/* pci-mmconfig.c */
99
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100100/* Verify the first 16 busses. We assume that systems with more busses
101 get MCFG right. */
Olivier Galibertb7867392007-02-13 13:26:20 +0100102#define PCI_MMCFG_MAX_CHECK_BUS 16
103extern DECLARE_BITMAP(pci_mmcfg_fallback_slots, 32*PCI_MMCFG_MAX_CHECK_BUS);
104
OGAWA Hirofumi56829d12007-02-13 13:26:20 +0100105extern int __init pci_mmcfg_arch_reachable(unsigned int seg, unsigned int bus,
106 unsigned int devfn);
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100107extern int __init pci_mmcfg_arch_init(void);
dean gaudet3320ad92007-08-10 22:30:59 +0200108
109/*
110 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
111 * on their northbrige except through the * %eax register. As such, you MUST
112 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
113 * accessor functions.
114 * In fact just use pci_config_*, nothing else please.
115 */
116static inline unsigned char mmio_config_readb(void __iomem *pos)
117{
118 u8 val;
119 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
120 return val;
121}
122
123static inline unsigned short mmio_config_readw(void __iomem *pos)
124{
125 u16 val;
126 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
127 return val;
128}
129
130static inline unsigned int mmio_config_readl(void __iomem *pos)
131{
132 u32 val;
133 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
134 return val;
135}
136
137static inline void mmio_config_writeb(void __iomem *pos, u8 val)
138{
139 asm volatile("movb %%al,(%1)" :: "a" (val), "r" (pos) : "memory");
140}
141
142static inline void mmio_config_writew(void __iomem *pos, u16 val)
143{
144 asm volatile("movw %%ax,(%1)" :: "a" (val), "r" (pos) : "memory");
145}
146
147static inline void mmio_config_writel(void __iomem *pos, u32 val)
148{
149 asm volatile("movl %%eax,(%1)" :: "a" (val), "r" (pos) : "memory");
150}