blob: bf7158797610a37697783cbc54b2fdd9a9ec12d2 [file] [log] [blame]
Daniel Walkerda6df072010-04-23 16:04:20 -07001/* include/linux/msm_mdp.h
2 *
3 * Copyright (C) 2007 Google Incorporated
Ken Zhang420dd202013-01-08 14:28:20 -05004 * Copyright (c) 2012-2013 The Linux Foundation. All rights reserved.
Daniel Walkerda6df072010-04-23 16:04:20 -07005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#ifndef _MSM_MDP_H_
16#define _MSM_MDP_H_
17
18#include <linux/types.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/fb.h>
Daniel Walkerda6df072010-04-23 16:04:20 -070020
21#define MSMFB_IOCTL_MAGIC 'm'
22#define MSMFB_GRP_DISP _IOW(MSMFB_IOCTL_MAGIC, 1, unsigned int)
23#define MSMFB_BLIT _IOW(MSMFB_IOCTL_MAGIC, 2, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070024#define MSMFB_SUSPEND_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 128, unsigned int)
25#define MSMFB_RESUME_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 129, unsigned int)
26#define MSMFB_CURSOR _IOW(MSMFB_IOCTL_MAGIC, 130, struct fb_cursor)
27#define MSMFB_SET_LUT _IOW(MSMFB_IOCTL_MAGIC, 131, struct fb_cmap)
Carl Vanderlipba093a22011-11-22 13:59:59 -080028#define MSMFB_HISTOGRAM _IOWR(MSMFB_IOCTL_MAGIC, 132, struct mdp_histogram_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029/* new ioctls's for set/get ccs matrix */
30#define MSMFB_GET_CCS_MATRIX _IOWR(MSMFB_IOCTL_MAGIC, 133, struct mdp_ccs)
31#define MSMFB_SET_CCS_MATRIX _IOW(MSMFB_IOCTL_MAGIC, 134, struct mdp_ccs)
32#define MSMFB_OVERLAY_SET _IOWR(MSMFB_IOCTL_MAGIC, 135, \
33 struct mdp_overlay)
34#define MSMFB_OVERLAY_UNSET _IOW(MSMFB_IOCTL_MAGIC, 136, unsigned int)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080035
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#define MSMFB_OVERLAY_PLAY _IOW(MSMFB_IOCTL_MAGIC, 137, \
37 struct msmfb_overlay_data)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080038#define MSMFB_OVERLAY_QUEUE MSMFB_OVERLAY_PLAY
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#define MSMFB_GET_PAGE_PROTECTION _IOR(MSMFB_IOCTL_MAGIC, 138, \
41 struct mdp_page_protection)
42#define MSMFB_SET_PAGE_PROTECTION _IOW(MSMFB_IOCTL_MAGIC, 139, \
43 struct mdp_page_protection)
44#define MSMFB_OVERLAY_GET _IOR(MSMFB_IOCTL_MAGIC, 140, \
45 struct mdp_overlay)
46#define MSMFB_OVERLAY_PLAY_ENABLE _IOW(MSMFB_IOCTL_MAGIC, 141, unsigned int)
47#define MSMFB_OVERLAY_BLT _IOWR(MSMFB_IOCTL_MAGIC, 142, \
48 struct msmfb_overlay_blt)
49#define MSMFB_OVERLAY_BLT_OFFSET _IOW(MSMFB_IOCTL_MAGIC, 143, unsigned int)
Carl Vanderlipba093a22011-11-22 13:59:59 -080050#define MSMFB_HISTOGRAM_START _IOR(MSMFB_IOCTL_MAGIC, 144, \
51 struct mdp_histogram_start_req)
52#define MSMFB_HISTOGRAM_STOP _IOR(MSMFB_IOCTL_MAGIC, 145, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#define MSMFB_NOTIFY_UPDATE _IOW(MSMFB_IOCTL_MAGIC, 146, unsigned int)
54
55#define MSMFB_OVERLAY_3D _IOWR(MSMFB_IOCTL_MAGIC, 147, \
56 struct msmfb_overlay_3d)
57
kuogee hsieh405dc302011-07-21 15:06:59 -070058#define MSMFB_MIXER_INFO _IOWR(MSMFB_IOCTL_MAGIC, 148, \
59 struct msmfb_mixer_info_req)
Nagamalleswararao Ganji0737d652011-10-14 02:02:33 -070060#define MSMFB_OVERLAY_PLAY_WAIT _IOWR(MSMFB_IOCTL_MAGIC, 149, \
61 struct msmfb_overlay_data)
Vinay Kalia27020d12011-10-14 17:50:29 -070062#define MSMFB_WRITEBACK_INIT _IO(MSMFB_IOCTL_MAGIC, 150)
Vinay Kaliae1ba2702011-12-21 16:24:52 -080063#define MSMFB_WRITEBACK_START _IO(MSMFB_IOCTL_MAGIC, 151)
64#define MSMFB_WRITEBACK_STOP _IO(MSMFB_IOCTL_MAGIC, 152)
Vinay Kalia27020d12011-10-14 17:50:29 -070065#define MSMFB_WRITEBACK_QUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 153, \
66 struct msmfb_data)
67#define MSMFB_WRITEBACK_DEQUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 154, \
68 struct msmfb_data)
69#define MSMFB_WRITEBACK_TERMINATE _IO(MSMFB_IOCTL_MAGIC, 155)
Pravin Tamkhane02a40682011-11-29 14:17:01 -080070#define MSMFB_MDP_PP _IOWR(MSMFB_IOCTL_MAGIC, 156, struct msmfb_mdp_pp)
Padmanabhan Komanduruf3b0c232012-07-27 20:46:06 +053071#define MSMFB_OVERLAY_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 160, unsigned int)
72#define MSMFB_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 161, unsigned int)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053073#define MSMFB_BUFFER_SYNC _IOW(MSMFB_IOCTL_MAGIC, 162, struct mdp_buf_sync)
Kalyan Thota9284a272012-11-02 20:55:30 +053074#define MSMFB_OVERLAY_COMMIT _IO(MSMFB_IOCTL_MAGIC, 163)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053075#define MSMFB_DISPLAY_COMMIT _IOW(MSMFB_IOCTL_MAGIC, 164, \
Ken Zhang4e83b932012-12-02 21:15:47 -050076 struct mdp_display_commit)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053077#define MSMFB_METADATA_SET _IOW(MSMFB_IOCTL_MAGIC, 165, struct msmfb_metadata)
Ken Zhang420dd202013-01-08 14:28:20 -050078#define MSMFB_METADATA_GET _IOW(MSMFB_IOCTL_MAGIC, 166, struct msmfb_metadata)
Kuogee Hsieha77eca62012-09-13 13:22:04 -070079
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070080#define FB_TYPE_3D_PANEL 0x10101010
81#define MDP_IMGTYPE2_START 0x10000
82#define MSMFB_DRIVER_VERSION 0xF9E8D701
Daniel Walkerda6df072010-04-23 16:04:20 -070083
84enum {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070085 NOTIFY_UPDATE_START,
86 NOTIFY_UPDATE_STOP,
87};
88
89enum {
90 MDP_RGB_565, /* RGB 565 planer */
91 MDP_XRGB_8888, /* RGB 888 padded */
92 MDP_Y_CBCR_H2V2, /* Y and CbCr, pseudo planer w/ Cb is in MSB */
Padmanabhan Komandurud9f38b02012-02-02 18:57:03 +053093 MDP_Y_CBCR_H2V2_ADRENO,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070094 MDP_ARGB_8888, /* ARGB 888 */
95 MDP_RGB_888, /* RGB 888 planer */
96 MDP_Y_CRCB_H2V2, /* Y and CrCb, pseudo planer w/ Cr is in MSB */
97 MDP_YCRYCB_H2V1, /* YCrYCb interleave */
Pawan Kumar42acdef2013-03-21 19:55:49 +053098 MDP_CBYCRY_H2V1, /* CbYCrY interleave */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070099 MDP_Y_CRCB_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
100 MDP_Y_CBCR_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700101 MDP_Y_CRCB_H1V2,
102 MDP_Y_CBCR_H1V2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103 MDP_RGBA_8888, /* ARGB 888 */
104 MDP_BGRA_8888, /* ABGR 888 */
105 MDP_RGBX_8888, /* RGBX 888 */
106 MDP_Y_CRCB_H2V2_TILE, /* Y and CrCb, pseudo planer tile */
107 MDP_Y_CBCR_H2V2_TILE, /* Y and CbCr, pseudo planer tile */
108 MDP_Y_CR_CB_H2V2, /* Y, Cr and Cb, planar */
Pradeep Jilagam9b4a6be2011-10-03 17:19:20 +0530109 MDP_Y_CR_CB_GH2V2, /* Y, Cr and Cb, planar aligned to Android YV12 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700110 MDP_Y_CB_CR_H2V2, /* Y, Cb and Cr, planar */
111 MDP_Y_CRCB_H1V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
112 MDP_Y_CBCR_H1V1, /* Y and CbCr, pseduo planer w/ Cb is in MSB */
Adrian Salido-Moreno2b410482011-08-15 10:40:40 -0700113 MDP_YCRCB_H1V1, /* YCrCb interleave */
114 MDP_YCBCR_H1V1, /* YCbCr interleave */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700115 MDP_BGR_565, /* BGR 565 planer */
Adrian Salido-Morenod559ef12012-07-12 20:16:14 -0700116 MDP_BGR_888, /* BGR 888 */
Adrian Salido-Moreno330c0bf2012-08-22 14:15:33 -0700117 MDP_Y_CBCR_H2V2_VENUS,
Pawan Kumar79854382013-02-14 15:27:12 +0530118 MDP_BGRX_8888, /* BGRX 8888 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119 MDP_IMGTYPE_LIMIT,
kuogee hsieh1ce7e4c2012-01-13 14:05:54 -0800120 MDP_RGB_BORDERFILL, /* border fill pipe */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700121 MDP_FB_FORMAT = MDP_IMGTYPE2_START, /* framebuffer format */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700122 MDP_IMGTYPE_LIMIT2 /* Non valid image type after this enum */
Daniel Walkerda6df072010-04-23 16:04:20 -0700123};
124
125enum {
126 PMEM_IMG,
127 FB_IMG,
128};
129
Liyuan Lid9736632011-11-11 13:47:59 -0800130enum {
131 HSIC_HUE = 0,
132 HSIC_SAT,
133 HSIC_INT,
134 HSIC_CON,
135 NUM_HSIC_PARAM,
136};
137
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700138#define MDSS_MDP_ROT_ONLY 0x80
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700139#define MDSS_MDP_RIGHT_MIXER 0x100
140
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141/* mdp_blit_req flag values */
142#define MDP_ROT_NOP 0
143#define MDP_FLIP_LR 0x1
144#define MDP_FLIP_UD 0x2
145#define MDP_ROT_90 0x4
146#define MDP_ROT_180 (MDP_FLIP_UD|MDP_FLIP_LR)
147#define MDP_ROT_270 (MDP_ROT_90|MDP_FLIP_UD|MDP_FLIP_LR)
148#define MDP_DITHER 0x8
149#define MDP_BLUR 0x10
150#define MDP_BLEND_FG_PREMULT 0x20000
Padmanabhan Komandurudd10bf12012-10-17 20:27:33 +0530151#define MDP_IS_FG 0x40000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152#define MDP_DEINTERLACE 0x80000000
153#define MDP_SHARPENING 0x40000000
154#define MDP_NO_DMA_BARRIER_START 0x20000000
155#define MDP_NO_DMA_BARRIER_END 0x10000000
156#define MDP_NO_BLIT 0x08000000
157#define MDP_BLIT_WITH_DMA_BARRIERS 0x000
158#define MDP_BLIT_WITH_NO_DMA_BARRIERS \
159 (MDP_NO_DMA_BARRIER_START | MDP_NO_DMA_BARRIER_END)
160#define MDP_BLIT_SRC_GEM 0x04000000
161#define MDP_BLIT_DST_GEM 0x02000000
162#define MDP_BLIT_NON_CACHED 0x01000000
163#define MDP_OV_PIPE_SHARE 0x00800000
164#define MDP_DEINTERLACE_ODD 0x00400000
165#define MDP_OV_PLAY_NOWAIT 0x00200000
166#define MDP_SOURCE_ROTATED_90 0x00100000
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700167#define MDP_OVERLAY_PP_CFG_EN 0x00080000
Ajay Singh Parmar4c7ccb32012-02-21 12:56:04 +0530168#define MDP_BACKEND_COMPOSITION 0x00040000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800169#define MDP_BORDERFILL_SUPPORTED 0x00010000
170#define MDP_SECURE_OVERLAY_SESSION 0x00008000
Adrian Salido-Moreno9a8485c2013-02-06 14:08:28 -0800171#define MDP_OV_PIPE_FORCE_DMA 0x00004000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800172#define MDP_MEMORY_ID_TYPE_FB 0x00001000
Sree Sesha Aravind Vadrevu35143132013-03-12 02:32:06 -0700173#define MDP_BWC_EN 0x00000400
Sree Sesha Aravind Vadrevu05d4d222013-04-01 14:31:28 -0700174#define MDP_DECIMATION_EN 0x00000800
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175#define MDP_TRANSP_NOP 0xffffffff
176#define MDP_ALPHA_NOP 0xff
177
178#define MDP_FB_PAGE_PROTECTION_NONCACHED (0)
179#define MDP_FB_PAGE_PROTECTION_WRITECOMBINE (1)
180#define MDP_FB_PAGE_PROTECTION_WRITETHROUGHCACHE (2)
181#define MDP_FB_PAGE_PROTECTION_WRITEBACKCACHE (3)
182#define MDP_FB_PAGE_PROTECTION_WRITEBACKWACACHE (4)
183/* Sentinel: Don't use! */
184#define MDP_FB_PAGE_PROTECTION_INVALID (5)
185/* Count of the number of MDP_FB_PAGE_PROTECTION_... values. */
186#define MDP_NUM_FB_PAGE_PROTECTION_VALUES (5)
Daniel Walkerda6df072010-04-23 16:04:20 -0700187
188struct mdp_rect {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700189 uint32_t x;
190 uint32_t y;
191 uint32_t w;
192 uint32_t h;
Daniel Walkerda6df072010-04-23 16:04:20 -0700193};
194
195struct mdp_img {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700196 uint32_t width;
197 uint32_t height;
198 uint32_t format;
199 uint32_t offset;
Daniel Walkerda6df072010-04-23 16:04:20 -0700200 int memory_id; /* the file descriptor */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700201 uint32_t priv;
Daniel Walkerda6df072010-04-23 16:04:20 -0700202};
203
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700204/*
205 * {3x3} + {3} ccs matrix
206 */
207
208#define MDP_CCS_RGB2YUV 0
209#define MDP_CCS_YUV2RGB 1
210
211#define MDP_CCS_SIZE 9
212#define MDP_BV_SIZE 3
213
214struct mdp_ccs {
215 int direction; /* MDP_CCS_RGB2YUV or YUV2RGB */
216 uint16_t ccs[MDP_CCS_SIZE]; /* 3x3 color coefficients */
217 uint16_t bv[MDP_BV_SIZE]; /* 1x3 bias vector */
218};
219
Nagamalleswararao Ganji4b991722011-01-28 13:24:34 -0800220struct mdp_csc {
221 int id;
222 uint32_t csc_mv[9];
223 uint32_t csc_pre_bv[3];
224 uint32_t csc_post_bv[3];
225 uint32_t csc_pre_lv[6];
226 uint32_t csc_post_lv[6];
227};
228
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700229/* The version of the mdp_blit_req structure so that
230 * user applications can selectively decide which functionality
231 * to include
232 */
233
234#define MDP_BLIT_REQ_VERSION 2
235
Daniel Walkerda6df072010-04-23 16:04:20 -0700236struct mdp_blit_req {
237 struct mdp_img src;
238 struct mdp_img dst;
239 struct mdp_rect src_rect;
240 struct mdp_rect dst_rect;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700241 uint32_t alpha;
242 uint32_t transp_mask;
243 uint32_t flags;
244 int sharpening_strength; /* -127 <--> 127, default 64 */
Daniel Walkerda6df072010-04-23 16:04:20 -0700245};
246
247struct mdp_blit_req_list {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700248 uint32_t count;
Daniel Walkerda6df072010-04-23 16:04:20 -0700249 struct mdp_blit_req req[];
250};
251
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700252#define MSMFB_DATA_VERSION 2
253
254struct msmfb_data {
255 uint32_t offset;
256 int memory_id;
257 int id;
258 uint32_t flags;
259 uint32_t priv;
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800260 uint32_t iova;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700261};
262
263#define MSMFB_NEW_REQUEST -1
264
265struct msmfb_overlay_data {
266 uint32_t id;
267 struct msmfb_data data;
268 uint32_t version_key;
269 struct msmfb_data plane1_data;
270 struct msmfb_data plane2_data;
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700271 struct msmfb_data dst_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700272};
273
274struct msmfb_img {
275 uint32_t width;
276 uint32_t height;
277 uint32_t format;
278};
279
Vinay Kalia27020d12011-10-14 17:50:29 -0700280#define MSMFB_WRITEBACK_DEQUEUE_BLOCKING 0x1
281struct msmfb_writeback_data {
282 struct msmfb_data buf_info;
283 struct msmfb_img img;
284};
285
Ken Zhang77ce0192012-08-10 11:27:19 -0400286#define MDP_PP_OPS_ENABLE 0x1
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700287#define MDP_PP_OPS_READ 0x2
288#define MDP_PP_OPS_WRITE 0x4
Ken Zhang77ce0192012-08-10 11:27:19 -0400289#define MDP_PP_OPS_DISABLE 0x8
Ken Zhang824758e2012-08-15 11:02:21 -0400290#define MDP_PP_IGC_FLAG_ROM0 0x10
291#define MDP_PP_IGC_FLAG_ROM1 0x20
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700292
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700293#define MDSS_PP_DSPP_CFG 0x000
294#define MDSS_PP_SSPP_CFG 0x100
295#define MDSS_PP_LM_CFG 0x200
296#define MDSS_PP_WB_CFG 0x300
Ping Li8231ae42013-01-09 20:39:25 -0500297
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700298#define MDSS_PP_ARG_MASK 0x3C00
299#define MDSS_PP_ARG_NUM 4
300#define MDSS_PP_ARG_SHIFT 8
301#define MDSS_PP_LOCATION_MASK 0x0300
302#define MDSS_PP_LOGICAL_MASK 0x00FF
Ping Li8231ae42013-01-09 20:39:25 -0500303
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700304#define MDSS_PP_ADD_ARG(var, arg) ((var) | (0x1 << (MDSS_PP_ARG_SHIFT + (arg))))
305#define PP_ARG(x, var) ((var) & (0x1 << (MDSS_PP_ARG_SHIFT + (x))))
Ping Li8231ae42013-01-09 20:39:25 -0500306#define PP_LOCAT(var) ((var) & MDSS_PP_LOCATION_MASK)
307#define PP_BLOCK(var) ((var) & MDSS_PP_LOGICAL_MASK)
308
309
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700310struct mdp_qseed_cfg {
311 uint32_t table_num;
312 uint32_t ops;
313 uint32_t len;
314 uint32_t *data;
315};
316
Ping Li87cca832013-01-30 18:27:52 -0500317struct mdp_sharp_cfg {
318 uint32_t flags;
319 uint32_t strength;
320 uint32_t edge_thr;
321 uint32_t smooth_thr;
322 uint32_t noise_thr;
323};
324
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700325struct mdp_qseed_cfg_data {
326 uint32_t block;
327 struct mdp_qseed_cfg qseed_data;
328};
329
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800330#define MDP_OVERLAY_PP_CSC_CFG 0x1
331#define MDP_OVERLAY_PP_QSEED_CFG 0x2
332#define MDP_OVERLAY_PP_PA_CFG 0x4
333#define MDP_OVERLAY_PP_IGC_CFG 0x8
Ping Li87cca832013-01-30 18:27:52 -0500334#define MDP_OVERLAY_PP_SHARP_CFG 0x10
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700335#define MDP_OVERLAY_PP_HIST_CFG 0x20
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700336
337#define MDP_CSC_FLAG_ENABLE 0x1
338#define MDP_CSC_FLAG_YUV_IN 0x2
339#define MDP_CSC_FLAG_YUV_OUT 0x4
340
341struct mdp_csc_cfg {
342 /* flags for enable CSC, toggling RGB,YUV input/output */
343 uint32_t flags;
344 uint32_t csc_mv[9];
345 uint32_t csc_pre_bv[3];
346 uint32_t csc_post_bv[3];
347 uint32_t csc_pre_lv[6];
348 uint32_t csc_post_lv[6];
349};
350
351struct mdp_csc_cfg_data {
352 uint32_t block;
353 struct mdp_csc_cfg csc_data;
354};
355
Ping Li58229242012-11-30 14:05:43 -0500356struct mdp_pa_cfg {
357 uint32_t flags;
358 uint32_t hue_adj;
359 uint32_t sat_adj;
360 uint32_t val_adj;
361 uint32_t cont_adj;
362};
363
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800364struct mdp_igc_lut_data {
365 uint32_t block;
366 uint32_t len, ops;
367 uint32_t *c0_c1_data;
368 uint32_t *c2_data;
369};
370
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700371struct mdp_histogram_cfg {
372 uint32_t ops;
373 uint32_t block;
374 uint8_t frame_cnt;
375 uint8_t bit_mask;
376 uint16_t num_bins;
377};
378
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700379struct mdp_overlay_pp_params {
380 uint32_t config_ops;
381 struct mdp_csc_cfg csc_cfg;
382 struct mdp_qseed_cfg qseed_cfg[2];
Ping Li58229242012-11-30 14:05:43 -0500383 struct mdp_pa_cfg pa_cfg;
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800384 struct mdp_igc_lut_data igc_cfg;
Ping Li87cca832013-01-30 18:27:52 -0500385 struct mdp_sharp_cfg sharp_cfg;
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700386 struct mdp_histogram_cfg hist_cfg;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700387};
388
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700389struct mdp_overlay {
390 struct msmfb_img src;
391 struct mdp_rect src_rect;
392 struct mdp_rect dst_rect;
393 uint32_t z_order; /* stage number */
394 uint32_t is_fg; /* control alpha & transp */
395 uint32_t alpha;
396 uint32_t transp_mask;
397 uint32_t flags;
398 uint32_t id;
Sree Sesha Aravind Vadrevu05d4d222013-04-01 14:31:28 -0700399 uint32_t user_data[7];
400 uint8_t horz_deci;
401 uint8_t vert_deci;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700402 struct mdp_overlay_pp_params overlay_pp_cfg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700403};
404
405struct msmfb_overlay_3d {
406 uint32_t is_3d;
407 uint32_t width;
408 uint32_t height;
409};
410
411
412struct msmfb_overlay_blt {
413 uint32_t enable;
414 uint32_t offset;
415 uint32_t width;
416 uint32_t height;
417 uint32_t bpp;
418};
419
420struct mdp_histogram {
421 uint32_t frame_cnt;
422 uint32_t bin_cnt;
423 uint32_t *r;
424 uint32_t *g;
425 uint32_t *b;
426};
427
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800428
429/*
430
Ken Zhang6a431632012-08-08 16:46:22 -0400431 mdp_block_type defines the identifiers for pipes in MDP 4.3 and up
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800432
433 MDP_BLOCK_RESERVED is provided for backward compatibility and is
434 deprecated. It corresponds to DMA_P. So MDP_BLOCK_DMA_P should be used
435 instead.
436
Ken Zhang6a431632012-08-08 16:46:22 -0400437 MDP_LOGICAL_BLOCK_DISP_0 identifies the display pipe which fb0 uses,
438 same for others.
439
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800440*/
441
442enum {
443 MDP_BLOCK_RESERVED = 0,
444 MDP_BLOCK_OVERLAY_0,
445 MDP_BLOCK_OVERLAY_1,
446 MDP_BLOCK_VG_1,
447 MDP_BLOCK_VG_2,
448 MDP_BLOCK_RGB_1,
449 MDP_BLOCK_RGB_2,
450 MDP_BLOCK_DMA_P,
451 MDP_BLOCK_DMA_S,
452 MDP_BLOCK_DMA_E,
Pravin Tamkhaneb18c9e22012-04-13 18:29:34 -0700453 MDP_BLOCK_OVERLAY_2,
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700454 MDP_LOGICAL_BLOCK_DISP_0 = 0x10,
Ken Zhang6a431632012-08-08 16:46:22 -0400455 MDP_LOGICAL_BLOCK_DISP_1,
456 MDP_LOGICAL_BLOCK_DISP_2,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800457 MDP_BLOCK_MAX,
458};
459
Carl Vanderlipba093a22011-11-22 13:59:59 -0800460/*
461 * mdp_histogram_start_req is used to provide the parameters for
462 * histogram start request
463 */
464
465struct mdp_histogram_start_req {
466 uint32_t block;
467 uint8_t frame_cnt;
468 uint8_t bit_mask;
Carl Vanderlip16316322012-10-08 16:47:34 -0700469 uint16_t num_bins;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800470};
471
472/*
473 * mdp_histogram_data is used to return the histogram data, once
474 * the histogram is done/stopped/cance
475 */
476
477struct mdp_histogram_data {
478 uint32_t block;
Ken Zhang0f523bd2012-08-23 11:14:03 -0400479 uint32_t bin_cnt;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800480 uint32_t *c0;
481 uint32_t *c1;
482 uint32_t *c2;
Carl Vanderlip7b8b6402012-03-01 10:58:03 -0800483 uint32_t *extra_info;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800484};
485
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800486struct mdp_pcc_coeff {
487 uint32_t c, r, g, b, rr, gg, bb, rg, gb, rb, rgb_0, rgb_1;
488};
489
490struct mdp_pcc_cfg_data {
491 uint32_t block;
492 uint32_t ops;
493 struct mdp_pcc_coeff r, g, b;
494};
495
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400496#define MDP_GAMUT_TABLE_NUM 8
497
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800498enum {
499 mdp_lut_igc,
500 mdp_lut_pgc,
501 mdp_lut_hist,
502 mdp_lut_max,
503};
504
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800505struct mdp_ar_gc_lut_data {
506 uint32_t x_start;
507 uint32_t slope;
508 uint32_t offset;
509};
510
511struct mdp_pgc_lut_data {
512 uint32_t block;
513 uint32_t flags;
514 uint8_t num_r_stages;
515 uint8_t num_g_stages;
516 uint8_t num_b_stages;
517 struct mdp_ar_gc_lut_data *r_data;
518 struct mdp_ar_gc_lut_data *g_data;
519 struct mdp_ar_gc_lut_data *b_data;
520};
521
522
523struct mdp_hist_lut_data {
524 uint32_t block;
525 uint32_t ops;
526 uint32_t len;
527 uint32_t *data;
528};
529
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800530struct mdp_lut_cfg_data {
531 uint32_t lut_type;
532 union {
533 struct mdp_igc_lut_data igc_lut_data;
534 struct mdp_pgc_lut_data pgc_lut_data;
535 struct mdp_hist_lut_data hist_lut_data;
536 } data;
537};
538
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700539struct mdp_bl_scale_data {
540 uint32_t min_lvl;
541 uint32_t scale;
542};
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700543
Ken Zhang77ce0192012-08-10 11:27:19 -0400544struct mdp_pa_cfg_data {
545 uint32_t block;
Ping Li58229242012-11-30 14:05:43 -0500546 struct mdp_pa_cfg pa_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400547};
548
Ken Zhang7fb85772012-08-18 14:51:33 -0400549struct mdp_dither_cfg_data {
550 uint32_t block;
551 uint32_t flags;
552 uint32_t g_y_depth;
553 uint32_t r_cr_depth;
554 uint32_t b_cb_depth;
555};
556
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400557struct mdp_gamut_cfg_data {
558 uint32_t block;
559 uint32_t flags;
560 uint32_t gamut_first;
561 uint32_t tbl_size[MDP_GAMUT_TABLE_NUM];
562 uint16_t *r_tbl[MDP_GAMUT_TABLE_NUM];
563 uint16_t *g_tbl[MDP_GAMUT_TABLE_NUM];
564 uint16_t *b_tbl[MDP_GAMUT_TABLE_NUM];
565};
566
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700567struct mdp_calib_config_data {
568 uint32_t ops;
569 uint32_t addr;
570 uint32_t data;
571};
572
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700573#define MDSS_AD_MODE_AUTO_BL 0x0
574#define MDSS_AD_MODE_AUTO_STR 0x1
575#define MDSS_AD_MODE_TARG_STR 0x3
576#define MDSS_AD_MODE_MAN_STR 0x7
577
578#define MDP_PP_AD_INIT 0x10
579#define MDP_PP_AD_CFG 0x20
580
581struct mdss_ad_init {
582 uint32_t asym_lut[33];
583 uint32_t color_corr_lut[33];
584 uint8_t i_control[2];
585 uint16_t black_lvl;
586 uint16_t white_lvl;
587 uint8_t var;
588 uint8_t limit_ampl;
589 uint8_t i_dither;
590 uint8_t slope_max;
591 uint8_t slope_min;
592 uint8_t dither_ctl;
593 uint8_t format;
594 uint8_t auto_size;
595 uint16_t frame_w;
596 uint16_t frame_h;
597 uint8_t logo_v;
598 uint8_t logo_h;
599};
600
601struct mdss_ad_cfg {
602 uint32_t mode;
603 uint32_t al_calib_lut[33];
604 uint16_t backlight_min;
605 uint16_t backlight_max;
606 uint16_t backlight_scale;
607 uint16_t amb_light_min;
608 uint16_t filter[2];
609 uint16_t calib[4];
610 uint8_t strength_limit;
611 uint8_t t_filter_recursion;
612};
613
614/* ops uses standard MDP_PP_* flags */
615struct mdss_ad_init_cfg {
616 uint32_t ops;
617 union {
618 struct mdss_ad_init init;
619 struct mdss_ad_cfg cfg;
620 } params;
621};
622
623/* mode uses MDSS_AD_MODE_* flags */
624struct mdss_ad_input {
625 uint32_t mode;
626 union {
627 uint32_t amb_light;
628 uint32_t strength;
629 } in;
630};
631
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800632enum {
633 mdp_op_pcc_cfg,
634 mdp_op_csc_cfg,
635 mdp_op_lut_cfg,
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700636 mdp_op_qseed_cfg,
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700637 mdp_bl_scale_cfg,
Ken Zhang77ce0192012-08-10 11:27:19 -0400638 mdp_op_pa_cfg,
Ken Zhang7fb85772012-08-18 14:51:33 -0400639 mdp_op_dither_cfg,
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400640 mdp_op_gamut_cfg,
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700641 mdp_op_calib_cfg,
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700642 mdp_op_ad_cfg,
643 mdp_op_ad_input,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800644 mdp_op_max,
645};
646
Pawan Kumar9807ea12013-02-14 18:12:02 +0530647enum {
648 WB_FORMAT_NV12,
649 WB_FORMAT_RGB_565,
650 WB_FORMAT_RGB_888,
651 WB_FORMAT_xRGB_8888,
652 WB_FORMAT_ARGB_8888,
653 WB_FORMAT_ARGB_8888_INPUT_ALPHA /* Need to support */
654};
655
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800656struct msmfb_mdp_pp {
657 uint32_t op;
658 union {
659 struct mdp_pcc_cfg_data pcc_cfg_data;
660 struct mdp_csc_cfg_data csc_cfg_data;
661 struct mdp_lut_cfg_data lut_cfg_data;
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700662 struct mdp_qseed_cfg_data qseed_cfg_data;
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700663 struct mdp_bl_scale_data bl_scale_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400664 struct mdp_pa_cfg_data pa_cfg_data;
Ken Zhang7fb85772012-08-18 14:51:33 -0400665 struct mdp_dither_cfg_data dither_cfg_data;
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400666 struct mdp_gamut_cfg_data gamut_cfg_data;
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700667 struct mdp_calib_config_data calib_cfg;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700668 struct mdss_ad_init_cfg ad_init_cfg;
669 struct mdss_ad_input ad_input;
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800670 } data;
671};
672
Manoj Raoa8e39d92013-02-16 08:47:21 -0800673#define FB_METADATA_VIDEO_INFO_CODE_SUPPORT 1
Ken Zhang5cf85c02012-08-23 19:32:52 -0700674enum {
675 metadata_op_none,
676 metadata_op_base_blend,
Ken Zhang420dd202013-01-08 14:28:20 -0500677 metadata_op_frame_rate,
Manoj Raoa8e39d92013-02-16 08:47:21 -0800678 metadata_op_vic,
Pawan Kumar9807ea12013-02-14 18:12:02 +0530679 metadata_op_wb_format,
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800680 metadata_op_get_caps,
Ken Zhang5cf85c02012-08-23 19:32:52 -0700681 metadata_op_max
682};
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800683
Ken Zhang5cf85c02012-08-23 19:32:52 -0700684struct mdp_blend_cfg {
685 uint32_t is_premultiplied;
686};
687
Pawan Kumar9807ea12013-02-14 18:12:02 +0530688struct mdp_mixer_cfg {
689 uint32_t writeback_format;
690 uint32_t alpha;
691};
692
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800693struct mdss_hw_caps {
694 uint32_t mdp_rev;
695 uint8_t rgb_pipes;
696 uint8_t vig_pipes;
697 uint8_t dma_pipes;
Sree Sesha Aravind Vadrevu10c4d772013-03-28 13:11:12 -0700698 uint32_t features;
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800699};
700
Ken Zhang5cf85c02012-08-23 19:32:52 -0700701struct msmfb_metadata {
702 uint32_t op;
703 uint32_t flags;
704 union {
705 struct mdp_blend_cfg blend_cfg;
Pawan Kumar9807ea12013-02-14 18:12:02 +0530706 struct mdp_mixer_cfg mixer_cfg;
Ken Zhang420dd202013-01-08 14:28:20 -0500707 uint32_t panel_frame_rate;
Manoj Raoa8e39d92013-02-16 08:47:21 -0800708 uint32_t video_info_code;
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800709 struct mdss_hw_caps caps;
Ken Zhang5cf85c02012-08-23 19:32:52 -0700710 } data;
711};
Ken Zhang5295d802012-11-07 18:33:16 -0500712
713#define MDP_MAX_FENCE_FD 10
714#define MDP_BUF_SYNC_FLAG_WAIT 1
715
716struct mdp_buf_sync {
717 uint32_t flags;
718 uint32_t acq_fen_fd_cnt;
719 int *acq_fen_fd;
720 int *rel_fen_fd;
721};
722
Ken Zhang4e83b932012-12-02 21:15:47 -0500723#define MDP_DISPLAY_COMMIT_OVERLAY 1
Ken Zhang5e8588d2012-10-01 11:46:42 -0700724struct mdp_buf_fence {
725 uint32_t flags;
726 uint32_t acq_fen_fd_cnt;
727 int acq_fen_fd[MDP_MAX_FENCE_FD];
728 int rel_fen_fd[MDP_MAX_FENCE_FD];
729};
730
Ken Zhang4e83b932012-12-02 21:15:47 -0500731
732struct mdp_display_commit {
733 uint32_t flags;
734 uint32_t wait_for_finish;
735 struct fb_var_screeninfo var;
Ken Zhang5e8588d2012-10-01 11:46:42 -0700736 struct mdp_buf_fence buf_fence;
Ken Zhang4e83b932012-12-02 21:15:47 -0500737};
738
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700739struct mdp_page_protection {
740 uint32_t page_protection;
741};
742
kuogee hsieh405dc302011-07-21 15:06:59 -0700743
744struct mdp_mixer_info {
745 int pndx;
746 int pnum;
747 int ptype;
748 int mixer_num;
749 int z_order;
750};
751
752#define MAX_PIPE_PER_MIXER 4
753
754struct msmfb_mixer_info_req {
755 int mixer_num;
756 int cnt;
757 struct mdp_mixer_info info[MAX_PIPE_PER_MIXER];
758};
759
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -0700760enum {
761 DISPLAY_SUBSYSTEM_ID,
762 ROTATOR_SUBSYSTEM_ID,
763};
kuogee hsieh405dc302011-07-21 15:06:59 -0700764
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -0800765enum {
766 MDP_IOMMU_DOMAIN_CP,
767 MDP_IOMMU_DOMAIN_NS,
768};
769
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700770#ifdef __KERNEL__
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -0800771int msm_fb_get_iommu_domain(struct fb_info *info, int domain);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700772/* get the framebuffer physical address information */
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -0700773int get_fb_phys_info(unsigned long *start, unsigned long *len, int fb_num,
774 int subsys_id);
Vinay Kalia27020d12011-10-14 17:50:29 -0700775struct fb_info *msm_fb_get_writeback_fb(void);
776int msm_fb_writeback_init(struct fb_info *info);
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800777int msm_fb_writeback_start(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -0700778int msm_fb_writeback_queue_buffer(struct fb_info *info,
779 struct msmfb_data *data);
780int msm_fb_writeback_dequeue_buffer(struct fb_info *info,
781 struct msmfb_data *data);
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800782int msm_fb_writeback_stop(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -0700783int msm_fb_writeback_terminate(struct fb_info *info);
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -0800784int msm_fb_writeback_set_secure(struct fb_info *info, int enable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700785#endif
786
787#endif /*_MSM_MDP_H_*/