blob: cac178a6bd9b6cd9b593d0ad7676ab9cb75e8048 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040018#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define BITS_PER_BYTE 8
21#define OFDM_PLCP_BITS 22
22#define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
23#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
24#define L_STF 8
25#define L_LTF 8
26#define L_SIG 4
27#define HT_SIG 8
28#define HT_STF 4
29#define HT_LTF(_ns) (4 * (_ns))
30#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
31#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
32#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
33#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
34
35#define OFDM_SIFS_TIME 16
36
37static u32 bits_per_symbol[][2] = {
38 /* 20MHz 40MHz */
39 { 26, 54 }, /* 0: BPSK */
40 { 52, 108 }, /* 1: QPSK 1/2 */
41 { 78, 162 }, /* 2: QPSK 3/4 */
42 { 104, 216 }, /* 3: 16-QAM 1/2 */
43 { 156, 324 }, /* 4: 16-QAM 3/4 */
44 { 208, 432 }, /* 5: 64-QAM 2/3 */
45 { 234, 486 }, /* 6: 64-QAM 3/4 */
46 { 260, 540 }, /* 7: 64-QAM 5/6 */
47 { 52, 108 }, /* 8: BPSK */
48 { 104, 216 }, /* 9: QPSK 1/2 */
49 { 156, 324 }, /* 10: QPSK 3/4 */
50 { 208, 432 }, /* 11: 16-QAM 1/2 */
51 { 312, 648 }, /* 12: 16-QAM 3/4 */
52 { 416, 864 }, /* 13: 64-QAM 2/3 */
53 { 468, 972 }, /* 14: 64-QAM 3/4 */
54 { 520, 1080 }, /* 15: 64-QAM 5/6 */
55};
56
57#define IS_HT_RATE(_rate) ((_rate) & 0x80)
58
Sujithc37452b2009-03-09 09:31:57 +053059static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
60 struct ath_atx_tid *tid,
61 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053062static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -070063 struct ath_txq *txq, struct list_head *bf_q,
64 struct ath_tx_status *ts, int txok, int sendbar);
Sujithe8324352009-01-16 21:38:42 +053065static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
66 struct list_head *head);
67static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +053068static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -070069 struct ath_tx_status *ts, int txok);
70static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +053071 int nbad, int txok, bool update_rc);
Sujithe8324352009-01-16 21:38:42 +053072
Felix Fietkau545750d2009-11-23 22:21:01 +010073enum {
74 MCS_DEFAULT,
75 MCS_HT40,
76 MCS_HT40_SGI,
77};
78
79static int ath_max_4ms_framelen[3][16] = {
80 [MCS_DEFAULT] = {
81 3216, 6434, 9650, 12868, 19304, 25740, 28956, 32180,
82 6430, 12860, 19300, 25736, 38600, 51472, 57890, 64320,
83 },
84 [MCS_HT40] = {
85 6684, 13368, 20052, 26738, 40104, 53476, 60156, 66840,
86 13360, 26720, 40080, 53440, 80160, 106880, 120240, 133600,
87 },
88 [MCS_HT40_SGI] = {
89 /* TODO: Only MCS 7 and 15 updated, recalculate the rest */
90 6684, 13368, 20052, 26738, 40104, 53476, 60156, 74200,
91 13360, 26720, 40080, 53440, 80160, 106880, 120240, 148400,
92 }
93};
94
Sujithe8324352009-01-16 21:38:42 +053095/*********************/
96/* Aggregation logic */
97/*********************/
98
Sujithe8324352009-01-16 21:38:42 +053099static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
100{
101 struct ath_atx_ac *ac = tid->ac;
102
103 if (tid->paused)
104 return;
105
106 if (tid->sched)
107 return;
108
109 tid->sched = true;
110 list_add_tail(&tid->list, &ac->tid_q);
111
112 if (ac->sched)
113 return;
114
115 ac->sched = true;
116 list_add_tail(&ac->list, &txq->axq_acq);
117}
118
119static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
120{
121 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
122
123 spin_lock_bh(&txq->axq_lock);
124 tid->paused++;
125 spin_unlock_bh(&txq->axq_lock);
126}
127
128static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
129{
130 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
131
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700132 BUG_ON(tid->paused <= 0);
Sujithe8324352009-01-16 21:38:42 +0530133 spin_lock_bh(&txq->axq_lock);
134
135 tid->paused--;
136
137 if (tid->paused > 0)
138 goto unlock;
139
140 if (list_empty(&tid->buf_q))
141 goto unlock;
142
143 ath_tx_queue_tid(txq, tid);
144 ath_txq_schedule(sc, txq);
145unlock:
146 spin_unlock_bh(&txq->axq_lock);
147}
148
149static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
150{
151 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
152 struct ath_buf *bf;
153 struct list_head bf_head;
154 INIT_LIST_HEAD(&bf_head);
155
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700156 BUG_ON(tid->paused <= 0);
Sujithe8324352009-01-16 21:38:42 +0530157 spin_lock_bh(&txq->axq_lock);
158
159 tid->paused--;
160
161 if (tid->paused > 0) {
162 spin_unlock_bh(&txq->axq_lock);
163 return;
164 }
165
166 while (!list_empty(&tid->buf_q)) {
167 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700168 BUG_ON(bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530169 list_move_tail(&bf->list, &bf_head);
Sujithc37452b2009-03-09 09:31:57 +0530170 ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530171 }
172
173 spin_unlock_bh(&txq->axq_lock);
174}
175
176static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
177 int seqno)
178{
179 int index, cindex;
180
181 index = ATH_BA_INDEX(tid->seq_start, seqno);
182 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
183
184 tid->tx_buf[cindex] = NULL;
185
186 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
187 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
188 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
189 }
190}
191
192static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
193 struct ath_buf *bf)
194{
195 int index, cindex;
196
197 if (bf_isretried(bf))
198 return;
199
200 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
201 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
202
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700203 BUG_ON(tid->tx_buf[cindex] != NULL);
Sujithe8324352009-01-16 21:38:42 +0530204 tid->tx_buf[cindex] = bf;
205
206 if (index >= ((tid->baw_tail - tid->baw_head) &
207 (ATH_TID_MAX_BUFS - 1))) {
208 tid->baw_tail = cindex;
209 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
210 }
211}
212
213/*
214 * TODO: For frame(s) that are in the retry state, we will reuse the
215 * sequence number(s) without setting the retry bit. The
216 * alternative is to give up on these and BAR the receiver's window
217 * forward.
218 */
219static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
220 struct ath_atx_tid *tid)
221
222{
223 struct ath_buf *bf;
224 struct list_head bf_head;
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700225 struct ath_tx_status ts;
226
227 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +0530228 INIT_LIST_HEAD(&bf_head);
229
230 for (;;) {
231 if (list_empty(&tid->buf_q))
232 break;
Sujithe8324352009-01-16 21:38:42 +0530233
Sujithd43f30152009-01-16 21:38:53 +0530234 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
235 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530236
237 if (bf_isretried(bf))
238 ath_tx_update_baw(sc, tid, bf->bf_seqno);
239
240 spin_unlock(&txq->axq_lock);
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700241 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
Sujithe8324352009-01-16 21:38:42 +0530242 spin_lock(&txq->axq_lock);
243 }
244
245 tid->seq_next = tid->seq_start;
246 tid->baw_tail = tid->baw_head;
247}
248
Sujithfec247c2009-07-27 12:08:16 +0530249static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
250 struct ath_buf *bf)
Sujithe8324352009-01-16 21:38:42 +0530251{
252 struct sk_buff *skb;
253 struct ieee80211_hdr *hdr;
254
255 bf->bf_state.bf_type |= BUF_RETRY;
256 bf->bf_retries++;
Sujithfec247c2009-07-27 12:08:16 +0530257 TX_STAT_INC(txq->axq_qnum, a_retries);
Sujithe8324352009-01-16 21:38:42 +0530258
259 skb = bf->bf_mpdu;
260 hdr = (struct ieee80211_hdr *)skb->data;
261 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
262}
263
Sujithd43f30152009-01-16 21:38:53 +0530264static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
265{
266 struct ath_buf *tbf;
267
268 spin_lock_bh(&sc->tx.txbuflock);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530269 if (WARN_ON(list_empty(&sc->tx.txbuf))) {
270 spin_unlock_bh(&sc->tx.txbuflock);
271 return NULL;
272 }
Sujithd43f30152009-01-16 21:38:53 +0530273 tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
274 list_del(&tbf->list);
275 spin_unlock_bh(&sc->tx.txbuflock);
276
277 ATH_TXBUF_RESET(tbf);
278
Felix Fietkau827e69b2009-11-15 23:09:25 +0100279 tbf->aphy = bf->aphy;
Sujithd43f30152009-01-16 21:38:53 +0530280 tbf->bf_mpdu = bf->bf_mpdu;
281 tbf->bf_buf_addr = bf->bf_buf_addr;
Vasanthakumar Thiagarajand826c832010-04-15 17:38:45 -0400282 memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
Sujithd43f30152009-01-16 21:38:53 +0530283 tbf->bf_state = bf->bf_state;
284 tbf->bf_dmacontext = bf->bf_dmacontext;
285
286 return tbf;
287}
288
289static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
290 struct ath_buf *bf, struct list_head *bf_q,
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700291 struct ath_tx_status *ts, int txok)
Sujithe8324352009-01-16 21:38:42 +0530292{
293 struct ath_node *an = NULL;
294 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530295 struct ieee80211_sta *sta;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800296 struct ieee80211_hw *hw;
Sujith1286ec62009-01-27 13:30:37 +0530297 struct ieee80211_hdr *hdr;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800298 struct ieee80211_tx_info *tx_info;
Sujithe8324352009-01-16 21:38:42 +0530299 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530300 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530301 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530302 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530303 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530304 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
305 bool rc_update = true;
Sujithe8324352009-01-16 21:38:42 +0530306
Sujitha22be222009-03-30 15:28:36 +0530307 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530308 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530309
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800310 tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +0100311 hw = bf->aphy->hw;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800312
Sujith1286ec62009-01-27 13:30:37 +0530313 rcu_read_lock();
314
Johannes Berg5ed176e2009-11-04 14:42:28 +0100315 /* XXX: use ieee80211_find_sta! */
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800316 sta = ieee80211_find_sta_by_hw(hw, hdr->addr1);
Sujith1286ec62009-01-27 13:30:37 +0530317 if (!sta) {
318 rcu_read_unlock();
319 return;
Sujithe8324352009-01-16 21:38:42 +0530320 }
321
Sujith1286ec62009-01-27 13:30:37 +0530322 an = (struct ath_node *)sta->drv_priv;
323 tid = ATH_AN_2_TID(an, bf->bf_tidno);
324
Sujithe8324352009-01-16 21:38:42 +0530325 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530326 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530327
Sujithd43f30152009-01-16 21:38:53 +0530328 if (isaggr && txok) {
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700329 if (ts->ts_flags & ATH9K_TX_BA) {
330 seq_st = ts->ts_seqnum;
331 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530332 } else {
Sujithd43f30152009-01-16 21:38:53 +0530333 /*
334 * AR5416 can become deaf/mute when BA
335 * issue happens. Chip needs to be reset.
336 * But AP code may have sychronization issues
337 * when perform internal reset in this routine.
338 * Only enable reset in STA mode for now.
339 */
Sujith2660b812009-02-09 13:27:26 +0530340 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530341 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530342 }
343 }
344
345 INIT_LIST_HEAD(&bf_pending);
346 INIT_LIST_HEAD(&bf_head);
347
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700348 nbad = ath_tx_num_badfrms(sc, bf, ts, txok);
Sujithe8324352009-01-16 21:38:42 +0530349 while (bf) {
350 txfail = txpending = 0;
351 bf_next = bf->bf_next;
352
353 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
354 /* transmit completion, subframe is
355 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530356 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530357 } else if (!isaggr && txok) {
358 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530359 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530360 } else {
Sujithe8324352009-01-16 21:38:42 +0530361 if (!(tid->state & AGGR_CLEANUP) &&
Vasanthakumar Thiagarajan6d913f72010-04-15 17:38:46 -0400362 !bf_last->bf_tx_aborted) {
Sujithe8324352009-01-16 21:38:42 +0530363 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
Sujithfec247c2009-07-27 12:08:16 +0530364 ath_tx_set_retry(sc, txq, bf);
Sujithe8324352009-01-16 21:38:42 +0530365 txpending = 1;
366 } else {
367 bf->bf_state.bf_type |= BUF_XRETRY;
368 txfail = 1;
369 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530370 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530371 }
372 } else {
373 /*
374 * cleanup in progress, just fail
375 * the un-acked sub-frames
376 */
377 txfail = 1;
378 }
379 }
380
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400381 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
382 bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530383 /*
384 * Make sure the last desc is reclaimed if it
385 * not a holding desc.
386 */
387 if (!bf_last->bf_stale)
388 list_move_tail(&bf->list, &bf_head);
389 else
390 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530391 } else {
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700392 BUG_ON(list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530393 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530394 }
395
396 if (!txpending) {
397 /*
398 * complete the acked-ones/xretried ones; update
399 * block-ack window
400 */
401 spin_lock_bh(&txq->axq_lock);
402 ath_tx_update_baw(sc, tid, bf->bf_seqno);
403 spin_unlock_bh(&txq->axq_lock);
404
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530405 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700406 ath_tx_rc_status(bf, ts, nbad, txok, true);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530407 rc_update = false;
408 } else {
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700409 ath_tx_rc_status(bf, ts, nbad, txok, false);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530410 }
411
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700412 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
413 !txfail, sendbar);
Sujithe8324352009-01-16 21:38:42 +0530414 } else {
Sujithd43f30152009-01-16 21:38:53 +0530415 /* retry the un-acked ones */
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400416 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
417 if (bf->bf_next == NULL && bf_last->bf_stale) {
418 struct ath_buf *tbf;
Sujithe8324352009-01-16 21:38:42 +0530419
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400420 tbf = ath_clone_txbuf(sc, bf_last);
421 /*
422 * Update tx baw and complete the
423 * frame with failed status if we
424 * run out of tx buf.
425 */
426 if (!tbf) {
427 spin_lock_bh(&txq->axq_lock);
428 ath_tx_update_baw(sc, tid,
429 bf->bf_seqno);
430 spin_unlock_bh(&txq->axq_lock);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400431
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400432 bf->bf_state.bf_type |=
433 BUF_XRETRY;
434 ath_tx_rc_status(bf, ts, nbad,
435 0, false);
436 ath_tx_complete_buf(sc, bf, txq,
437 &bf_head,
438 ts, 0, 0);
439 break;
440 }
441
442 ath9k_hw_cleartxdesc(sc->sc_ah,
443 tbf->bf_desc);
444 list_add_tail(&tbf->list, &bf_head);
445 } else {
446 /*
447 * Clear descriptor status words for
448 * software retry
449 */
450 ath9k_hw_cleartxdesc(sc->sc_ah,
451 bf->bf_desc);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400452 }
Sujithe8324352009-01-16 21:38:42 +0530453 }
454
455 /*
456 * Put this buffer to the temporary pending
457 * queue to retain ordering
458 */
459 list_splice_tail_init(&bf_head, &bf_pending);
460 }
461
462 bf = bf_next;
463 }
464
465 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530466 if (tid->baw_head == tid->baw_tail) {
467 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530468 tid->state &= ~AGGR_CLEANUP;
469
470 /* send buffered frames as singles */
471 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530472 }
Sujith1286ec62009-01-27 13:30:37 +0530473 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530474 return;
475 }
476
Sujithd43f30152009-01-16 21:38:53 +0530477 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530478 if (!list_empty(&bf_pending)) {
479 spin_lock_bh(&txq->axq_lock);
480 list_splice(&bf_pending, &tid->buf_q);
481 ath_tx_queue_tid(txq, tid);
482 spin_unlock_bh(&txq->axq_lock);
483 }
484
Sujith1286ec62009-01-27 13:30:37 +0530485 rcu_read_unlock();
486
Sujithe8324352009-01-16 21:38:42 +0530487 if (needreset)
488 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530489}
490
491static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
492 struct ath_atx_tid *tid)
493{
Sujithe8324352009-01-16 21:38:42 +0530494 struct sk_buff *skb;
495 struct ieee80211_tx_info *tx_info;
496 struct ieee80211_tx_rate *rates;
Sujithd43f30152009-01-16 21:38:53 +0530497 u32 max_4ms_framelen, frmlen;
Sujith4ef70842009-07-23 15:32:41 +0530498 u16 aggr_limit, legacy = 0;
Sujithe8324352009-01-16 21:38:42 +0530499 int i;
500
Sujitha22be222009-03-30 15:28:36 +0530501 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530502 tx_info = IEEE80211_SKB_CB(skb);
503 rates = tx_info->control.rates;
Sujithe8324352009-01-16 21:38:42 +0530504
505 /*
506 * Find the lowest frame length among the rate series that will have a
507 * 4ms transmit duration.
508 * TODO - TXOP limit needs to be considered.
509 */
510 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
511
512 for (i = 0; i < 4; i++) {
513 if (rates[i].count) {
Felix Fietkau545750d2009-11-23 22:21:01 +0100514 int modeidx;
515 if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
Sujithe8324352009-01-16 21:38:42 +0530516 legacy = 1;
517 break;
518 }
519
Felix Fietkau545750d2009-11-23 22:21:01 +0100520 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
521 modeidx = MCS_HT40_SGI;
522 else if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
523 modeidx = MCS_HT40;
524 else
525 modeidx = MCS_DEFAULT;
526
527 frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
Sujithd43f30152009-01-16 21:38:53 +0530528 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530529 }
530 }
531
532 /*
533 * limit aggregate size by the minimum rate if rate selected is
534 * not a probe rate, if rate selected is a probe rate then
535 * avoid aggregation of this packet.
536 */
537 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
538 return 0;
539
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530540 if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
541 aggr_limit = min((max_4ms_framelen * 3) / 8,
542 (u32)ATH_AMPDU_LIMIT_MAX);
543 else
544 aggr_limit = min(max_4ms_framelen,
545 (u32)ATH_AMPDU_LIMIT_MAX);
Sujithe8324352009-01-16 21:38:42 +0530546
547 /*
548 * h/w can accept aggregates upto 16 bit lengths (65535).
549 * The IE, however can hold upto 65536, which shows up here
550 * as zero. Ignore 65536 since we are constrained by hw.
551 */
Sujith4ef70842009-07-23 15:32:41 +0530552 if (tid->an->maxampdu)
553 aggr_limit = min(aggr_limit, tid->an->maxampdu);
Sujithe8324352009-01-16 21:38:42 +0530554
555 return aggr_limit;
556}
557
558/*
Sujithd43f30152009-01-16 21:38:53 +0530559 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530560 * meet the minimum required mpdudensity.
Sujithe8324352009-01-16 21:38:42 +0530561 */
562static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
563 struct ath_buf *bf, u16 frmlen)
564{
Sujithe8324352009-01-16 21:38:42 +0530565 struct sk_buff *skb = bf->bf_mpdu;
566 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujith4ef70842009-07-23 15:32:41 +0530567 u32 nsymbits, nsymbols;
Sujithe8324352009-01-16 21:38:42 +0530568 u16 minlen;
Felix Fietkau545750d2009-11-23 22:21:01 +0100569 u8 flags, rix;
Sujithe8324352009-01-16 21:38:42 +0530570 int width, half_gi, ndelim, mindelim;
571
572 /* Select standard number of delimiters based on frame length alone */
573 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
574
575 /*
576 * If encryption enabled, hardware requires some more padding between
577 * subframes.
578 * TODO - this could be improved to be dependent on the rate.
579 * The hardware can keep up at lower rates, but not higher rates
580 */
581 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
582 ndelim += ATH_AGGR_ENCRYPTDELIM;
583
584 /*
585 * Convert desired mpdu density from microeconds to bytes based
586 * on highest rate in rate series (i.e. first rate) to determine
587 * required minimum length for subframe. Take into account
588 * whether high rate is 20 or 40Mhz and half or full GI.
Sujith4ef70842009-07-23 15:32:41 +0530589 *
Sujithe8324352009-01-16 21:38:42 +0530590 * If there is no mpdu density restriction, no further calculation
591 * is needed.
592 */
Sujith4ef70842009-07-23 15:32:41 +0530593
594 if (tid->an->mpdudensity == 0)
Sujithe8324352009-01-16 21:38:42 +0530595 return ndelim;
596
597 rix = tx_info->control.rates[0].idx;
598 flags = tx_info->control.rates[0].flags;
Sujithe8324352009-01-16 21:38:42 +0530599 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
600 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
601
602 if (half_gi)
Sujith4ef70842009-07-23 15:32:41 +0530603 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530604 else
Sujith4ef70842009-07-23 15:32:41 +0530605 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530606
607 if (nsymbols == 0)
608 nsymbols = 1;
609
Felix Fietkau545750d2009-11-23 22:21:01 +0100610 nsymbits = bits_per_symbol[rix][width];
Sujithe8324352009-01-16 21:38:42 +0530611 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
612
Sujithe8324352009-01-16 21:38:42 +0530613 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530614 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
615 ndelim = max(mindelim, ndelim);
616 }
617
618 return ndelim;
619}
620
621static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithfec247c2009-07-27 12:08:16 +0530622 struct ath_txq *txq,
Sujithd43f30152009-01-16 21:38:53 +0530623 struct ath_atx_tid *tid,
624 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530625{
626#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530627 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
628 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530629 u16 aggr_limit = 0, al = 0, bpad = 0,
630 al_delta, h_baw = tid->baw_size / 2;
631 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530632
633 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
634
635 do {
636 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
637
Sujithd43f30152009-01-16 21:38:53 +0530638 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530639 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
640 status = ATH_AGGR_BAW_CLOSED;
641 break;
642 }
643
644 if (!rl) {
645 aggr_limit = ath_lookup_rate(sc, bf, tid);
646 rl = 1;
647 }
648
Sujithd43f30152009-01-16 21:38:53 +0530649 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530650 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
651
Sujithd43f30152009-01-16 21:38:53 +0530652 if (nframes &&
653 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530654 status = ATH_AGGR_LIMITED;
655 break;
656 }
657
Sujithd43f30152009-01-16 21:38:53 +0530658 /* do not exceed subframe limit */
659 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530660 status = ATH_AGGR_LIMITED;
661 break;
662 }
Sujithd43f30152009-01-16 21:38:53 +0530663 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530664
Sujithd43f30152009-01-16 21:38:53 +0530665 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530666 al += bpad + al_delta;
667
668 /*
669 * Get the delimiters needed to meet the MPDU
670 * density for this node.
671 */
672 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530673 bpad = PADBYTES(al_delta) + (ndelim << 2);
674
675 bf->bf_next = NULL;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400676 ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
Sujithe8324352009-01-16 21:38:42 +0530677
Sujithd43f30152009-01-16 21:38:53 +0530678 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530679 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530680 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
681 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530682 if (bf_prev) {
683 bf_prev->bf_next = bf;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400684 ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
685 bf->bf_daddr);
Sujithe8324352009-01-16 21:38:42 +0530686 }
687 bf_prev = bf;
Sujithfec247c2009-07-27 12:08:16 +0530688
Sujithe8324352009-01-16 21:38:42 +0530689 } while (!list_empty(&tid->buf_q));
690
691 bf_first->bf_al = al;
692 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530693
Sujithe8324352009-01-16 21:38:42 +0530694 return status;
695#undef PADBYTES
696}
697
698static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
699 struct ath_atx_tid *tid)
700{
Sujithd43f30152009-01-16 21:38:53 +0530701 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530702 enum ATH_AGGR_STATUS status;
703 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530704
705 do {
706 if (list_empty(&tid->buf_q))
707 return;
708
709 INIT_LIST_HEAD(&bf_q);
710
Sujithfec247c2009-07-27 12:08:16 +0530711 status = ath_tx_form_aggr(sc, txq, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530712
713 /*
Sujithd43f30152009-01-16 21:38:53 +0530714 * no frames picked up to be aggregated;
715 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530716 */
717 if (list_empty(&bf_q))
718 break;
719
720 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530721 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530722
Sujithd43f30152009-01-16 21:38:53 +0530723 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530724 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530725 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530726 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530727 ath_buf_set_rate(sc, bf);
728 ath_tx_txqaddbuf(sc, txq, &bf_q);
729 continue;
730 }
731
Sujithd43f30152009-01-16 21:38:53 +0530732 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530733 bf->bf_state.bf_type |= BUF_AGGR;
734 ath_buf_set_rate(sc, bf);
735 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
736
Sujithd43f30152009-01-16 21:38:53 +0530737 /* anchor last desc of aggregate */
738 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530739
Sujithe8324352009-01-16 21:38:42 +0530740 ath_tx_txqaddbuf(sc, txq, &bf_q);
Sujithfec247c2009-07-27 12:08:16 +0530741 TX_STAT_INC(txq->axq_qnum, a_aggr);
Sujithe8324352009-01-16 21:38:42 +0530742
743 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
744 status != ATH_AGGR_BAW_CLOSED);
745}
746
Sujithf83da962009-07-23 15:32:37 +0530747void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
748 u16 tid, u16 *ssn)
Sujithe8324352009-01-16 21:38:42 +0530749{
750 struct ath_atx_tid *txtid;
751 struct ath_node *an;
752
753 an = (struct ath_node *)sta->drv_priv;
Sujithf83da962009-07-23 15:32:37 +0530754 txtid = ATH_AN_2_TID(an, tid);
755 txtid->state |= AGGR_ADDBA_PROGRESS;
756 ath_tx_pause_tid(sc, txtid);
757 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530758}
759
Sujithf83da962009-07-23 15:32:37 +0530760void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
Sujithe8324352009-01-16 21:38:42 +0530761{
762 struct ath_node *an = (struct ath_node *)sta->drv_priv;
763 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
764 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700765 struct ath_tx_status ts;
Sujithe8324352009-01-16 21:38:42 +0530766 struct ath_buf *bf;
767 struct list_head bf_head;
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700768
769 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +0530770 INIT_LIST_HEAD(&bf_head);
771
772 if (txtid->state & AGGR_CLEANUP)
Sujithf83da962009-07-23 15:32:37 +0530773 return;
Sujithe8324352009-01-16 21:38:42 +0530774
775 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530776 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithf83da962009-07-23 15:32:37 +0530777 return;
Sujithe8324352009-01-16 21:38:42 +0530778 }
779
780 ath_tx_pause_tid(sc, txtid);
781
782 /* drop all software retried frames and mark this TID */
783 spin_lock_bh(&txq->axq_lock);
784 while (!list_empty(&txtid->buf_q)) {
785 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
786 if (!bf_isretried(bf)) {
787 /*
788 * NB: it's based on the assumption that
789 * software retried frame will always stay
790 * at the head of software queue.
791 */
792 break;
793 }
Sujithd43f30152009-01-16 21:38:53 +0530794 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530795 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700796 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
Sujithe8324352009-01-16 21:38:42 +0530797 }
Sujithd43f30152009-01-16 21:38:53 +0530798 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530799
800 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530801 txtid->state |= AGGR_CLEANUP;
802 } else {
803 txtid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530804 ath_tx_flush_tid(sc, txtid);
805 }
Sujithe8324352009-01-16 21:38:42 +0530806}
807
808void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
809{
810 struct ath_atx_tid *txtid;
811 struct ath_node *an;
812
813 an = (struct ath_node *)sta->drv_priv;
814
815 if (sc->sc_flags & SC_OP_TXAGGR) {
816 txtid = ATH_AN_2_TID(an, tid);
817 txtid->baw_size =
818 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
819 txtid->state |= AGGR_ADDBA_COMPLETE;
820 txtid->state &= ~AGGR_ADDBA_PROGRESS;
821 ath_tx_resume_tid(sc, txtid);
822 }
823}
824
825bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
826{
827 struct ath_atx_tid *txtid;
828
829 if (!(sc->sc_flags & SC_OP_TXAGGR))
830 return false;
831
832 txtid = ATH_AN_2_TID(an, tidno);
833
Vasanthakumar Thiagarajanc3d8f022009-06-10 17:50:08 +0530834 if (!(txtid->state & (AGGR_ADDBA_COMPLETE | AGGR_ADDBA_PROGRESS)))
Sujithe8324352009-01-16 21:38:42 +0530835 return true;
Sujithe8324352009-01-16 21:38:42 +0530836 return false;
837}
838
839/********************/
840/* Queue Management */
841/********************/
842
Sujithe8324352009-01-16 21:38:42 +0530843static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
844 struct ath_txq *txq)
845{
846 struct ath_atx_ac *ac, *ac_tmp;
847 struct ath_atx_tid *tid, *tid_tmp;
848
849 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
850 list_del(&ac->list);
851 ac->sched = false;
852 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
853 list_del(&tid->list);
854 tid->sched = false;
855 ath_tid_drain(sc, txq, tid);
856 }
857 }
858}
859
860struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
861{
Sujithcbe61d82009-02-09 13:27:12 +0530862 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700863 struct ath_common *common = ath9k_hw_common(ah);
Sujithe8324352009-01-16 21:38:42 +0530864 struct ath9k_tx_queue_info qi;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400865 int qnum, i;
Sujithe8324352009-01-16 21:38:42 +0530866
867 memset(&qi, 0, sizeof(qi));
868 qi.tqi_subtype = subtype;
869 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
870 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
871 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
872 qi.tqi_physCompBuf = 0;
873
874 /*
875 * Enable interrupts only for EOL and DESC conditions.
876 * We mark tx descriptors to receive a DESC interrupt
877 * when a tx queue gets deep; otherwise waiting for the
878 * EOL to reap descriptors. Note that this is done to
879 * reduce interrupt load and this only defers reaping
880 * descriptors, never transmitting frames. Aside from
881 * reducing interrupts this also permits more concurrency.
882 * The only potential downside is if the tx queue backs
883 * up in which case the top half of the kernel may backup
884 * due to a lack of tx descriptors.
885 *
886 * The UAPSD queue is an exception, since we take a desc-
887 * based intr on the EOSP frames.
888 */
Vasanthakumar Thiagarajanafe754d2010-04-15 17:39:40 -0400889 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
890 qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
891 TXQ_FLAG_TXERRINT_ENABLE;
892 } else {
893 if (qtype == ATH9K_TX_QUEUE_UAPSD)
894 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
895 else
896 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
897 TXQ_FLAG_TXDESCINT_ENABLE;
898 }
Sujithe8324352009-01-16 21:38:42 +0530899 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
900 if (qnum == -1) {
901 /*
902 * NB: don't print a message, this happens
903 * normally on parts with too few tx queues
904 */
905 return NULL;
906 }
907 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700908 ath_print(common, ATH_DBG_FATAL,
909 "qnum %u out of range, max %u!\n",
910 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
Sujithe8324352009-01-16 21:38:42 +0530911 ath9k_hw_releasetxqueue(ah, qnum);
912 return NULL;
913 }
914 if (!ATH_TXQ_SETUP(sc, qnum)) {
915 struct ath_txq *txq = &sc->tx.txq[qnum];
916
917 txq->axq_qnum = qnum;
918 txq->axq_link = NULL;
919 INIT_LIST_HEAD(&txq->axq_q);
920 INIT_LIST_HEAD(&txq->axq_acq);
921 spin_lock_init(&txq->axq_lock);
922 txq->axq_depth = 0;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400923 txq->axq_tx_inprogress = false;
Sujithe8324352009-01-16 21:38:42 +0530924 sc->tx.txqsetup |= 1<<qnum;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400925
926 txq->txq_headidx = txq->txq_tailidx = 0;
927 for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
928 INIT_LIST_HEAD(&txq->txq_fifo[i]);
929 INIT_LIST_HEAD(&txq->txq_fifo_pending);
Sujithe8324352009-01-16 21:38:42 +0530930 }
931 return &sc->tx.txq[qnum];
932}
933
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530934int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
Sujithe8324352009-01-16 21:38:42 +0530935{
936 int qnum;
937
938 switch (qtype) {
939 case ATH9K_TX_QUEUE_DATA:
940 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700941 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
942 "HAL AC %u out of range, max %zu!\n",
943 haltype, ARRAY_SIZE(sc->tx.hwq_map));
Sujithe8324352009-01-16 21:38:42 +0530944 return -1;
945 }
946 qnum = sc->tx.hwq_map[haltype];
947 break;
948 case ATH9K_TX_QUEUE_BEACON:
949 qnum = sc->beacon.beaconq;
950 break;
951 case ATH9K_TX_QUEUE_CAB:
952 qnum = sc->beacon.cabq->axq_qnum;
953 break;
954 default:
955 qnum = -1;
956 }
957 return qnum;
958}
959
960struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
961{
962 struct ath_txq *txq = NULL;
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800963 u16 skb_queue = skb_get_queue_mapping(skb);
Sujithe8324352009-01-16 21:38:42 +0530964 int qnum;
965
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800966 qnum = ath_get_hal_qnum(skb_queue, sc);
Sujithe8324352009-01-16 21:38:42 +0530967 txq = &sc->tx.txq[qnum];
968
969 spin_lock_bh(&txq->axq_lock);
970
971 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700972 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_XMIT,
973 "TX queue: %d is full, depth: %d\n",
974 qnum, txq->axq_depth);
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800975 ath_mac80211_stop_queue(sc, skb_queue);
Sujithe8324352009-01-16 21:38:42 +0530976 txq->stopped = 1;
977 spin_unlock_bh(&txq->axq_lock);
978 return NULL;
979 }
980
981 spin_unlock_bh(&txq->axq_lock);
982
983 return txq;
984}
985
986int ath_txq_update(struct ath_softc *sc, int qnum,
987 struct ath9k_tx_queue_info *qinfo)
988{
Sujithcbe61d82009-02-09 13:27:12 +0530989 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530990 int error = 0;
991 struct ath9k_tx_queue_info qi;
992
993 if (qnum == sc->beacon.beaconq) {
994 /*
995 * XXX: for beacon queue, we just save the parameter.
996 * It will be picked up by ath_beaconq_config when
997 * it's necessary.
998 */
999 sc->beacon.beacon_qi = *qinfo;
1000 return 0;
1001 }
1002
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07001003 BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
Sujithe8324352009-01-16 21:38:42 +05301004
1005 ath9k_hw_get_txq_props(ah, qnum, &qi);
1006 qi.tqi_aifs = qinfo->tqi_aifs;
1007 qi.tqi_cwmin = qinfo->tqi_cwmin;
1008 qi.tqi_cwmax = qinfo->tqi_cwmax;
1009 qi.tqi_burstTime = qinfo->tqi_burstTime;
1010 qi.tqi_readyTime = qinfo->tqi_readyTime;
1011
1012 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001013 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1014 "Unable to update hardware queue %u!\n", qnum);
Sujithe8324352009-01-16 21:38:42 +05301015 error = -EIO;
1016 } else {
1017 ath9k_hw_resettxqueue(ah, qnum);
1018 }
1019
1020 return error;
1021}
1022
1023int ath_cabq_update(struct ath_softc *sc)
1024{
1025 struct ath9k_tx_queue_info qi;
1026 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +05301027
1028 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
1029 /*
1030 * Ensure the readytime % is within the bounds.
1031 */
Sujith17d79042009-02-09 13:27:03 +05301032 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
1033 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
1034 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
1035 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +05301036
Johannes Berg57c4d7b2009-04-23 16:10:04 +02001037 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +05301038 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +05301039 ath_txq_update(sc, qnum, &qi);
1040
1041 return 0;
1042}
1043
Sujith043a0402009-01-16 21:38:47 +05301044/*
1045 * Drain a given TX queue (could be Beacon or Data)
1046 *
1047 * This assumes output has been stopped and
1048 * we do not need to block ath_tx_tasklet.
1049 */
1050void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +05301051{
1052 struct ath_buf *bf, *lastbf;
1053 struct list_head bf_head;
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001054 struct ath_tx_status ts;
1055
1056 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +05301057 INIT_LIST_HEAD(&bf_head);
1058
Sujithe8324352009-01-16 21:38:42 +05301059 for (;;) {
1060 spin_lock_bh(&txq->axq_lock);
1061
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001062 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1063 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
1064 txq->txq_headidx = txq->txq_tailidx = 0;
1065 spin_unlock_bh(&txq->axq_lock);
1066 break;
1067 } else {
1068 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
1069 struct ath_buf, list);
1070 }
1071 } else {
1072 if (list_empty(&txq->axq_q)) {
1073 txq->axq_link = NULL;
1074 spin_unlock_bh(&txq->axq_lock);
1075 break;
1076 }
1077 bf = list_first_entry(&txq->axq_q, struct ath_buf,
1078 list);
Sujithe8324352009-01-16 21:38:42 +05301079
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001080 if (bf->bf_stale) {
1081 list_del(&bf->list);
1082 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +05301083
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001084 spin_lock_bh(&sc->tx.txbuflock);
1085 list_add_tail(&bf->list, &sc->tx.txbuf);
1086 spin_unlock_bh(&sc->tx.txbuflock);
1087 continue;
1088 }
Sujithe8324352009-01-16 21:38:42 +05301089 }
1090
1091 lastbf = bf->bf_lastbf;
Vasanthakumar Thiagarajan6d913f72010-04-15 17:38:46 -04001092 if (!retry_tx)
1093 lastbf->bf_tx_aborted = true;
Sujithe8324352009-01-16 21:38:42 +05301094
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001095 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1096 list_cut_position(&bf_head,
1097 &txq->txq_fifo[txq->txq_tailidx],
1098 &lastbf->list);
1099 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
1100 } else {
1101 /* remove ath_buf's of the same mpdu from txq */
1102 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1103 }
1104
Sujithe8324352009-01-16 21:38:42 +05301105 txq->axq_depth--;
1106
1107 spin_unlock_bh(&txq->axq_lock);
1108
1109 if (bf_isampdu(bf))
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001110 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0);
Sujithe8324352009-01-16 21:38:42 +05301111 else
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001112 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
Sujithe8324352009-01-16 21:38:42 +05301113 }
1114
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001115 spin_lock_bh(&txq->axq_lock);
1116 txq->axq_tx_inprogress = false;
1117 spin_unlock_bh(&txq->axq_lock);
1118
Sujithe8324352009-01-16 21:38:42 +05301119 /* flush any pending frames if aggregation is enabled */
1120 if (sc->sc_flags & SC_OP_TXAGGR) {
1121 if (!retry_tx) {
1122 spin_lock_bh(&txq->axq_lock);
1123 ath_txq_drain_pending_buffers(sc, txq);
1124 spin_unlock_bh(&txq->axq_lock);
1125 }
1126 }
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001127
1128 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1129 spin_lock_bh(&txq->axq_lock);
1130 while (!list_empty(&txq->txq_fifo_pending)) {
1131 bf = list_first_entry(&txq->txq_fifo_pending,
1132 struct ath_buf, list);
1133 list_cut_position(&bf_head,
1134 &txq->txq_fifo_pending,
1135 &bf->bf_lastbf->list);
1136 spin_unlock_bh(&txq->axq_lock);
1137
1138 if (bf_isampdu(bf))
1139 ath_tx_complete_aggr(sc, txq, bf, &bf_head,
1140 &ts, 0);
1141 else
1142 ath_tx_complete_buf(sc, bf, txq, &bf_head,
1143 &ts, 0, 0);
1144 spin_lock_bh(&txq->axq_lock);
1145 }
1146 spin_unlock_bh(&txq->axq_lock);
1147 }
Sujithe8324352009-01-16 21:38:42 +05301148}
1149
Sujith043a0402009-01-16 21:38:47 +05301150void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1151{
Sujithcbe61d82009-02-09 13:27:12 +05301152 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001153 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Sujith043a0402009-01-16 21:38:47 +05301154 struct ath_txq *txq;
1155 int i, npend = 0;
1156
1157 if (sc->sc_flags & SC_OP_INVALID)
1158 return;
1159
1160 /* Stop beacon queue */
1161 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1162
1163 /* Stop data queues */
1164 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1165 if (ATH_TXQ_SETUP(sc, i)) {
1166 txq = &sc->tx.txq[i];
1167 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1168 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1169 }
1170 }
1171
1172 if (npend) {
1173 int r;
1174
Sujithe8009e92009-12-14 14:57:08 +05301175 ath_print(common, ATH_DBG_FATAL,
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001176 "Unable to stop TxDMA. Reset HAL!\n");
Sujith043a0402009-01-16 21:38:47 +05301177
1178 spin_lock_bh(&sc->sc_resetlock);
Sujithe8009e92009-12-14 14:57:08 +05301179 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Sujith043a0402009-01-16 21:38:47 +05301180 if (r)
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001181 ath_print(common, ATH_DBG_FATAL,
1182 "Unable to reset hardware; reset status %d\n",
1183 r);
Sujith043a0402009-01-16 21:38:47 +05301184 spin_unlock_bh(&sc->sc_resetlock);
1185 }
1186
1187 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1188 if (ATH_TXQ_SETUP(sc, i))
1189 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1190 }
1191}
1192
Sujithe8324352009-01-16 21:38:42 +05301193void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1194{
1195 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1196 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1197}
1198
Sujithe8324352009-01-16 21:38:42 +05301199void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1200{
1201 struct ath_atx_ac *ac;
1202 struct ath_atx_tid *tid;
1203
1204 if (list_empty(&txq->axq_acq))
1205 return;
1206
1207 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1208 list_del(&ac->list);
1209 ac->sched = false;
1210
1211 do {
1212 if (list_empty(&ac->tid_q))
1213 return;
1214
1215 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1216 list_del(&tid->list);
1217 tid->sched = false;
1218
1219 if (tid->paused)
1220 continue;
1221
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001222 ath_tx_sched_aggr(sc, txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301223
1224 /*
1225 * add tid to round-robin queue if more frames
1226 * are pending for the tid
1227 */
1228 if (!list_empty(&tid->buf_q))
1229 ath_tx_queue_tid(txq, tid);
1230
1231 break;
1232 } while (!list_empty(&ac->tid_q));
1233
1234 if (!list_empty(&ac->tid_q)) {
1235 if (!ac->sched) {
1236 ac->sched = true;
1237 list_add_tail(&ac->list, &txq->axq_acq);
1238 }
1239 }
1240}
1241
1242int ath_tx_setup(struct ath_softc *sc, int haltype)
1243{
1244 struct ath_txq *txq;
1245
1246 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001247 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1248 "HAL AC %u out of range, max %zu!\n",
Sujithe8324352009-01-16 21:38:42 +05301249 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1250 return 0;
1251 }
1252 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1253 if (txq != NULL) {
1254 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1255 return 1;
1256 } else
1257 return 0;
1258}
1259
1260/***********/
1261/* TX, DMA */
1262/***********/
1263
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001264/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001265 * Insert a chain of ath_buf (descriptors) on a txq and
1266 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001267 */
Sujith102e0572008-10-29 10:15:16 +05301268static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1269 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001270{
Sujithcbe61d82009-02-09 13:27:12 +05301271 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001272 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001273 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301274
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001275 /*
1276 * Insert the frame on the outbound list and
1277 * pass it on to the hardware.
1278 */
1279
1280 if (list_empty(head))
1281 return;
1282
1283 bf = list_first_entry(head, struct ath_buf, list);
1284
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001285 ath_print(common, ATH_DBG_QUEUE,
1286 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001287
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001288 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1289 if (txq->axq_depth >= ATH_TXFIFO_DEPTH) {
1290 list_splice_tail_init(head, &txq->txq_fifo_pending);
1291 return;
1292 }
1293 if (!list_empty(&txq->txq_fifo[txq->txq_headidx]))
1294 ath_print(common, ATH_DBG_XMIT,
1295 "Initializing tx fifo %d which "
1296 "is non-empty\n",
1297 txq->txq_headidx);
1298 INIT_LIST_HEAD(&txq->txq_fifo[txq->txq_headidx]);
1299 list_splice_init(head, &txq->txq_fifo[txq->txq_headidx]);
1300 INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001301 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001302 ath_print(common, ATH_DBG_XMIT,
1303 "TXDP[%u] = %llx (%p)\n",
1304 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001305 } else {
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001306 list_splice_tail_init(head, &txq->axq_q);
1307
1308 if (txq->axq_link == NULL) {
1309 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1310 ath_print(common, ATH_DBG_XMIT,
1311 "TXDP[%u] = %llx (%p)\n",
1312 txq->axq_qnum, ito64(bf->bf_daddr),
1313 bf->bf_desc);
1314 } else {
1315 *txq->axq_link = bf->bf_daddr;
1316 ath_print(common, ATH_DBG_XMIT,
1317 "link[%u] (%p)=%llx (%p)\n",
1318 txq->axq_qnum, txq->axq_link,
1319 ito64(bf->bf_daddr), bf->bf_desc);
1320 }
1321 ath9k_hw_get_desc_link(ah, bf->bf_lastbf->bf_desc,
1322 &txq->axq_link);
1323 ath9k_hw_txstart(ah, txq->axq_qnum);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001324 }
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001325 txq->axq_depth++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001326}
1327
Sujithe8324352009-01-16 21:38:42 +05301328static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
Sujithc4288392008-11-18 09:09:30 +05301329{
Sujithe8324352009-01-16 21:38:42 +05301330 struct ath_buf *bf = NULL;
Sujithc4288392008-11-18 09:09:30 +05301331
Sujithe8324352009-01-16 21:38:42 +05301332 spin_lock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301333
Sujithe8324352009-01-16 21:38:42 +05301334 if (unlikely(list_empty(&sc->tx.txbuf))) {
1335 spin_unlock_bh(&sc->tx.txbuflock);
1336 return NULL;
Sujithc4288392008-11-18 09:09:30 +05301337 }
1338
Sujithe8324352009-01-16 21:38:42 +05301339 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
1340 list_del(&bf->list);
Sujithc4288392008-11-18 09:09:30 +05301341
Sujithe8324352009-01-16 21:38:42 +05301342 spin_unlock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301343
Sujithe8324352009-01-16 21:38:42 +05301344 return bf;
1345}
Sujithc4288392008-11-18 09:09:30 +05301346
Sujithe8324352009-01-16 21:38:42 +05301347static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1348 struct list_head *bf_head,
1349 struct ath_tx_control *txctl)
1350{
1351 struct ath_buf *bf;
1352
Sujithe8324352009-01-16 21:38:42 +05301353 bf = list_first_entry(bf_head, struct ath_buf, list);
1354 bf->bf_state.bf_type |= BUF_AMPDU;
Sujithfec247c2009-07-27 12:08:16 +05301355 TX_STAT_INC(txctl->txq->axq_qnum, a_queued);
Sujithe8324352009-01-16 21:38:42 +05301356
1357 /*
1358 * Do not queue to h/w when any of the following conditions is true:
1359 * - there are pending frames in software queue
1360 * - the TID is currently paused for ADDBA/BAR request
1361 * - seqno is not within block-ack window
1362 * - h/w queue depth exceeds low water mark
1363 */
1364 if (!list_empty(&tid->buf_q) || tid->paused ||
1365 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1366 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001367 /*
Sujithe8324352009-01-16 21:38:42 +05301368 * Add this frame to software queue for scheduling later
1369 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001370 */
Sujithd43f30152009-01-16 21:38:53 +05301371 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301372 ath_tx_queue_tid(txctl->txq, tid);
1373 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001374 }
1375
Sujithe8324352009-01-16 21:38:42 +05301376 /* Add sub-frame to BAW */
1377 ath_tx_addto_baw(sc, tid, bf);
1378
1379 /* Queue to h/w without aggregation */
1380 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301381 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301382 ath_buf_set_rate(sc, bf);
1383 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301384}
1385
Sujithc37452b2009-03-09 09:31:57 +05301386static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
1387 struct ath_atx_tid *tid,
1388 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001389{
Sujithe8324352009-01-16 21:38:42 +05301390 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001391
Sujithe8324352009-01-16 21:38:42 +05301392 bf = list_first_entry(bf_head, struct ath_buf, list);
1393 bf->bf_state.bf_type &= ~BUF_AMPDU;
1394
1395 /* update starting sequence number for subsequent ADDBA request */
1396 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1397
1398 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301399 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301400 ath_buf_set_rate(sc, bf);
1401 ath_tx_txqaddbuf(sc, txq, bf_head);
Sujithfec247c2009-07-27 12:08:16 +05301402 TX_STAT_INC(txq->axq_qnum, queued);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001403}
1404
Sujithc37452b2009-03-09 09:31:57 +05301405static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1406 struct list_head *bf_head)
1407{
1408 struct ath_buf *bf;
1409
1410 bf = list_first_entry(bf_head, struct ath_buf, list);
1411
1412 bf->bf_lastbf = bf;
1413 bf->bf_nframes = 1;
1414 ath_buf_set_rate(sc, bf);
1415 ath_tx_txqaddbuf(sc, txq, bf_head);
Sujithfec247c2009-07-27 12:08:16 +05301416 TX_STAT_INC(txq->axq_qnum, queued);
Sujithc37452b2009-03-09 09:31:57 +05301417}
1418
Sujith528f0c62008-10-29 10:14:26 +05301419static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001420{
Sujith528f0c62008-10-29 10:14:26 +05301421 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001422 enum ath9k_pkt_type htype;
1423 __le16 fc;
1424
Sujith528f0c62008-10-29 10:14:26 +05301425 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001426 fc = hdr->frame_control;
1427
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001428 if (ieee80211_is_beacon(fc))
1429 htype = ATH9K_PKT_TYPE_BEACON;
1430 else if (ieee80211_is_probe_resp(fc))
1431 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1432 else if (ieee80211_is_atim(fc))
1433 htype = ATH9K_PKT_TYPE_ATIM;
1434 else if (ieee80211_is_pspoll(fc))
1435 htype = ATH9K_PKT_TYPE_PSPOLL;
1436 else
1437 htype = ATH9K_PKT_TYPE_NORMAL;
1438
1439 return htype;
1440}
1441
Sujith528f0c62008-10-29 10:14:26 +05301442static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001443{
Sujith528f0c62008-10-29 10:14:26 +05301444 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1445
1446 if (tx_info->control.hw_key) {
1447 if (tx_info->control.hw_key->alg == ALG_WEP)
1448 return ATH9K_KEY_TYPE_WEP;
1449 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1450 return ATH9K_KEY_TYPE_TKIP;
1451 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1452 return ATH9K_KEY_TYPE_AES;
1453 }
1454
1455 return ATH9K_KEY_TYPE_CLEAR;
1456}
1457
Sujith528f0c62008-10-29 10:14:26 +05301458static void assign_aggr_tid_seqno(struct sk_buff *skb,
1459 struct ath_buf *bf)
1460{
1461 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1462 struct ieee80211_hdr *hdr;
1463 struct ath_node *an;
1464 struct ath_atx_tid *tid;
1465 __le16 fc;
1466 u8 *qc;
1467
1468 if (!tx_info->control.sta)
1469 return;
1470
1471 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1472 hdr = (struct ieee80211_hdr *)skb->data;
1473 fc = hdr->frame_control;
1474
Sujith528f0c62008-10-29 10:14:26 +05301475 if (ieee80211_is_data_qos(fc)) {
1476 qc = ieee80211_get_qos_ctl(hdr);
1477 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301478 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001479
Sujithe8324352009-01-16 21:38:42 +05301480 /*
1481 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301482 * We also override seqno set by upper layer with the one
1483 * in tx aggregation state.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301484 */
1485 tid = ATH_AN_2_TID(an, bf->bf_tidno);
Sujith17b182e2009-12-14 14:56:56 +05301486 hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301487 bf->bf_seqno = tid->seq_next;
1488 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301489}
1490
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001491static int setup_tx_flags(struct sk_buff *skb, bool use_ldpc)
Sujith528f0c62008-10-29 10:14:26 +05301492{
1493 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1494 int flags = 0;
1495
1496 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1497 flags |= ATH9K_TXDESC_INTREQ;
1498
1499 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1500 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301501
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001502 if (use_ldpc)
1503 flags |= ATH9K_TXDESC_LDPC;
1504
Sujith528f0c62008-10-29 10:14:26 +05301505 return flags;
1506}
1507
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001508/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001509 * rix - rate index
1510 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1511 * width - 0 for 20 MHz, 1 for 40 MHz
1512 * half_gi - to use 4us v/s 3.6 us for symbol time
1513 */
Sujith102e0572008-10-29 10:15:16 +05301514static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1515 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001516{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001517 u32 nbits, nsymbits, duration, nsymbols;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001518 int streams, pktlen;
1519
Sujithcd3d39a2008-08-11 14:03:34 +05301520 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301521
1522 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001523 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +01001524 nsymbits = bits_per_symbol[rix][width];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001525 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1526
1527 if (!half_gi)
1528 duration = SYMBOL_TIME(nsymbols);
1529 else
1530 duration = SYMBOL_TIME_HALFGI(nsymbols);
1531
Sujithe63835b2008-11-18 09:07:53 +05301532 /* addup duration for legacy/ht training and signal fields */
Felix Fietkau545750d2009-11-23 22:21:01 +01001533 streams = HT_RC_2_STREAMS(rix);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001534 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301535
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001536 return duration;
1537}
1538
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001539static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1540{
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001541 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001542 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301543 struct sk_buff *skb;
1544 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301545 struct ieee80211_tx_rate *rates;
Felix Fietkau545750d2009-11-23 22:21:01 +01001546 const struct ieee80211_rate *rate;
Sujith254ad0f2009-02-04 08:10:19 +05301547 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301548 int i, flags = 0;
1549 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301550 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301551
1552 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301553
Sujitha22be222009-03-30 15:28:36 +05301554 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301555 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301556 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301557 hdr = (struct ieee80211_hdr *)skb->data;
1558 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301559
Sujithc89424d2009-01-30 14:29:28 +05301560 /*
1561 * We check if Short Preamble is needed for the CTS rate by
1562 * checking the BSS's global flag.
1563 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1564 */
Felix Fietkau545750d2009-11-23 22:21:01 +01001565 rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
1566 ctsrate = rate->hw_value;
Sujithc89424d2009-01-30 14:29:28 +05301567 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
Felix Fietkau545750d2009-11-23 22:21:01 +01001568 ctsrate |= rate->hw_value_short;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001569
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001570 for (i = 0; i < 4; i++) {
Felix Fietkau545750d2009-11-23 22:21:01 +01001571 bool is_40, is_sgi, is_sp;
1572 int phy;
1573
Sujithe63835b2008-11-18 09:07:53 +05301574 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001575 continue;
1576
Sujitha8efee42008-11-18 09:07:30 +05301577 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301578 series[i].Tries = rates[i].count;
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001579 series[i].ChSel = common->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001580
Felix Fietkau27032052010-01-17 21:08:50 +01001581 if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
1582 (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
Sujithc89424d2009-01-30 14:29:28 +05301583 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
Felix Fietkau27032052010-01-17 21:08:50 +01001584 flags |= ATH9K_TXDESC_RTSENA;
1585 } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1586 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1587 flags |= ATH9K_TXDESC_CTSENA;
1588 }
1589
Sujithc89424d2009-01-30 14:29:28 +05301590 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1591 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1592 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1593 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001594
Felix Fietkau545750d2009-11-23 22:21:01 +01001595 is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
1596 is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
1597 is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1598
1599 if (rates[i].flags & IEEE80211_TX_RC_MCS) {
1600 /* MCS rates */
1601 series[i].Rate = rix | 0x80;
1602 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
1603 is_40, is_sgi, is_sp);
1604 continue;
1605 }
1606
1607 /* legcay rates */
1608 if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
1609 !(rate->flags & IEEE80211_RATE_ERP_G))
1610 phy = WLAN_RC_PHY_CCK;
1611 else
1612 phy = WLAN_RC_PHY_OFDM;
1613
1614 rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
1615 series[i].Rate = rate->hw_value;
1616 if (rate->hw_value_short) {
1617 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1618 series[i].Rate |= rate->hw_value_short;
1619 } else {
1620 is_sp = false;
1621 }
1622
1623 series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
1624 phy, rate->bitrate * 100, bf->bf_frmlen, rix, is_sp);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001625 }
1626
Felix Fietkau27032052010-01-17 21:08:50 +01001627 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
1628 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
1629 flags &= ~ATH9K_TXDESC_RTSENA;
1630
1631 /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
1632 if (flags & ATH9K_TXDESC_RTSENA)
1633 flags &= ~ATH9K_TXDESC_CTSENA;
1634
Sujithe63835b2008-11-18 09:07:53 +05301635 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301636 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1637 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301638 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301639 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301640
Sujith17d79042009-02-09 13:27:03 +05301641 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301642 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001643}
1644
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001645static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
Sujithe8324352009-01-16 21:38:42 +05301646 struct sk_buff *skb,
1647 struct ath_tx_control *txctl)
1648{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001649 struct ath_wiphy *aphy = hw->priv;
1650 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301651 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1652 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301653 int hdrlen;
1654 __le16 fc;
Benoit Papillault1bc14882009-11-24 15:49:18 +01001655 int padpos, padsize;
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001656 bool use_ldpc = false;
Sujithe8324352009-01-16 21:38:42 +05301657
Felix Fietkau827e69b2009-11-15 23:09:25 +01001658 tx_info->pad[0] = 0;
1659 switch (txctl->frame_type) {
Pavel Roskinc81494d2010-03-31 18:05:25 -04001660 case ATH9K_IFT_NOT_INTERNAL:
Felix Fietkau827e69b2009-11-15 23:09:25 +01001661 break;
Pavel Roskinc81494d2010-03-31 18:05:25 -04001662 case ATH9K_IFT_PAUSE:
Felix Fietkau827e69b2009-11-15 23:09:25 +01001663 tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_PAUSE;
1664 /* fall through */
Pavel Roskinc81494d2010-03-31 18:05:25 -04001665 case ATH9K_IFT_UNPAUSE:
Felix Fietkau827e69b2009-11-15 23:09:25 +01001666 tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_INTERNAL;
1667 break;
1668 }
Sujithe8324352009-01-16 21:38:42 +05301669 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1670 fc = hdr->frame_control;
1671
1672 ATH_TXBUF_RESET(bf);
1673
Felix Fietkau827e69b2009-11-15 23:09:25 +01001674 bf->aphy = aphy;
Benoit Papillault1bc14882009-11-24 15:49:18 +01001675 bf->bf_frmlen = skb->len + FCS_LEN;
1676 /* Remove the padding size from bf_frmlen, if any */
1677 padpos = ath9k_cmn_padpos(hdr->frame_control);
1678 padsize = padpos & 3;
1679 if (padsize && skb->len>padpos+padsize) {
1680 bf->bf_frmlen -= padsize;
1681 }
Sujithe8324352009-01-16 21:38:42 +05301682
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001683 if (conf_is_ht(&hw->conf)) {
Sujithc656bbb2009-01-16 21:38:56 +05301684 bf->bf_state.bf_type |= BUF_HT;
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001685 if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
1686 use_ldpc = true;
1687 }
Sujithe8324352009-01-16 21:38:42 +05301688
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001689 bf->bf_flags = setup_tx_flags(skb, use_ldpc);
Sujithe8324352009-01-16 21:38:42 +05301690
1691 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301692 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1693 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1694 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1695 } else {
1696 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1697 }
1698
Sujith17b182e2009-12-14 14:56:56 +05301699 if (ieee80211_is_data_qos(fc) && bf_isht(bf) &&
1700 (sc->sc_flags & SC_OP_TXAGGR))
Sujithe8324352009-01-16 21:38:42 +05301701 assign_aggr_tid_seqno(skb, bf);
1702
1703 bf->bf_mpdu = skb;
1704
1705 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1706 skb->len, DMA_TO_DEVICE);
1707 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1708 bf->bf_mpdu = NULL;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001709 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1710 "dma_mapping_error() on TX\n");
Sujithe8324352009-01-16 21:38:42 +05301711 return -ENOMEM;
1712 }
1713
1714 bf->bf_buf_addr = bf->bf_dmacontext;
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05001715
1716 /* tag if this is a nullfunc frame to enable PS when AP acks it */
1717 if (ieee80211_is_nullfunc(fc) && ieee80211_has_pm(fc)) {
1718 bf->bf_isnullfunc = true;
Sujith1b04b932010-01-08 10:36:05 +05301719 sc->ps_flags &= ~PS_NULLFUNC_COMPLETED;
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05001720 } else
1721 bf->bf_isnullfunc = false;
1722
Sujithe8324352009-01-16 21:38:42 +05301723 return 0;
1724}
1725
1726/* FIXME: tx power */
1727static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1728 struct ath_tx_control *txctl)
1729{
Sujitha22be222009-03-30 15:28:36 +05301730 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301731 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujithc37452b2009-03-09 09:31:57 +05301732 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301733 struct ath_node *an = NULL;
1734 struct list_head bf_head;
1735 struct ath_desc *ds;
1736 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301737 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301738 int frm_type;
Sujithc37452b2009-03-09 09:31:57 +05301739 __le16 fc;
Sujithe8324352009-01-16 21:38:42 +05301740
1741 frm_type = get_hw_packet_type(skb);
Sujithc37452b2009-03-09 09:31:57 +05301742 fc = hdr->frame_control;
Sujithe8324352009-01-16 21:38:42 +05301743
1744 INIT_LIST_HEAD(&bf_head);
1745 list_add_tail(&bf->list, &bf_head);
1746
1747 ds = bf->bf_desc;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -04001748 ath9k_hw_set_desc_link(ah, ds, 0);
Sujithe8324352009-01-16 21:38:42 +05301749
1750 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1751 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1752
1753 ath9k_hw_filltxdesc(ah, ds,
1754 skb->len, /* segment length */
1755 true, /* first segment */
1756 true, /* last segment */
Vasanthakumar Thiagarajan3f3a1c82010-04-15 17:38:42 -04001757 ds, /* first descriptor */
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -04001758 bf->bf_buf_addr,
1759 txctl->txq->axq_qnum);
Sujithe8324352009-01-16 21:38:42 +05301760
Sujithe8324352009-01-16 21:38:42 +05301761 spin_lock_bh(&txctl->txq->axq_lock);
1762
1763 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1764 tx_info->control.sta) {
1765 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1766 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1767
Sujithc37452b2009-03-09 09:31:57 +05301768 if (!ieee80211_is_data_qos(fc)) {
1769 ath_tx_send_normal(sc, txctl->txq, &bf_head);
1770 goto tx_done;
1771 }
1772
Felix Fietkau4fdec032010-03-12 04:02:43 +01001773 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
Sujithe8324352009-01-16 21:38:42 +05301774 /*
1775 * Try aggregation if it's a unicast data frame
1776 * and the destination is HT capable.
1777 */
1778 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1779 } else {
1780 /*
1781 * Send this frame as regular when ADDBA
1782 * exchange is neither complete nor pending.
1783 */
Sujithc37452b2009-03-09 09:31:57 +05301784 ath_tx_send_ht_normal(sc, txctl->txq,
1785 tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301786 }
1787 } else {
Sujithc37452b2009-03-09 09:31:57 +05301788 ath_tx_send_normal(sc, txctl->txq, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301789 }
1790
Sujithc37452b2009-03-09 09:31:57 +05301791tx_done:
Sujithe8324352009-01-16 21:38:42 +05301792 spin_unlock_bh(&txctl->txq->axq_lock);
1793}
1794
1795/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001796int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301797 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001798{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001799 struct ath_wiphy *aphy = hw->priv;
1800 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001801 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001802 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301803 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001804
Sujithe8324352009-01-16 21:38:42 +05301805 bf = ath_tx_get_buffer(sc);
1806 if (!bf) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001807 ath_print(common, ATH_DBG_XMIT, "TX buffers are full\n");
Sujithe8324352009-01-16 21:38:42 +05301808 return -1;
1809 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001810
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001811 r = ath_tx_setup_buffer(hw, bf, skb, txctl);
Sujithe8324352009-01-16 21:38:42 +05301812 if (unlikely(r)) {
1813 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001814
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001815 ath_print(common, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001816
Sujithe8324352009-01-16 21:38:42 +05301817 /* upon ath_tx_processq() this TX queue will be resumed, we
1818 * guarantee this will happen by knowing beforehand that
1819 * we will at least have to run TX completionon one buffer
1820 * on the queue */
1821 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301822 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Luis R. Rodriguezf52de032009-11-02 17:09:12 -08001823 ath_mac80211_stop_queue(sc, skb_get_queue_mapping(skb));
Sujithe8324352009-01-16 21:38:42 +05301824 txq->stopped = 1;
1825 }
1826 spin_unlock_bh(&txq->axq_lock);
1827
1828 spin_lock_bh(&sc->tx.txbuflock);
1829 list_add_tail(&bf->list, &sc->tx.txbuf);
1830 spin_unlock_bh(&sc->tx.txbuflock);
1831
1832 return r;
1833 }
1834
1835 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001836
1837 return 0;
1838}
1839
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001840void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001841{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001842 struct ath_wiphy *aphy = hw->priv;
1843 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001844 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001845 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1846 int padpos, padsize;
Sujithe8324352009-01-16 21:38:42 +05301847 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1848 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001849
Sujithe8324352009-01-16 21:38:42 +05301850 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001851
Sujithe8324352009-01-16 21:38:42 +05301852 /*
1853 * As a temporary workaround, assign seq# here; this will likely need
1854 * to be cleaned up to work better with Beacon transmission and virtual
1855 * BSSes.
1856 */
1857 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
Sujithe8324352009-01-16 21:38:42 +05301858 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1859 sc->tx.seq_no += 0x10;
1860 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1861 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001862 }
1863
Sujithe8324352009-01-16 21:38:42 +05301864 /* Add the padding after the header if this is not already done */
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001865 padpos = ath9k_cmn_padpos(hdr->frame_control);
1866 padsize = padpos & 3;
1867 if (padsize && skb->len>padpos) {
Sujithe8324352009-01-16 21:38:42 +05301868 if (skb_headroom(skb) < padsize) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001869 ath_print(common, ATH_DBG_XMIT,
1870 "TX CABQ padding failed\n");
Sujithe8324352009-01-16 21:38:42 +05301871 dev_kfree_skb_any(skb);
1872 return;
1873 }
1874 skb_push(skb, padsize);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001875 memmove(skb->data, skb->data + padsize, padpos);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001876 }
1877
Sujithe8324352009-01-16 21:38:42 +05301878 txctl.txq = sc->beacon.cabq;
1879
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001880 ath_print(common, ATH_DBG_XMIT,
1881 "transmitting CABQ packet, skb: %p\n", skb);
Sujithe8324352009-01-16 21:38:42 +05301882
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001883 if (ath_tx_start(hw, skb, &txctl) != 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001884 ath_print(common, ATH_DBG_XMIT, "CABQ TX failed\n");
Sujithe8324352009-01-16 21:38:42 +05301885 goto exit;
1886 }
1887
1888 return;
1889exit:
1890 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891}
1892
Sujithe8324352009-01-16 21:38:42 +05301893/*****************/
1894/* TX Completion */
1895/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001896
Sujithe8324352009-01-16 21:38:42 +05301897static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Felix Fietkau827e69b2009-11-15 23:09:25 +01001898 struct ath_wiphy *aphy, int tx_flags)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001899{
Sujithe8324352009-01-16 21:38:42 +05301900 struct ieee80211_hw *hw = sc->hw;
1901 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001902 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001903 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1904 int padpos, padsize;
Sujithe8324352009-01-16 21:38:42 +05301905
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001906 ath_print(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
Sujithe8324352009-01-16 21:38:42 +05301907
Felix Fietkau827e69b2009-11-15 23:09:25 +01001908 if (aphy)
1909 hw = aphy->hw;
Sujithe8324352009-01-16 21:38:42 +05301910
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301911 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301912 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301913
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301914 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301915 /* Frame was ACKed */
1916 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1917 }
1918
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001919 padpos = ath9k_cmn_padpos(hdr->frame_control);
1920 padsize = padpos & 3;
1921 if (padsize && skb->len>padpos+padsize) {
Sujithe8324352009-01-16 21:38:42 +05301922 /*
1923 * Remove MAC header padding before giving the frame back to
1924 * mac80211.
1925 */
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001926 memmove(skb->data + padsize, skb->data, padpos);
Sujithe8324352009-01-16 21:38:42 +05301927 skb_pull(skb, padsize);
1928 }
1929
Sujith1b04b932010-01-08 10:36:05 +05301930 if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
1931 sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001932 ath_print(common, ATH_DBG_PS,
1933 "Going back to sleep after having "
Pavel Roskinf643e512010-01-29 17:22:12 -05001934 "received TX status (0x%lx)\n",
Sujith1b04b932010-01-08 10:36:05 +05301935 sc->ps_flags & (PS_WAIT_FOR_BEACON |
1936 PS_WAIT_FOR_CAB |
1937 PS_WAIT_FOR_PSPOLL_DATA |
1938 PS_WAIT_FOR_TX_ACK));
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001939 }
1940
Felix Fietkau827e69b2009-11-15 23:09:25 +01001941 if (unlikely(tx_info->pad[0] & ATH_TX_INFO_FRAME_TYPE_INTERNAL))
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001942 ath9k_tx_status(hw, skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +01001943 else
1944 ieee80211_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301945}
1946
1947static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001948 struct ath_txq *txq, struct list_head *bf_q,
1949 struct ath_tx_status *ts, int txok, int sendbar)
Sujithe8324352009-01-16 21:38:42 +05301950{
1951 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301952 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301953 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301954
Sujithe8324352009-01-16 21:38:42 +05301955 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301956 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301957
1958 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301959 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301960
1961 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301962 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301963 }
1964
1965 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
Felix Fietkau827e69b2009-11-15 23:09:25 +01001966 ath_tx_complete(sc, skb, bf->aphy, tx_flags);
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001967 ath_debug_stat_tx(sc, txq, bf, ts);
Sujithe8324352009-01-16 21:38:42 +05301968
1969 /*
1970 * Return the list of ath_buf of this mpdu to free queue
1971 */
1972 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1973 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1974 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1975}
1976
1977static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001978 struct ath_tx_status *ts, int txok)
Sujithe8324352009-01-16 21:38:42 +05301979{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001980 u16 seq_st = 0;
1981 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301982 int ba_index;
1983 int nbad = 0;
1984 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001985
Vasanthakumar Thiagarajan6d913f72010-04-15 17:38:46 -04001986 if (bf->bf_tx_aborted)
Sujithe8324352009-01-16 21:38:42 +05301987 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301988
Sujithcd3d39a2008-08-11 14:03:34 +05301989 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001990 if (isaggr) {
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001991 seq_st = ts->ts_seqnum;
1992 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001993 }
1994
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001995 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301996 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1997 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1998 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001999
Sujithe8324352009-01-16 21:38:42 +05302000 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002001 }
2002
Sujithe8324352009-01-16 21:38:42 +05302003 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002004}
2005
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002006static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302007 int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05302008{
Sujitha22be222009-03-30 15:28:36 +05302009 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05302010 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05302011 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +01002012 struct ieee80211_hw *hw = bf->aphy->hw;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302013 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05302014
Sujith95e4acb2009-03-13 08:56:09 +05302015 if (txok)
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002016 tx_info->status.ack_signal = ts->ts_rssi;
Sujith95e4acb2009-03-13 08:56:09 +05302017
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002018 tx_rateindex = ts->ts_rateindex;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302019 WARN_ON(tx_rateindex >= hw->max_rates);
2020
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002021 if (ts->ts_status & ATH9K_TXERR_FILT)
Sujithc4288392008-11-18 09:09:30 +05302022 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Felix Fietkaud9698472010-03-01 13:32:11 +01002023 if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc)
2024 tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
Sujithc4288392008-11-18 09:09:30 +05302025
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002026 if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302027 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Sujith254ad0f2009-02-04 08:10:19 +05302028 if (ieee80211_is_data(hdr->frame_control)) {
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002029 if (ts->ts_flags &
Felix Fietkau827e69b2009-11-15 23:09:25 +01002030 (ATH9K_TX_DATA_UNDERRUN | ATH9K_TX_DELIM_UNDERRUN))
2031 tx_info->pad[0] |= ATH_TX_INFO_UNDERRUN;
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002032 if ((ts->ts_status & ATH9K_TXERR_XRETRY) ||
2033 (ts->ts_status & ATH9K_TXERR_FIFO))
Felix Fietkau827e69b2009-11-15 23:09:25 +01002034 tx_info->pad[0] |= ATH_TX_INFO_XRETRY;
2035 tx_info->status.ampdu_len = bf->bf_nframes;
2036 tx_info->status.ampdu_ack_len = bf->bf_nframes - nbad;
Sujithc4288392008-11-18 09:09:30 +05302037 }
2038 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302039
Felix Fietkau545750d2009-11-23 22:21:01 +01002040 for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302041 tx_info->status.rates[i].count = 0;
Felix Fietkau545750d2009-11-23 22:21:01 +01002042 tx_info->status.rates[i].idx = -1;
2043 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302044
2045 tx_info->status.rates[tx_rateindex].count = bf->bf_retries + 1;
Sujithc4288392008-11-18 09:09:30 +05302046}
2047
Sujith059d8062009-01-16 21:38:49 +05302048static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
2049{
2050 int qnum;
2051
2052 spin_lock_bh(&txq->axq_lock);
2053 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05302054 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05302055 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
2056 if (qnum != -1) {
Luis R. Rodriguezf52de032009-11-02 17:09:12 -08002057 ath_mac80211_start_queue(sc, qnum);
Sujith059d8062009-01-16 21:38:49 +05302058 txq->stopped = 0;
2059 }
2060 }
2061 spin_unlock_bh(&txq->axq_lock);
2062}
2063
Sujithc4288392008-11-18 09:09:30 +05302064static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002065{
Sujithcbe61d82009-02-09 13:27:12 +05302066 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002067 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002068 struct ath_buf *bf, *lastbf, *bf_held = NULL;
2069 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05302070 struct ath_desc *ds;
Felix Fietkau29bffa92010-03-29 20:14:23 -07002071 struct ath_tx_status ts;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05302072 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002073 int status;
2074
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002075 ath_print(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
2076 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
2077 txq->axq_link);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002078
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002079 for (;;) {
2080 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002081 if (list_empty(&txq->axq_q)) {
2082 txq->axq_link = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002083 spin_unlock_bh(&txq->axq_lock);
2084 break;
2085 }
2086 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
2087
2088 /*
2089 * There is a race condition that a BH gets scheduled
2090 * after sw writes TxE and before hw re-load the last
2091 * descriptor to get the newly chained one.
2092 * Software must keep the last DONE descriptor as a
2093 * holding descriptor - software does so by marking
2094 * it with the STALE flag.
2095 */
2096 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05302097 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002098 bf_held = bf;
2099 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05302100 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002101 break;
2102 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002103 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05302104 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002105 }
2106 }
2107
2108 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05302109 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002110
Felix Fietkau29bffa92010-03-29 20:14:23 -07002111 memset(&ts, 0, sizeof(ts));
2112 status = ath9k_hw_txprocdesc(ah, ds, &ts);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002113 if (status == -EINPROGRESS) {
2114 spin_unlock_bh(&txq->axq_lock);
2115 break;
2116 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002117
2118 /*
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05002119 * We now know the nullfunc frame has been ACKed so we
2120 * can disable RX.
2121 */
2122 if (bf->bf_isnullfunc &&
Felix Fietkau29bffa92010-03-29 20:14:23 -07002123 (ts.ts_status & ATH9K_TX_ACKED)) {
Senthil Balasubramanian3f7c5c12010-02-03 22:51:13 +05302124 if ((sc->ps_flags & PS_ENABLED))
2125 ath9k_enable_ps(sc);
2126 else
Sujith1b04b932010-01-08 10:36:05 +05302127 sc->ps_flags |= PS_NULLFUNC_COMPLETED;
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05002128 }
2129
2130 /*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002131 * Remove ath_buf's of the same transmit unit from txq,
2132 * however leave the last descriptor back as the holding
2133 * descriptor for hw.
2134 */
Sujitha119cc42009-03-30 15:28:38 +05302135 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002136 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002137 if (!list_is_singular(&lastbf->list))
2138 list_cut_position(&bf_head,
2139 &txq->axq_q, lastbf->list.prev);
2140
2141 txq->axq_depth--;
Felix Fietkau29bffa92010-03-29 20:14:23 -07002142 txok = !(ts.ts_status & ATH9K_TXERR_MASK);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002143 txq->axq_tx_inprogress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002144 spin_unlock_bh(&txq->axq_lock);
2145
2146 if (bf_held) {
Sujithb77f4832008-12-07 21:44:03 +05302147 spin_lock_bh(&sc->tx.txbuflock);
Sujith6ef9b132009-01-16 21:38:51 +05302148 list_move_tail(&bf_held->list, &sc->tx.txbuf);
Sujithb77f4832008-12-07 21:44:03 +05302149 spin_unlock_bh(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002150 }
2151
Sujithcd3d39a2008-08-11 14:03:34 +05302152 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002153 /*
2154 * This frame is sent out as a single frame.
2155 * Use hardware retry status for this frame.
2156 */
Felix Fietkau29bffa92010-03-29 20:14:23 -07002157 bf->bf_retries = ts.ts_longretry;
2158 if (ts.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302159 bf->bf_state.bf_type |= BUF_XRETRY;
Felix Fietkau29bffa92010-03-29 20:14:23 -07002160 ath_tx_rc_status(bf, &ts, 0, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002161 }
Johannes Berge6a98542008-10-21 12:40:02 +02002162
Sujithcd3d39a2008-08-11 14:03:34 +05302163 if (bf_isampdu(bf))
Felix Fietkau29bffa92010-03-29 20:14:23 -07002164 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002165 else
Felix Fietkau29bffa92010-03-29 20:14:23 -07002166 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, txok, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002167
Sujith059d8062009-01-16 21:38:49 +05302168 ath_wake_mac80211_queue(sc, txq);
2169
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002170 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05302171 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002172 ath_txq_schedule(sc, txq);
2173 spin_unlock_bh(&txq->axq_lock);
2174 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002175}
2176
Sujith305fe472009-07-23 15:32:29 +05302177static void ath_tx_complete_poll_work(struct work_struct *work)
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002178{
2179 struct ath_softc *sc = container_of(work, struct ath_softc,
2180 tx_complete_work.work);
2181 struct ath_txq *txq;
2182 int i;
2183 bool needreset = false;
2184
2185 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2186 if (ATH_TXQ_SETUP(sc, i)) {
2187 txq = &sc->tx.txq[i];
2188 spin_lock_bh(&txq->axq_lock);
2189 if (txq->axq_depth) {
2190 if (txq->axq_tx_inprogress) {
2191 needreset = true;
2192 spin_unlock_bh(&txq->axq_lock);
2193 break;
2194 } else {
2195 txq->axq_tx_inprogress = true;
2196 }
2197 }
2198 spin_unlock_bh(&txq->axq_lock);
2199 }
2200
2201 if (needreset) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002202 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
2203 "tx hung, resetting the chip\n");
Sujith332c5562009-10-09 09:51:28 +05302204 ath9k_ps_wakeup(sc);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002205 ath_reset(sc, false);
Sujith332c5562009-10-09 09:51:28 +05302206 ath9k_ps_restore(sc);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002207 }
2208
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002209 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002210 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2211}
2212
2213
Sujithe8324352009-01-16 21:38:42 +05302214
2215void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002216{
Sujithe8324352009-01-16 21:38:42 +05302217 int i;
2218 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219
Sujithe8324352009-01-16 21:38:42 +05302220 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002221
2222 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302223 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2224 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002225 }
2226}
2227
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002228void ath_tx_edma_tasklet(struct ath_softc *sc)
2229{
2230 struct ath_tx_status txs;
2231 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2232 struct ath_hw *ah = sc->sc_ah;
2233 struct ath_txq *txq;
2234 struct ath_buf *bf, *lastbf;
2235 struct list_head bf_head;
2236 int status;
2237 int txok;
2238
2239 for (;;) {
2240 status = ath9k_hw_txprocdesc(ah, NULL, (void *)&txs);
2241 if (status == -EINPROGRESS)
2242 break;
2243 if (status == -EIO) {
2244 ath_print(common, ATH_DBG_XMIT,
2245 "Error processing tx status\n");
2246 break;
2247 }
2248
2249 /* Skip beacon completions */
2250 if (txs.qid == sc->beacon.beaconq)
2251 continue;
2252
2253 txq = &sc->tx.txq[txs.qid];
2254
2255 spin_lock_bh(&txq->axq_lock);
2256 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
2257 spin_unlock_bh(&txq->axq_lock);
2258 return;
2259 }
2260
2261 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
2262 struct ath_buf, list);
2263 lastbf = bf->bf_lastbf;
2264
2265 INIT_LIST_HEAD(&bf_head);
2266 list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
2267 &lastbf->list);
2268 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
2269 txq->axq_depth--;
2270 txq->axq_tx_inprogress = false;
2271 spin_unlock_bh(&txq->axq_lock);
2272
2273 txok = !(txs.ts_status & ATH9K_TXERR_MASK);
2274
2275 if (!bf_isampdu(bf)) {
2276 bf->bf_retries = txs.ts_longretry;
2277 if (txs.ts_status & ATH9K_TXERR_XRETRY)
2278 bf->bf_state.bf_type |= BUF_XRETRY;
2279 ath_tx_rc_status(bf, &txs, 0, txok, true);
2280 }
2281
2282 if (bf_isampdu(bf))
2283 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &txs, txok);
2284 else
2285 ath_tx_complete_buf(sc, bf, txq, &bf_head,
2286 &txs, txok, 0);
2287
2288 spin_lock_bh(&txq->axq_lock);
2289 if (!list_empty(&txq->txq_fifo_pending)) {
2290 INIT_LIST_HEAD(&bf_head);
2291 bf = list_first_entry(&txq->txq_fifo_pending,
2292 struct ath_buf, list);
2293 list_cut_position(&bf_head, &txq->txq_fifo_pending,
2294 &bf->bf_lastbf->list);
2295 ath_tx_txqaddbuf(sc, txq, &bf_head);
2296 } else if (sc->sc_flags & SC_OP_TXAGGR)
2297 ath_txq_schedule(sc, txq);
2298 spin_unlock_bh(&txq->axq_lock);
2299 }
2300}
2301
Sujithe8324352009-01-16 21:38:42 +05302302/*****************/
2303/* Init, Cleanup */
2304/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002305
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002306static int ath_txstatus_setup(struct ath_softc *sc, int size)
2307{
2308 struct ath_descdma *dd = &sc->txsdma;
2309 u8 txs_len = sc->sc_ah->caps.txs_len;
2310
2311 dd->dd_desc_len = size * txs_len;
2312 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
2313 &dd->dd_desc_paddr, GFP_KERNEL);
2314 if (!dd->dd_desc)
2315 return -ENOMEM;
2316
2317 return 0;
2318}
2319
2320static int ath_tx_edma_init(struct ath_softc *sc)
2321{
2322 int err;
2323
2324 err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
2325 if (!err)
2326 ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
2327 sc->txsdma.dd_desc_paddr,
2328 ATH_TXSTATUS_RING_SIZE);
2329
2330 return err;
2331}
2332
2333static void ath_tx_edma_cleanup(struct ath_softc *sc)
2334{
2335 struct ath_descdma *dd = &sc->txsdma;
2336
2337 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
2338 dd->dd_desc_paddr);
2339}
2340
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002341int ath_tx_init(struct ath_softc *sc, int nbufs)
2342{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002343 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002344 int error = 0;
2345
Sujith797fe5c2009-03-30 15:28:45 +05302346 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002347
Sujith797fe5c2009-03-30 15:28:45 +05302348 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -04002349 "tx", nbufs, 1, 1);
Sujith797fe5c2009-03-30 15:28:45 +05302350 if (error != 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002351 ath_print(common, ATH_DBG_FATAL,
2352 "Failed to allocate tx descriptors: %d\n", error);
Sujith797fe5c2009-03-30 15:28:45 +05302353 goto err;
2354 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002355
Sujith797fe5c2009-03-30 15:28:45 +05302356 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002357 "beacon", ATH_BCBUF, 1, 1);
Sujith797fe5c2009-03-30 15:28:45 +05302358 if (error != 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002359 ath_print(common, ATH_DBG_FATAL,
2360 "Failed to allocate beacon descriptors: %d\n", error);
Sujith797fe5c2009-03-30 15:28:45 +05302361 goto err;
2362 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002363
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002364 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2365
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002366 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
2367 error = ath_tx_edma_init(sc);
2368 if (error)
2369 goto err;
2370 }
2371
Sujith797fe5c2009-03-30 15:28:45 +05302372err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002373 if (error != 0)
2374 ath_tx_cleanup(sc);
2375
2376 return error;
2377}
2378
Sujith797fe5c2009-03-30 15:28:45 +05302379void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002380{
Sujithb77f4832008-12-07 21:44:03 +05302381 if (sc->beacon.bdma.dd_desc_len != 0)
2382 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002383
Sujithb77f4832008-12-07 21:44:03 +05302384 if (sc->tx.txdma.dd_desc_len != 0)
2385 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002386
2387 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
2388 ath_tx_edma_cleanup(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002389}
2390
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002391void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2392{
Sujithc5170162008-10-29 10:13:59 +05302393 struct ath_atx_tid *tid;
2394 struct ath_atx_ac *ac;
2395 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002396
Sujith8ee5afb2008-12-07 21:43:36 +05302397 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302398 tidno < WME_NUM_TID;
2399 tidno++, tid++) {
2400 tid->an = an;
2401 tid->tidno = tidno;
2402 tid->seq_start = tid->seq_next = 0;
2403 tid->baw_size = WME_MAX_BA;
2404 tid->baw_head = tid->baw_tail = 0;
2405 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302406 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302407 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302408 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302409 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302410 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302411 tid->state &= ~AGGR_ADDBA_COMPLETE;
2412 tid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithc5170162008-10-29 10:13:59 +05302413 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002414
Sujith8ee5afb2008-12-07 21:43:36 +05302415 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302416 acno < WME_NUM_AC; acno++, ac++) {
2417 ac->sched = false;
2418 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002419
Sujithc5170162008-10-29 10:13:59 +05302420 switch (acno) {
2421 case WME_AC_BE:
2422 ac->qnum = ath_tx_get_qnum(sc,
2423 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2424 break;
2425 case WME_AC_BK:
2426 ac->qnum = ath_tx_get_qnum(sc,
2427 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2428 break;
2429 case WME_AC_VI:
2430 ac->qnum = ath_tx_get_qnum(sc,
2431 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2432 break;
2433 case WME_AC_VO:
2434 ac->qnum = ath_tx_get_qnum(sc,
2435 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2436 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002437 }
2438 }
2439}
2440
Sujithb5aa9bf2008-10-29 10:13:31 +05302441void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002442{
2443 int i;
2444 struct ath_atx_ac *ac, *ac_tmp;
2445 struct ath_atx_tid *tid, *tid_tmp;
2446 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302447
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002448 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2449 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302450 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002451
Ming Leia9f042c2010-02-28 00:56:24 +08002452 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002453
2454 list_for_each_entry_safe(ac,
2455 ac_tmp, &txq->axq_acq, list) {
2456 tid = list_first_entry(&ac->tid_q,
2457 struct ath_atx_tid, list);
2458 if (tid && tid->an != an)
2459 continue;
2460 list_del(&ac->list);
2461 ac->sched = false;
2462
2463 list_for_each_entry_safe(tid,
2464 tid_tmp, &ac->tid_q, list) {
2465 list_del(&tid->list);
2466 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302467 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302468 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujitha37c2c72008-10-29 10:15:40 +05302469 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002470 }
2471 }
2472
Ming Leia9f042c2010-02-28 00:56:24 +08002473 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002474 }
2475 }
2476}