blob: a1eaacee605fe8fd6ce8ee1cad2b7debb2afaa36 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Sujith2660b812009-02-09 13:27:26 +053090 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091 clockrate = ATH9K_CLOCK_RATE_CCK;
92 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
93 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
94 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
95 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040096 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020097 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
98
99 if (conf_is_ht40(conf))
100 clockrate *= 2;
101
102 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530103}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104
Sujithcbe61d82009-02-09 13:27:12 +0530105static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200107 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530108
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200109 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
111
Sujith0caa7b12009-02-16 13:23:20 +0530112bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113{
114 int i;
115
Sujith0caa7b12009-02-16 13:23:20 +0530116 BUG_ON(timeout < AH_TIME_QUANTUM);
117
118 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119 if ((REG_READ(ah, reg) & mask) == val)
120 return true;
121
122 udelay(AH_TIME_QUANTUM);
123 }
Sujith04bd4632008-11-28 22:18:05 +0530124
Joe Perches226afe62010-12-02 19:12:37 -0800125 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
126 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
127 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530128
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return false;
130}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400131EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100133void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
134 int column, unsigned int *writecnt)
135{
136 int r;
137
138 ENABLE_REGWRITE_BUFFER(ah);
139 for (r = 0; r < array->ia_rows; r++) {
140 REG_WRITE(ah, INI_RA(array, r, 0),
141 INI_RA(array, r, column));
142 DO_DELAY(*writecnt);
143 }
144 REGWRITE_BUFFER_FLUSH(ah);
145}
146
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147u32 ath9k_hw_reverse_bits(u32 val, u32 n)
148{
149 u32 retval;
150 int i;
151
152 for (i = 0, retval = 0; i < n; i++) {
153 retval = (retval << 1) | (val & 1);
154 val >>= 1;
155 }
156 return retval;
157}
158
Sujithcbe61d82009-02-09 13:27:12 +0530159u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100160 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530161 u32 frameLen, u16 rateix,
162 bool shortPreamble)
163{
164 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530165
166 if (kbps == 0)
167 return 0;
168
Felix Fietkau545750d2009-11-23 22:21:01 +0100169 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530170 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530171 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530173 phyTime >>= 1;
174 numBits = frameLen << 3;
175 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
176 break;
Sujith46d14a52008-11-18 09:08:13 +0530177 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530178 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530179 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
180 numBits = OFDM_PLCP_BITS + (frameLen << 3);
181 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
182 txTime = OFDM_SIFS_TIME_QUARTER
183 + OFDM_PREAMBLE_TIME_QUARTER
184 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530185 } else if (ah->curchan &&
186 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530187 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
188 numBits = OFDM_PLCP_BITS + (frameLen << 3);
189 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
190 txTime = OFDM_SIFS_TIME_HALF +
191 OFDM_PREAMBLE_TIME_HALF
192 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
193 } else {
194 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
195 numBits = OFDM_PLCP_BITS + (frameLen << 3);
196 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
197 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
198 + (numSymbols * OFDM_SYMBOL_TIME);
199 }
200 break;
201 default:
Joe Perches38002762010-12-02 19:12:36 -0800202 ath_err(ath9k_hw_common(ah),
203 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530204 txTime = 0;
205 break;
206 }
207
208 return txTime;
209}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400210EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530211
Sujithcbe61d82009-02-09 13:27:12 +0530212void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530213 struct ath9k_channel *chan,
214 struct chan_centers *centers)
215{
216 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530217
218 if (!IS_CHAN_HT40(chan)) {
219 centers->ctl_center = centers->ext_center =
220 centers->synth_center = chan->channel;
221 return;
222 }
223
224 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
225 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
226 centers->synth_center =
227 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
228 extoff = 1;
229 } else {
230 centers->synth_center =
231 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
232 extoff = -1;
233 }
234
235 centers->ctl_center =
236 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700237 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530238 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700239 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530240}
241
242/******************/
243/* Chip Revisions */
244/******************/
245
Sujithcbe61d82009-02-09 13:27:12 +0530246static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530247{
248 u32 val;
249
250 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
251
252 if (val == 0xFF) {
253 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530254 ah->hw_version.macVersion =
255 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
256 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530257 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530258 } else {
259 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530260 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530261
Sujithd535a422009-02-09 13:27:06 +0530262 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530263
Sujithd535a422009-02-09 13:27:06 +0530264 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530265 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530266 }
267}
268
Sujithf1dc5602008-10-29 10:16:30 +0530269/************************************/
270/* HW Attach, Detach, Init Routines */
271/************************************/
272
Sujithcbe61d82009-02-09 13:27:12 +0530273static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530274{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100275 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530276 return;
277
278 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
279 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
280 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
281 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
282 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
283 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
284 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
285 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
287
288 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
289}
290
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400291/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530292static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530293{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700294 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400295 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530296 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800297 static const u32 patternData[4] = {
298 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
299 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400300 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530301
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400302 if (!AR_SREV_9300_20_OR_LATER(ah)) {
303 loop_max = 2;
304 regAddr[1] = AR_PHY_BASE + (8 << 2);
305 } else
306 loop_max = 1;
307
308 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530309 u32 addr = regAddr[i];
310 u32 wrData, rdData;
311
312 regHold[i] = REG_READ(ah, addr);
313 for (j = 0; j < 0x100; j++) {
314 wrData = (j << 16) | j;
315 REG_WRITE(ah, addr, wrData);
316 rdData = REG_READ(ah, addr);
317 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800318 ath_err(common,
319 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
320 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530321 return false;
322 }
323 }
324 for (j = 0; j < 4; j++) {
325 wrData = patternData[j];
326 REG_WRITE(ah, addr, wrData);
327 rdData = REG_READ(ah, addr);
328 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800329 ath_err(common,
330 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
331 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530332 return false;
333 }
334 }
335 REG_WRITE(ah, regAddr[i], regHold[i]);
336 }
337 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530338
Sujithf1dc5602008-10-29 10:16:30 +0530339 return true;
340}
341
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700342static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700343{
344 int i;
345
Sujith2660b812009-02-09 13:27:26 +0530346 ah->config.dma_beacon_response_time = 2;
347 ah->config.sw_beacon_response_time = 10;
348 ah->config.additional_swba_backoff = 0;
349 ah->config.ack_6mb = 0x0;
350 ah->config.cwm_ignore_extcca = 0;
351 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530352 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530353 ah->config.pcie_waen = 0;
354 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400355 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700356
357 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530358 ah->config.spurchans[i][0] = AR_NO_SPUR;
359 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700360 }
361
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800362 /* PAPRD needs some more work to be enabled */
363 ah->config.paprd_disable = 1;
364
Sujith0ce024c2009-12-14 14:57:00 +0530365 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400366 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400367
368 /*
369 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
370 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
371 * This means we use it for all AR5416 devices, and the few
372 * minor PCI AR9280 devices out there.
373 *
374 * Serialization is required because these devices do not handle
375 * well the case of two concurrent reads/writes due to the latency
376 * involved. During one read/write another read/write can be issued
377 * on another CPU while the previous read/write may still be working
378 * on our hardware, if we hit this case the hardware poops in a loop.
379 * We prevent this by serializing reads and writes.
380 *
381 * This issue is not present on PCI-Express devices or pre-AR5416
382 * devices (legacy, 802.11abg).
383 */
384 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700385 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700386}
387
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700388static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700389{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700390 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
391
392 regulatory->country_code = CTRY_DEFAULT;
393 regulatory->power_limit = MAX_RATE_POWER;
394 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
395
Sujithd535a422009-02-09 13:27:06 +0530396 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530397 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700398
Sujith2660b812009-02-09 13:27:26 +0530399 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200400 ah->sta_id1_defaults =
401 AR_STA_ID1_CRPT_MIC_ENABLE |
402 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100403 if (AR_SREV_9100(ah))
404 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith2660b812009-02-09 13:27:26 +0530405 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Felix Fietkau4357c6b2010-12-13 08:40:50 +0100406 ah->slottime = 20;
Sujith2660b812009-02-09 13:27:26 +0530407 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200408 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409}
410
Sujithcbe61d82009-02-09 13:27:12 +0530411static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700413 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530414 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700415 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530416 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800417 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700418
Sujithf1dc5602008-10-29 10:16:30 +0530419 sum = 0;
420 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400421 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530422 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700423 common->macaddr[2 * i] = eeval >> 8;
424 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700425 }
Sujithd8baa932009-03-30 15:28:25 +0530426 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530427 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700428
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700429 return 0;
430}
431
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700432static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433{
Sujith Manoharan6cae9132011-01-04 13:16:37 +0530434 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435 int ecode;
436
Sujith Manoharan6cae9132011-01-04 13:16:37 +0530437 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530438 if (!ath9k_hw_chip_test(ah))
439 return -ENODEV;
440 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400442 if (!AR_SREV_9300_20_OR_LATER(ah)) {
443 ecode = ar9002_hw_rf_claim(ah);
444 if (ecode != 0)
445 return ecode;
446 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700448 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700449 if (ecode != 0)
450 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530451
Joe Perches226afe62010-12-02 19:12:37 -0800452 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
453 "Eeprom VER: %d, REV: %d\n",
454 ah->eep_ops->get_eeprom_ver(ah),
455 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530456
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400457 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
458 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800459 ath_err(ath9k_hw_common(ah),
460 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530461 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400462 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400463 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464
465 if (!AR_SREV_9100(ah)) {
466 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700467 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700468 }
Sujithf1dc5602008-10-29 10:16:30 +0530469
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470 return 0;
471}
472
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400473static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700474{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400475 if (AR_SREV_9300_20_OR_LATER(ah))
476 ar9003_hw_attach_ops(ah);
477 else
478 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700479}
480
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400481/* Called for all hardware families */
482static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700483{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700484 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700485 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700486
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400487 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
488 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700489
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530490 ath9k_hw_read_revisions(ah);
491
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530492 /*
493 * Read back AR_WA into a permanent copy and set bits 14 and 17.
494 * We need to do this to avoid RMW of this register. We cannot
495 * read the reg when chip is asleep.
496 */
497 ah->WARegVal = REG_READ(ah, AR_WA);
498 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
499 AR_WA_ASPM_TIMER_BASED_DISABLE);
500
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700501 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800502 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700503 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700504 }
505
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400506 ath9k_hw_init_defaults(ah);
507 ath9k_hw_init_config(ah);
508
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400509 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400510
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700511 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800512 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700513 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700514 }
515
516 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
517 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400518 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
519 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700520 ah->config.serialize_regmode =
521 SER_REG_MODE_ON;
522 } else {
523 ah->config.serialize_regmode =
524 SER_REG_MODE_OFF;
525 }
526 }
527
Joe Perches226afe62010-12-02 19:12:37 -0800528 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700529 ah->config.serialize_regmode);
530
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500531 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
532 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
533 else
534 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
535
Felix Fietkau6da5a722010-12-12 00:51:12 +0100536 switch (ah->hw_version.macVersion) {
537 case AR_SREV_VERSION_5416_PCI:
538 case AR_SREV_VERSION_5416_PCIE:
539 case AR_SREV_VERSION_9160:
540 case AR_SREV_VERSION_9100:
541 case AR_SREV_VERSION_9280:
542 case AR_SREV_VERSION_9285:
543 case AR_SREV_VERSION_9287:
544 case AR_SREV_VERSION_9271:
545 case AR_SREV_VERSION_9300:
546 case AR_SREV_VERSION_9485:
547 break;
548 default:
Joe Perches38002762010-12-02 19:12:36 -0800549 ath_err(common,
550 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
551 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700552 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700553 }
554
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +0530555 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400556 ah->is_pciexpress = false;
557
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700558 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700559 ath9k_hw_init_cal_settings(ah);
560
561 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200562 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700563 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400564 if (!AR_SREV_9300_20_OR_LATER(ah))
565 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700566
567 ath9k_hw_init_mode_regs(ah);
568
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400569
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700570 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530571 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572 else
573 ath9k_hw_disablepcie(ah);
574
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400575 if (!AR_SREV_9300_20_OR_LATER(ah))
576 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530577
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700578 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700579 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700580 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700581
582 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100583 r = ath9k_hw_fill_cap_info(ah);
584 if (r)
585 return r;
586
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700587 r = ath9k_hw_init_macaddr(ah);
588 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800589 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700590 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700591 }
592
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400593 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530594 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700595 else
Sujith2660b812009-02-09 13:27:26 +0530596 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400598 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700599
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400600 common->state = ATH_HW_INITIALIZED;
601
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700602 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700603}
604
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400605int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530606{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400607 int ret;
608 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530609
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400610 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
611 switch (ah->hw_version.devid) {
612 case AR5416_DEVID_PCI:
613 case AR5416_DEVID_PCIE:
614 case AR5416_AR9100_DEVID:
615 case AR9160_DEVID_PCI:
616 case AR9280_DEVID_PCI:
617 case AR9280_DEVID_PCIE:
618 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400619 case AR9287_DEVID_PCI:
620 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400621 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400622 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800623 case AR9300_DEVID_AR9485_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400624 break;
625 default:
626 if (common->bus_ops->ath_bus_type == ATH_USB)
627 break;
Joe Perches38002762010-12-02 19:12:36 -0800628 ath_err(common, "Hardware device ID 0x%04x not supported\n",
629 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400630 return -EOPNOTSUPP;
631 }
Sujithf1dc5602008-10-29 10:16:30 +0530632
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400633 ret = __ath9k_hw_init(ah);
634 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800635 ath_err(common,
636 "Unable to initialize hardware; initialization status: %d\n",
637 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400638 return ret;
639 }
Sujithf1dc5602008-10-29 10:16:30 +0530640
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400641 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530642}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400643EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530644
Sujithcbe61d82009-02-09 13:27:12 +0530645static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530646{
Sujith7d0d0df2010-04-16 11:53:57 +0530647 ENABLE_REGWRITE_BUFFER(ah);
648
Sujithf1dc5602008-10-29 10:16:30 +0530649 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
650 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
651
652 REG_WRITE(ah, AR_QOS_NO_ACK,
653 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
654 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
655 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
656
657 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
658 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
659 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
660 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
661 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530662
663 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530664}
665
Vivek Natarajanb1415812011-01-27 14:45:07 +0530666unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
667{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100668 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
669 udelay(100);
670 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
671
672 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530673 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530674
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100675 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530676}
677EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
678
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530679#define DPLL3_PHASE_SHIFT_VAL 0x1
Sujithcbe61d82009-02-09 13:27:12 +0530680static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530681 struct ath9k_channel *chan)
682{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800683 u32 pll;
684
Vivek Natarajan22983c32011-01-27 14:45:09 +0530685 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530686
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530687 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
688 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
689 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
690 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
691 AR_CH0_DPLL2_KD, 0x40);
692 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
693 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530694
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530695 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
696 AR_CH0_BB_DPLL1_REFDIV, 0x5);
697 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
698 AR_CH0_BB_DPLL1_NINI, 0x58);
699 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
700 AR_CH0_BB_DPLL1_NFRAC, 0x0);
701
702 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
703 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
704 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
705 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
706 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
707 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
708
709 /* program BB PLL phase_shift to 0x6 */
710 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
711 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
712
713 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
714 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530715 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530716
Vivek Natarajan22983c32011-01-27 14:45:09 +0530717 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
718 AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530719 } else if (AR_SREV_9340(ah)) {
720 u32 regval, pll2_divint, pll2_divfrac, refdiv;
721
722 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
723 udelay(1000);
724
725 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
726 udelay(100);
727
728 if (ah->is_clk_25mhz) {
729 pll2_divint = 0x54;
730 pll2_divfrac = 0x1eb85;
731 refdiv = 3;
732 } else {
733 pll2_divint = 88;
734 pll2_divfrac = 0;
735 refdiv = 5;
736 }
737
738 regval = REG_READ(ah, AR_PHY_PLL_MODE);
739 regval |= (0x1 << 16);
740 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
741 udelay(100);
742
743 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
744 (pll2_divint << 18) | pll2_divfrac);
745 udelay(100);
746
747 regval = REG_READ(ah, AR_PHY_PLL_MODE);
748 regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
749 (0x4 << 26) | (0x18 << 19);
750 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
751 REG_WRITE(ah, AR_PHY_PLL_MODE,
752 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
753 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530754 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800755
756 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530757
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100758 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530759
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530760 if (AR_SREV_9485(ah) || AR_SREV_9340(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530761 udelay(1000);
762
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400763 /* Switch the core clock for ar9271 to 117Mhz */
764 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530765 udelay(500);
766 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400767 }
768
Sujithf1dc5602008-10-29 10:16:30 +0530769 udelay(RTC_PLL_SETTLE_DELAY);
770
771 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530772
773 if (AR_SREV_9340(ah)) {
774 if (ah->is_clk_25mhz) {
775 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
776 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
777 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
778 } else {
779 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
780 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
781 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
782 }
783 udelay(100);
784 }
Sujithf1dc5602008-10-29 10:16:30 +0530785}
786
Sujithcbe61d82009-02-09 13:27:12 +0530787static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800788 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530789{
Pavel Roskin152d5302010-03-31 18:05:37 -0400790 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530791 AR_IMR_TXURN |
792 AR_IMR_RXERR |
793 AR_IMR_RXORN |
794 AR_IMR_BCNMISC;
795
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400796 if (AR_SREV_9300_20_OR_LATER(ah)) {
797 imr_reg |= AR_IMR_RXOK_HP;
798 if (ah->config.rx_intr_mitigation)
799 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
800 else
801 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530802
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400803 } else {
804 if (ah->config.rx_intr_mitigation)
805 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
806 else
807 imr_reg |= AR_IMR_RXOK;
808 }
809
810 if (ah->config.tx_intr_mitigation)
811 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
812 else
813 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530814
Colin McCabed97809d2008-12-01 13:38:55 -0800815 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400816 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530817
Sujith7d0d0df2010-04-16 11:53:57 +0530818 ENABLE_REGWRITE_BUFFER(ah);
819
Pavel Roskin152d5302010-03-31 18:05:37 -0400820 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500821 ah->imrs2_reg |= AR_IMR_S2_GTT;
822 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530823
824 if (!AR_SREV_9100(ah)) {
825 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
826 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
827 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
828 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400829
Sujith7d0d0df2010-04-16 11:53:57 +0530830 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530831
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400832 if (AR_SREV_9300_20_OR_LATER(ah)) {
833 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
834 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
835 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
836 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
837 }
Sujithf1dc5602008-10-29 10:16:30 +0530838}
839
Felix Fietkau0005baf2010-01-15 02:33:40 +0100840static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530841{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100842 u32 val = ath9k_hw_mac_to_clks(ah, us);
843 val = min(val, (u32) 0xFFFF);
844 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530845}
846
Felix Fietkau0005baf2010-01-15 02:33:40 +0100847static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530848{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100849 u32 val = ath9k_hw_mac_to_clks(ah, us);
850 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
851 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
852}
853
854static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
855{
856 u32 val = ath9k_hw_mac_to_clks(ah, us);
857 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
858 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530859}
860
Sujithcbe61d82009-02-09 13:27:12 +0530861static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530862{
Sujithf1dc5602008-10-29 10:16:30 +0530863 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800864 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
865 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530866 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530867 return false;
868 } else {
869 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530870 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530871 return true;
872 }
873}
874
Felix Fietkau0005baf2010-01-15 02:33:40 +0100875void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530876{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100877 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
878 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100879 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100880 int sifstime;
881
Joe Perches226afe62010-12-02 19:12:37 -0800882 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
883 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530884
Sujith2660b812009-02-09 13:27:26 +0530885 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100886 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100887
888 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
889 sifstime = 16;
890 else
891 sifstime = 10;
892
Felix Fietkaue239d852010-01-15 02:34:58 +0100893 /* As defined by IEEE 802.11-2007 17.3.8.6 */
894 slottime = ah->slottime + 3 * ah->coverage_class;
895 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100896
897 /*
898 * Workaround for early ACK timeouts, add an offset to match the
899 * initval's 64us ack timeout value.
900 * This was initially only meant to work around an issue with delayed
901 * BA frames in some implementations, but it has been found to fix ACK
902 * timeout issues in other cases as well.
903 */
904 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
905 acktimeout += 64 - sifstime - ah->slottime;
906
Felix Fietkaucaabf2b2010-12-13 08:40:51 +0100907 ath9k_hw_setslottime(ah, ah->slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100908 ath9k_hw_set_ack_timeout(ah, acktimeout);
909 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530910 if (ah->globaltxtimeout != (u32) -1)
911 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530912}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100913EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530914
Sujith285f2dd2010-01-08 10:36:07 +0530915void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700916{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400917 struct ath_common *common = ath9k_hw_common(ah);
918
Sujith736b3a22010-03-17 14:25:24 +0530919 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400920 goto free_hw;
921
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700922 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400923
924free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400925 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700926}
Sujith285f2dd2010-01-08 10:36:07 +0530927EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700928
Sujithf1dc5602008-10-29 10:16:30 +0530929/*******/
930/* INI */
931/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700932
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400933u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400934{
935 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
936
937 if (IS_CHAN_B(chan))
938 ctl |= CTL_11B;
939 else if (IS_CHAN_G(chan))
940 ctl |= CTL_11G;
941 else
942 ctl |= CTL_11A;
943
944 return ctl;
945}
946
Sujithf1dc5602008-10-29 10:16:30 +0530947/****************************************/
948/* Reset and Channel Switching Routines */
949/****************************************/
950
Sujithcbe61d82009-02-09 13:27:12 +0530951static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530952{
Felix Fietkau57b32222010-04-15 17:39:22 -0400953 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530954
Sujith7d0d0df2010-04-16 11:53:57 +0530955 ENABLE_REGWRITE_BUFFER(ah);
956
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400957 /*
958 * set AHB_MODE not to do cacheline prefetches
959 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100960 if (!AR_SREV_9300_20_OR_LATER(ah))
961 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +0530962
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400963 /*
964 * let mac dma reads be in 128 byte chunks
965 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100966 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530967
Sujith7d0d0df2010-04-16 11:53:57 +0530968 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530969
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400970 /*
971 * Restore TX Trigger Level to its pre-reset value.
972 * The initial value depends on whether aggregation is enabled, and is
973 * adjusted whenever underruns are detected.
974 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400975 if (!AR_SREV_9300_20_OR_LATER(ah))
976 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530977
Sujith7d0d0df2010-04-16 11:53:57 +0530978 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530979
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400980 /*
981 * let mac dma writes be in 128 byte chunks
982 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100983 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530984
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400985 /*
986 * Setup receive FIFO threshold to hold off TX activities
987 */
Sujithf1dc5602008-10-29 10:16:30 +0530988 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
989
Felix Fietkau57b32222010-04-15 17:39:22 -0400990 if (AR_SREV_9300_20_OR_LATER(ah)) {
991 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
992 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
993
994 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
995 ah->caps.rx_status_len);
996 }
997
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400998 /*
999 * reduce the number of usable entries in PCU TXBUF to avoid
1000 * wrap around issues.
1001 */
Sujithf1dc5602008-10-29 10:16:30 +05301002 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001003 /* For AR9285 the number of Fifos are reduced to half.
1004 * So set the usable tx buf size also to half to
1005 * avoid data/delimiter underruns
1006 */
Sujithf1dc5602008-10-29 10:16:30 +05301007 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1008 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001009 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301010 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1011 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1012 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001013
Sujith7d0d0df2010-04-16 11:53:57 +05301014 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301015
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001016 if (AR_SREV_9300_20_OR_LATER(ah))
1017 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301018}
1019
Sujithcbe61d82009-02-09 13:27:12 +05301020static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301021{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001022 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1023 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301024
Sujithf1dc5602008-10-29 10:16:30 +05301025 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001026 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001027 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001028 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301029 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1030 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001031 case NL80211_IFTYPE_AP:
1032 set |= AR_STA_ID1_STA_AP;
1033 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001034 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001035 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301036 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301037 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001038 if (!ah->is_monitoring)
1039 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301040 break;
Sujithf1dc5602008-10-29 10:16:30 +05301041 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001042 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301043}
1044
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001045void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1046 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001047{
1048 u32 coef_exp, coef_man;
1049
1050 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1051 if ((coef_scaled >> coef_exp) & 0x1)
1052 break;
1053
1054 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1055
1056 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1057
1058 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1059 *coef_exponent = coef_exp - 16;
1060}
1061
Sujithcbe61d82009-02-09 13:27:12 +05301062static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301063{
1064 u32 rst_flags;
1065 u32 tmpReg;
1066
Sujith70768492009-02-16 13:23:12 +05301067 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001068 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1069 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301070 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1071 }
1072
Sujith7d0d0df2010-04-16 11:53:57 +05301073 ENABLE_REGWRITE_BUFFER(ah);
1074
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001075 if (AR_SREV_9300_20_OR_LATER(ah)) {
1076 REG_WRITE(ah, AR_WA, ah->WARegVal);
1077 udelay(10);
1078 }
1079
Sujithf1dc5602008-10-29 10:16:30 +05301080 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1081 AR_RTC_FORCE_WAKE_ON_INT);
1082
1083 if (AR_SREV_9100(ah)) {
1084 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1085 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1086 } else {
1087 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1088 if (tmpReg &
1089 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1090 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001091 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301092 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001093
1094 val = AR_RC_HOSTIF;
1095 if (!AR_SREV_9300_20_OR_LATER(ah))
1096 val |= AR_RC_AHB;
1097 REG_WRITE(ah, AR_RC, val);
1098
1099 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301100 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301101
1102 rst_flags = AR_RTC_RC_MAC_WARM;
1103 if (type == ATH9K_RESET_COLD)
1104 rst_flags |= AR_RTC_RC_MAC_COLD;
1105 }
1106
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001107 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301108
1109 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301110
Sujithf1dc5602008-10-29 10:16:30 +05301111 udelay(50);
1112
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001113 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301114 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001115 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1116 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301117 return false;
1118 }
1119
1120 if (!AR_SREV_9100(ah))
1121 REG_WRITE(ah, AR_RC, 0);
1122
Sujithf1dc5602008-10-29 10:16:30 +05301123 if (AR_SREV_9100(ah))
1124 udelay(50);
1125
1126 return true;
1127}
1128
Sujithcbe61d82009-02-09 13:27:12 +05301129static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301130{
Sujith7d0d0df2010-04-16 11:53:57 +05301131 ENABLE_REGWRITE_BUFFER(ah);
1132
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001133 if (AR_SREV_9300_20_OR_LATER(ah)) {
1134 REG_WRITE(ah, AR_WA, ah->WARegVal);
1135 udelay(10);
1136 }
1137
Sujithf1dc5602008-10-29 10:16:30 +05301138 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1139 AR_RTC_FORCE_WAKE_ON_INT);
1140
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001141 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301142 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1143
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001144 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301145
Sujith7d0d0df2010-04-16 11:53:57 +05301146 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301147
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001148 if (!AR_SREV_9300_20_OR_LATER(ah))
1149 udelay(2);
1150
1151 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301152 REG_WRITE(ah, AR_RC, 0);
1153
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001154 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301155
1156 if (!ath9k_hw_wait(ah,
1157 AR_RTC_STATUS,
1158 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301159 AR_RTC_STATUS_ON,
1160 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001161 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1162 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301163 return false;
1164 }
1165
Sujithf1dc5602008-10-29 10:16:30 +05301166 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1167}
1168
Sujithcbe61d82009-02-09 13:27:12 +05301169static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301170{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001171 if (AR_SREV_9300_20_OR_LATER(ah)) {
1172 REG_WRITE(ah, AR_WA, ah->WARegVal);
1173 udelay(10);
1174 }
1175
Sujithf1dc5602008-10-29 10:16:30 +05301176 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1177 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1178
1179 switch (type) {
1180 case ATH9K_RESET_POWER_ON:
1181 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301182 case ATH9K_RESET_WARM:
1183 case ATH9K_RESET_COLD:
1184 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301185 default:
1186 return false;
1187 }
1188}
1189
Sujithcbe61d82009-02-09 13:27:12 +05301190static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301191 struct ath9k_channel *chan)
1192{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301193 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301194 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1195 return false;
1196 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301197 return false;
1198
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001199 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301200 return false;
1201
Sujith2660b812009-02-09 13:27:26 +05301202 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301203 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301204 ath9k_hw_set_rfmode(ah, chan);
1205
1206 return true;
1207}
1208
Sujithcbe61d82009-02-09 13:27:12 +05301209static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001210 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301211{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001212 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001213 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001214 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001215 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001216 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301217
1218 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1219 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001220 ath_dbg(common, ATH_DBG_QUEUE,
1221 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301222 return false;
1223 }
1224 }
1225
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001226 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001227 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301228 return false;
1229 }
1230
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001231 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301232
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001233 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001234 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001235 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001236 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301237 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001238 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301239
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001240 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001241 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301242 channel->max_antenna_gain * 2,
1243 channel->max_power * 2,
1244 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001245 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301246
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001247 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301248
1249 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1250 ath9k_hw_set_delta_slope(ah, chan);
1251
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001252 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301253
Sujithf1dc5602008-10-29 10:16:30 +05301254 return true;
1255}
1256
Felix Fietkau691680b2011-03-19 13:55:38 +01001257static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1258{
1259 u32 gpio_mask = ah->gpio_mask;
1260 int i;
1261
1262 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1263 if (!(gpio_mask & 1))
1264 continue;
1265
1266 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1267 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1268 }
1269}
1270
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001271bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301272{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001273 int count = 50;
1274 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301275
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001276 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001277 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301278
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001279 do {
1280 reg = REG_READ(ah, AR_OBS_BUS_1);
1281
1282 if ((reg & 0x7E7FFFEF) == 0x00702400)
1283 continue;
1284
1285 switch (reg & 0x7E000B00) {
1286 case 0x1E000000:
1287 case 0x52000B00:
1288 case 0x18000B00:
1289 continue;
1290 default:
1291 return true;
1292 }
1293 } while (count-- > 0);
1294
1295 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301296}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001297EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301298
Sujithcbe61d82009-02-09 13:27:12 +05301299int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001300 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001301{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001302 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001303 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301304 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001305 u32 saveDefAntenna;
1306 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301307 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001308 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001309
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001310 ah->txchainmask = common->tx_chainmask;
1311 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001312
Sujith Manoharan6d501922011-01-04 13:43:39 +05301313 if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001314 ath9k_hw_abortpcurecv(ah);
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001315 if (!ath9k_hw_stopdmarecv(ah)) {
Joe Perches226afe62010-12-02 19:12:37 -08001316 ath_dbg(common, ATH_DBG_XMIT,
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001317 "Failed to stop receive dma\n");
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001318 bChannelChange = false;
1319 }
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001320 }
1321
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001322 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001323 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001324
Felix Fietkaud9891c72010-09-29 17:15:27 +02001325 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001326 ath9k_hw_getnf(ah, curchan);
1327
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001328 ah->caldata = caldata;
1329 if (caldata &&
1330 (chan->channel != caldata->channel ||
1331 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1332 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1333 /* Operating channel changed, reset channel calibration data */
1334 memset(caldata, 0, sizeof(*caldata));
1335 ath9k_init_nfcal_hist_buffer(ah, chan);
1336 }
1337
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001338 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301339 (ah->chip_fullsleep != true) &&
1340 (ah->curchan != NULL) &&
1341 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001342 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301343 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301344 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001345
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001346 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301347 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001348 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301349 if (AR_SREV_9271(ah))
1350 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001351 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001352 }
1353 }
1354
1355 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1356 if (saveDefAntenna == 0)
1357 saveDefAntenna = 1;
1358
1359 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1360
Sujith46fe7822009-09-17 09:25:25 +05301361 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001362 if (AR_SREV_9100(ah) ||
1363 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301364 tsf = ath9k_hw_gettsf64(ah);
1365
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001366 saveLedState = REG_READ(ah, AR_CFG_LED) &
1367 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1368 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1369
1370 ath9k_hw_mark_phy_inactive(ah);
1371
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001372 ah->paprd_table_write_done = false;
1373
Sujith05020d22010-03-17 14:25:23 +05301374 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001375 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1376 REG_WRITE(ah,
1377 AR9271_RESET_POWER_DOWN_CONTROL,
1378 AR9271_RADIO_RF_RST);
1379 udelay(50);
1380 }
1381
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001382 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001383 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001384 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001385 }
1386
Sujith05020d22010-03-17 14:25:23 +05301387 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001388 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1389 ah->htc_reset_init = false;
1390 REG_WRITE(ah,
1391 AR9271_RESET_POWER_DOWN_CONTROL,
1392 AR9271_GATE_MAC_CTL);
1393 udelay(50);
1394 }
1395
Sujith46fe7822009-09-17 09:25:25 +05301396 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001397 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301398 ath9k_hw_settsf64(ah, tsf);
1399
Felix Fietkau7a370812010-09-22 12:34:52 +02001400 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301401 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001402
Sujithe9141f72010-06-01 15:14:10 +05301403 if (!AR_SREV_9300_20_OR_LATER(ah))
1404 ar9002_hw_enable_async_fifo(ah);
1405
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001406 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001407 if (r)
1408 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001409
Felix Fietkauf860d522010-06-30 02:07:48 +02001410 /*
1411 * Some AR91xx SoC devices frequently fail to accept TSF writes
1412 * right after the chip reset. When that happens, write a new
1413 * value after the initvals have been applied, with an offset
1414 * based on measured time difference
1415 */
1416 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1417 tsf += 1500;
1418 ath9k_hw_settsf64(ah, tsf);
1419 }
1420
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001421 /* Setup MFP options for CCMP */
1422 if (AR_SREV_9280_20_OR_LATER(ah)) {
1423 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1424 * frames when constructing CCMP AAD. */
1425 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1426 0xc7ff);
1427 ah->sw_mgmt_crypto = false;
1428 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1429 /* Disable hardware crypto for management frames */
1430 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1431 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1432 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1433 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1434 ah->sw_mgmt_crypto = true;
1435 } else
1436 ah->sw_mgmt_crypto = true;
1437
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001438 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1439 ath9k_hw_set_delta_slope(ah, chan);
1440
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001441 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301442 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001443
Sujith7d0d0df2010-04-16 11:53:57 +05301444 ENABLE_REGWRITE_BUFFER(ah);
1445
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001446 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1447 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001448 | macStaId1
1449 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301450 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301451 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301452 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001453 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001454 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001455 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001456 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001457 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1458
Sujith7d0d0df2010-04-16 11:53:57 +05301459 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301460
Sujith Manoharan00e00032011-01-26 21:59:05 +05301461 ath9k_hw_set_operating_mode(ah, ah->opmode);
1462
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001463 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001464 if (r)
1465 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001466
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001467 ath9k_hw_set_clockrate(ah);
1468
Sujith7d0d0df2010-04-16 11:53:57 +05301469 ENABLE_REGWRITE_BUFFER(ah);
1470
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001471 for (i = 0; i < AR_NUM_DCU; i++)
1472 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1473
Sujith7d0d0df2010-04-16 11:53:57 +05301474 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301475
Sujith2660b812009-02-09 13:27:26 +05301476 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001477 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001478 ath9k_hw_resettxqueue(ah, i);
1479
Sujith2660b812009-02-09 13:27:26 +05301480 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001481 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001482 ath9k_hw_init_qos(ah);
1483
Sujith2660b812009-02-09 13:27:26 +05301484 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001485 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301486
Felix Fietkau0005baf2010-01-15 02:33:40 +01001487 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001488
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001489 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301490 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001491 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301492 }
1493
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001494 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001495
1496 ath9k_hw_set_dma(ah);
1497
1498 REG_WRITE(ah, AR_OBS, 8);
1499
Sujith0ce024c2009-12-14 14:57:00 +05301500 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001501 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1502 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1503 }
1504
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001505 if (ah->config.tx_intr_mitigation) {
1506 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1507 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1508 }
1509
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001510 ath9k_hw_init_bb(ah, chan);
1511
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001512 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001513 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001514
Sujith7d0d0df2010-04-16 11:53:57 +05301515 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001516
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001517 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001518 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1519
Sujith7d0d0df2010-04-16 11:53:57 +05301520 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301521
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001522 /*
1523 * For big endian systems turn on swapping for descriptors
1524 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001525 if (AR_SREV_9100(ah)) {
1526 u32 mask;
1527 mask = REG_READ(ah, AR_CFG);
1528 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001529 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301530 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001531 } else {
1532 mask =
1533 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1534 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001535 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301536 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001537 }
1538 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301539 if (common->bus_ops->ath_bus_type == ATH_USB) {
1540 /* Configure AR9271 target WLAN */
1541 if (AR_SREV_9271(ah))
1542 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1543 else
1544 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1545 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001546#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001547 else
1548 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001549#endif
1550 }
1551
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001552 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301553 ath9k_hw_btcoex_enable(ah);
1554
Felix Fietkau00c86592010-07-30 21:02:09 +02001555 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001556 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001557
Felix Fietkau691680b2011-03-19 13:55:38 +01001558 ath9k_hw_apply_gpio_override(ah);
1559
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001560 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001561}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001562EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001563
Sujithf1dc5602008-10-29 10:16:30 +05301564/******************************/
1565/* Power Management (Chipset) */
1566/******************************/
1567
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001568/*
1569 * Notify Power Mgt is disabled in self-generated frames.
1570 * If requested, force chip to sleep.
1571 */
Sujithcbe61d82009-02-09 13:27:12 +05301572static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301573{
1574 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1575 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001576 /*
1577 * Clear the RTC force wake bit to allow the
1578 * mac to go to sleep.
1579 */
Sujithf1dc5602008-10-29 10:16:30 +05301580 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1581 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001582 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301583 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1584
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001585 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301586 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301587 REG_CLR_BIT(ah, (AR_RTC_RESET),
1588 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301589 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001590
1591 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1592 if (AR_SREV_9300_20_OR_LATER(ah))
1593 REG_WRITE(ah, AR_WA,
1594 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001595}
1596
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001597/*
1598 * Notify Power Management is enabled in self-generating
1599 * frames. If request, set power mode of chip to
1600 * auto/normal. Duration in units of 128us (1/8 TU).
1601 */
Sujithcbe61d82009-02-09 13:27:12 +05301602static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001603{
Sujithf1dc5602008-10-29 10:16:30 +05301604 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1605 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301606 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001607
Sujithf1dc5602008-10-29 10:16:30 +05301608 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001609 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301610 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1611 AR_RTC_FORCE_WAKE_ON_INT);
1612 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001613 /*
1614 * Clear the RTC force wake bit to allow the
1615 * mac to go to sleep.
1616 */
Sujithf1dc5602008-10-29 10:16:30 +05301617 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1618 AR_RTC_FORCE_WAKE_EN);
1619 }
1620 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001621
1622 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1623 if (AR_SREV_9300_20_OR_LATER(ah))
1624 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301625}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001626
Sujithcbe61d82009-02-09 13:27:12 +05301627static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301628{
1629 u32 val;
1630 int i;
1631
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001632 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1633 if (AR_SREV_9300_20_OR_LATER(ah)) {
1634 REG_WRITE(ah, AR_WA, ah->WARegVal);
1635 udelay(10);
1636 }
1637
Sujithf1dc5602008-10-29 10:16:30 +05301638 if (setChip) {
1639 if ((REG_READ(ah, AR_RTC_STATUS) &
1640 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1641 if (ath9k_hw_set_reset_reg(ah,
1642 ATH9K_RESET_POWER_ON) != true) {
1643 return false;
1644 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001645 if (!AR_SREV_9300_20_OR_LATER(ah))
1646 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301647 }
1648 if (AR_SREV_9100(ah))
1649 REG_SET_BIT(ah, AR_RTC_RESET,
1650 AR_RTC_RESET_EN);
1651
1652 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1653 AR_RTC_FORCE_WAKE_EN);
1654 udelay(50);
1655
1656 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1657 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1658 if (val == AR_RTC_STATUS_ON)
1659 break;
1660 udelay(50);
1661 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1662 AR_RTC_FORCE_WAKE_EN);
1663 }
1664 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001665 ath_err(ath9k_hw_common(ah),
1666 "Failed to wakeup in %uus\n",
1667 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301668 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001669 }
1670 }
1671
Sujithf1dc5602008-10-29 10:16:30 +05301672 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1673
1674 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001675}
1676
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001677bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301678{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001679 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301680 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301681 static const char *modes[] = {
1682 "AWAKE",
1683 "FULL-SLEEP",
1684 "NETWORK SLEEP",
1685 "UNDEFINED"
1686 };
Sujithf1dc5602008-10-29 10:16:30 +05301687
Gabor Juhoscbdec972009-07-24 17:27:22 +02001688 if (ah->power_mode == mode)
1689 return status;
1690
Joe Perches226afe62010-12-02 19:12:37 -08001691 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1692 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301693
1694 switch (mode) {
1695 case ATH9K_PM_AWAKE:
1696 status = ath9k_hw_set_power_awake(ah, setChip);
1697 break;
1698 case ATH9K_PM_FULL_SLEEP:
1699 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301700 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301701 break;
1702 case ATH9K_PM_NETWORK_SLEEP:
1703 ath9k_set_power_network_sleep(ah, setChip);
1704 break;
1705 default:
Joe Perches38002762010-12-02 19:12:36 -08001706 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301707 return false;
1708 }
Sujith2660b812009-02-09 13:27:26 +05301709 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301710
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001711 /*
1712 * XXX: If this warning never comes up after a while then
1713 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1714 * ath9k_hw_setpower() return type void.
1715 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05301716
1717 if (!(ah->ah_flags & AH_UNPLUGGED))
1718 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001719
Sujithf1dc5602008-10-29 10:16:30 +05301720 return status;
1721}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001722EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301723
Sujithf1dc5602008-10-29 10:16:30 +05301724/*******************/
1725/* Beacon Handling */
1726/*******************/
1727
Sujithcbe61d82009-02-09 13:27:12 +05301728void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001729{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001730 int flags = 0;
1731
Sujith7d0d0df2010-04-16 11:53:57 +05301732 ENABLE_REGWRITE_BUFFER(ah);
1733
Sujith2660b812009-02-09 13:27:26 +05301734 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001735 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001736 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001737 REG_SET_BIT(ah, AR_TXCFG,
1738 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001739 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
1740 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001741 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001742 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01001743 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
1744 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
1745 TU_TO_USEC(ah->config.dma_beacon_response_time));
1746 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
1747 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001748 flags |=
1749 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1750 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001751 default:
Joe Perches226afe62010-12-02 19:12:37 -08001752 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1753 "%s: unsupported opmode: %d\n",
1754 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001755 return;
1756 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001757 }
1758
Felix Fietkaudd347f22011-03-22 21:54:17 +01001759 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
1760 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
1761 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
1762 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001763
Sujith7d0d0df2010-04-16 11:53:57 +05301764 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301765
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1767}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001768EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001769
Sujithcbe61d82009-02-09 13:27:12 +05301770void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301771 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001772{
1773 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301774 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001775 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001776
Sujith7d0d0df2010-04-16 11:53:57 +05301777 ENABLE_REGWRITE_BUFFER(ah);
1778
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001779 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1780
1781 REG_WRITE(ah, AR_BEACON_PERIOD,
1782 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1783 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1784 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1785
Sujith7d0d0df2010-04-16 11:53:57 +05301786 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301787
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001788 REG_RMW_FIELD(ah, AR_RSSI_THR,
1789 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1790
1791 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1792
1793 if (bs->bs_sleepduration > beaconintval)
1794 beaconintval = bs->bs_sleepduration;
1795
1796 dtimperiod = bs->bs_dtimperiod;
1797 if (bs->bs_sleepduration > dtimperiod)
1798 dtimperiod = bs->bs_sleepduration;
1799
1800 if (beaconintval == dtimperiod)
1801 nextTbtt = bs->bs_nextdtim;
1802 else
1803 nextTbtt = bs->bs_nexttbtt;
1804
Joe Perches226afe62010-12-02 19:12:37 -08001805 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1806 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1807 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1808 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001809
Sujith7d0d0df2010-04-16 11:53:57 +05301810 ENABLE_REGWRITE_BUFFER(ah);
1811
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001812 REG_WRITE(ah, AR_NEXT_DTIM,
1813 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1814 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1815
1816 REG_WRITE(ah, AR_SLEEP1,
1817 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1818 | AR_SLEEP1_ASSUME_DTIM);
1819
Sujith60b67f52008-08-07 10:52:38 +05301820 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001821 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1822 else
1823 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1824
1825 REG_WRITE(ah, AR_SLEEP2,
1826 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1827
1828 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1829 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1830
Sujith7d0d0df2010-04-16 11:53:57 +05301831 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301832
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001833 REG_SET_BIT(ah, AR_TIMER_MODE,
1834 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1835 AR_DTIM_TIMER_EN);
1836
Sujith4af9cf42009-02-12 10:06:47 +05301837 /* TSF Out of Range Threshold */
1838 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001839}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001840EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001841
Sujithf1dc5602008-10-29 10:16:30 +05301842/*******************/
1843/* HW Capabilities */
1844/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001845
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001846int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001847{
Sujith2660b812009-02-09 13:27:26 +05301848 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001849 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001850 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001851 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001852
Sujithf1dc5602008-10-29 10:16:30 +05301853 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001854 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001855
Sujithf74df6f2009-02-09 13:27:24 +05301856 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001857 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301858
Sujithf74df6f2009-02-09 13:27:24 +05301859 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001860 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301861 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001862 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301863
Sujithf74df6f2009-02-09 13:27:24 +05301864 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301865
Sujith2660b812009-02-09 13:27:26 +05301866 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301867 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001868 if (regulatory->current_rd == 0x64 ||
1869 regulatory->current_rd == 0x65)
1870 regulatory->current_rd += 5;
1871 else if (regulatory->current_rd == 0x41)
1872 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001873 ath_dbg(common, ATH_DBG_REGULATORY,
1874 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001875 }
Sujithdc2222a2008-08-14 13:26:55 +05301876
Sujithf74df6f2009-02-09 13:27:24 +05301877 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001878 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001879 ath_err(common,
1880 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001881 return -EINVAL;
1882 }
1883
Felix Fietkaud4659912010-10-14 16:02:39 +02001884 if (eeval & AR5416_OPFLAGS_11A)
1885 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001886
Felix Fietkaud4659912010-10-14 16:02:39 +02001887 if (eeval & AR5416_OPFLAGS_11G)
1888 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301889
Sujithf74df6f2009-02-09 13:27:24 +05301890 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001891 /*
1892 * For AR9271 we will temporarilly uses the rx chainmax as read from
1893 * the EEPROM.
1894 */
Sujith8147f5d2009-02-20 15:13:23 +05301895 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001896 !(eeval & AR5416_OPFLAGS_11A) &&
1897 !(AR_SREV_9271(ah)))
1898 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301899 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01001900 else if (AR_SREV_9100(ah))
1901 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05301902 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001903 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301904 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301905
Felix Fietkau7a370812010-09-22 12:34:52 +02001906 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301907
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001908 /* enable key search for every frame in an aggregate */
1909 if (AR_SREV_9300_20_OR_LATER(ah))
1910 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1911
Bruno Randolfce2220d2010-09-17 11:36:25 +09001912 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1913
Felix Fietkau0db156e2011-03-23 20:57:29 +01001914 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05301915 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1916 else
1917 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1918
Sujith5b5fa352010-03-17 14:25:15 +05301919 if (AR_SREV_9271(ah))
1920 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301921 else if (AR_DEVID_7010(ah))
1922 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001923 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301924 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001925 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301926 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1927 else
1928 pCap->num_gpio_pins = AR_NUM_GPIO;
1929
Sujithf1dc5602008-10-29 10:16:30 +05301930 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1931 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1932 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1933 } else {
1934 pCap->rts_aggr_limit = (8 * 1024);
1935 }
1936
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301937#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301938 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1939 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1940 ah->rfkill_gpio =
1941 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1942 ah->rfkill_polarity =
1943 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301944
1945 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1946 }
1947#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001948 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301949 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1950 else
1951 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301952
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301953 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301954 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1955 else
1956 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1957
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -08001958 if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001959 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1960 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301961
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301962 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001963 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1964 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301965 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001966 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301967 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301968 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001969 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301970 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001971
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001972 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08001973 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
1974 if (!AR_SREV_9485(ah))
1975 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
1976
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001977 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1978 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1979 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001980 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001981 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08001982 if (!ah->config.paprd_disable &&
1983 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04001984 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001985 } else {
1986 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001987 if (AR_SREV_9280_20(ah) &&
1988 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
1989 AR5416_EEP_MINOR_VER_16) ||
1990 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
1991 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001992 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04001993
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04001994 if (AR_SREV_9300_20_OR_LATER(ah))
1995 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
1996
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08001997 if (AR_SREV_9300_20_OR_LATER(ah))
1998 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
1999
Felix Fietkaua42acef2010-09-22 12:34:54 +02002000 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002001 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2002
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002003 if (AR_SREV_9285(ah))
2004 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2005 ant_div_ctl1 =
2006 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2007 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2008 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2009 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302010 if (AR_SREV_9300_20_OR_LATER(ah)) {
2011 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2012 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2013 }
2014
2015
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002016
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002017 if (AR_SREV_9485_10(ah)) {
2018 pCap->pcie_lcr_extsync_en = true;
2019 pCap->pcie_lcr_offset = 0x80;
2020 }
2021
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002022 tx_chainmask = pCap->tx_chainmask;
2023 rx_chainmask = pCap->rx_chainmask;
2024 while (tx_chainmask || rx_chainmask) {
2025 if (tx_chainmask & BIT(0))
2026 pCap->max_txchains++;
2027 if (rx_chainmask & BIT(0))
2028 pCap->max_rxchains++;
2029
2030 tx_chainmask >>= 1;
2031 rx_chainmask >>= 1;
2032 }
2033
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002034 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002035}
2036
Sujithf1dc5602008-10-29 10:16:30 +05302037/****************************/
2038/* GPIO / RFKILL / Antennae */
2039/****************************/
2040
Sujithcbe61d82009-02-09 13:27:12 +05302041static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302042 u32 gpio, u32 type)
2043{
2044 int addr;
2045 u32 gpio_shift, tmp;
2046
2047 if (gpio > 11)
2048 addr = AR_GPIO_OUTPUT_MUX3;
2049 else if (gpio > 5)
2050 addr = AR_GPIO_OUTPUT_MUX2;
2051 else
2052 addr = AR_GPIO_OUTPUT_MUX1;
2053
2054 gpio_shift = (gpio % 6) * 5;
2055
2056 if (AR_SREV_9280_20_OR_LATER(ah)
2057 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2058 REG_RMW(ah, addr, (type << gpio_shift),
2059 (0x1f << gpio_shift));
2060 } else {
2061 tmp = REG_READ(ah, addr);
2062 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2063 tmp &= ~(0x1f << gpio_shift);
2064 tmp |= (type << gpio_shift);
2065 REG_WRITE(ah, addr, tmp);
2066 }
2067}
2068
Sujithcbe61d82009-02-09 13:27:12 +05302069void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302070{
2071 u32 gpio_shift;
2072
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002073 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302074
Sujith88c1f4f2010-06-30 14:46:31 +05302075 if (AR_DEVID_7010(ah)) {
2076 gpio_shift = gpio;
2077 REG_RMW(ah, AR7010_GPIO_OE,
2078 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2079 (AR7010_GPIO_OE_MASK << gpio_shift));
2080 return;
2081 }
Sujithf1dc5602008-10-29 10:16:30 +05302082
Sujith88c1f4f2010-06-30 14:46:31 +05302083 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302084 REG_RMW(ah,
2085 AR_GPIO_OE_OUT,
2086 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2087 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2088}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002089EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302090
Sujithcbe61d82009-02-09 13:27:12 +05302091u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302092{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302093#define MS_REG_READ(x, y) \
2094 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2095
Sujith2660b812009-02-09 13:27:26 +05302096 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302097 return 0xffffffff;
2098
Sujith88c1f4f2010-06-30 14:46:31 +05302099 if (AR_DEVID_7010(ah)) {
2100 u32 val;
2101 val = REG_READ(ah, AR7010_GPIO_IN);
2102 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2103 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002104 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2105 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002106 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302107 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002108 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302109 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002110 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302111 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002112 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302113 return MS_REG_READ(AR928X, gpio) != 0;
2114 else
2115 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302116}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002117EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302118
Sujithcbe61d82009-02-09 13:27:12 +05302119void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302120 u32 ah_signal_type)
2121{
2122 u32 gpio_shift;
2123
Sujith88c1f4f2010-06-30 14:46:31 +05302124 if (AR_DEVID_7010(ah)) {
2125 gpio_shift = gpio;
2126 REG_RMW(ah, AR7010_GPIO_OE,
2127 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2128 (AR7010_GPIO_OE_MASK << gpio_shift));
2129 return;
2130 }
2131
Sujithf1dc5602008-10-29 10:16:30 +05302132 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302133 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302134 REG_RMW(ah,
2135 AR_GPIO_OE_OUT,
2136 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2137 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2138}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002139EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302140
Sujithcbe61d82009-02-09 13:27:12 +05302141void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302142{
Sujith88c1f4f2010-06-30 14:46:31 +05302143 if (AR_DEVID_7010(ah)) {
2144 val = val ? 0 : 1;
2145 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2146 AR_GPIO_BIT(gpio));
2147 return;
2148 }
2149
Sujith5b5fa352010-03-17 14:25:15 +05302150 if (AR_SREV_9271(ah))
2151 val = ~val;
2152
Sujithf1dc5602008-10-29 10:16:30 +05302153 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2154 AR_GPIO_BIT(gpio));
2155}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002156EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302157
Sujithcbe61d82009-02-09 13:27:12 +05302158u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302159{
2160 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2161}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002162EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302163
Sujithcbe61d82009-02-09 13:27:12 +05302164void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302165{
2166 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2167}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002168EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302169
Sujithf1dc5602008-10-29 10:16:30 +05302170/*********************/
2171/* General Operation */
2172/*********************/
2173
Sujithcbe61d82009-02-09 13:27:12 +05302174u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302175{
2176 u32 bits = REG_READ(ah, AR_RX_FILTER);
2177 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2178
2179 if (phybits & AR_PHY_ERR_RADAR)
2180 bits |= ATH9K_RX_FILTER_PHYRADAR;
2181 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2182 bits |= ATH9K_RX_FILTER_PHYERR;
2183
2184 return bits;
2185}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002186EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302187
Sujithcbe61d82009-02-09 13:27:12 +05302188void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302189{
2190 u32 phybits;
2191
Sujith7d0d0df2010-04-16 11:53:57 +05302192 ENABLE_REGWRITE_BUFFER(ah);
2193
Sujith7ea310b2009-09-03 12:08:43 +05302194 REG_WRITE(ah, AR_RX_FILTER, bits);
2195
Sujithf1dc5602008-10-29 10:16:30 +05302196 phybits = 0;
2197 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2198 phybits |= AR_PHY_ERR_RADAR;
2199 if (bits & ATH9K_RX_FILTER_PHYERR)
2200 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2201 REG_WRITE(ah, AR_PHY_ERR, phybits);
2202
2203 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002204 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302205 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002206 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302207
2208 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302209}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002210EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302211
Sujithcbe61d82009-02-09 13:27:12 +05302212bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302213{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302214 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2215 return false;
2216
2217 ath9k_hw_init_pll(ah, NULL);
2218 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302219}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002220EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302221
Sujithcbe61d82009-02-09 13:27:12 +05302222bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302223{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002224 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302225 return false;
2226
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302227 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2228 return false;
2229
2230 ath9k_hw_init_pll(ah, NULL);
2231 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302232}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002233EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302234
Felix Fietkaude40f312010-10-20 03:08:53 +02002235void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302236{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002237 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302238 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002239 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302240
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002241 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302242
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002243 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002244 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002245 channel->max_antenna_gain * 2,
2246 channel->max_power * 2,
2247 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002248 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302249}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002250EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302251
Sujithcbe61d82009-02-09 13:27:12 +05302252void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302253{
Sujith2660b812009-02-09 13:27:26 +05302254 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302255}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002256EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302257
Sujithcbe61d82009-02-09 13:27:12 +05302258void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302259{
2260 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2261 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2262}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002263EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302264
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002265void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302266{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002267 struct ath_common *common = ath9k_hw_common(ah);
2268
2269 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2270 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2271 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302272}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002273EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302274
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002275#define ATH9K_MAX_TSF_READ 10
2276
Sujithcbe61d82009-02-09 13:27:12 +05302277u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302278{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002279 u32 tsf_lower, tsf_upper1, tsf_upper2;
2280 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302281
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002282 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2283 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2284 tsf_lower = REG_READ(ah, AR_TSF_L32);
2285 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2286 if (tsf_upper2 == tsf_upper1)
2287 break;
2288 tsf_upper1 = tsf_upper2;
2289 }
Sujithf1dc5602008-10-29 10:16:30 +05302290
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002291 WARN_ON( i == ATH9K_MAX_TSF_READ );
2292
2293 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302294}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002295EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302296
Sujithcbe61d82009-02-09 13:27:12 +05302297void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002298{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002299 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002300 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002301}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002302EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002303
Sujithcbe61d82009-02-09 13:27:12 +05302304void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302305{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002306 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2307 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002308 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2309 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002310
Sujithf1dc5602008-10-29 10:16:30 +05302311 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002312}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002313EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002314
Sujith54e4cec2009-08-07 09:45:09 +05302315void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002316{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002317 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302318 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002319 else
Sujith2660b812009-02-09 13:27:26 +05302320 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002322EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002323
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002324void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002325{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002326 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302327 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002329 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302330 macmode = AR_2040_JOINED_RX_CLEAR;
2331 else
2332 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002333
Sujithf1dc5602008-10-29 10:16:30 +05302334 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002335}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302336
2337/* HW Generic timers configuration */
2338
2339static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2340{
2341 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2342 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2343 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2344 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2345 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2346 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2347 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2348 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2349 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2350 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2351 AR_NDP2_TIMER_MODE, 0x0002},
2352 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2353 AR_NDP2_TIMER_MODE, 0x0004},
2354 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2355 AR_NDP2_TIMER_MODE, 0x0008},
2356 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2357 AR_NDP2_TIMER_MODE, 0x0010},
2358 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2359 AR_NDP2_TIMER_MODE, 0x0020},
2360 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2361 AR_NDP2_TIMER_MODE, 0x0040},
2362 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2363 AR_NDP2_TIMER_MODE, 0x0080}
2364};
2365
2366/* HW generic timer primitives */
2367
2368/* compute and clear index of rightmost 1 */
2369static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2370{
2371 u32 b;
2372
2373 b = *mask;
2374 b &= (0-b);
2375 *mask &= ~b;
2376 b *= debruijn32;
2377 b >>= 27;
2378
2379 return timer_table->gen_timer_index[b];
2380}
2381
Felix Fietkaudd347f22011-03-22 21:54:17 +01002382u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302383{
2384 return REG_READ(ah, AR_TSF_L32);
2385}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002386EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302387
2388struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2389 void (*trigger)(void *),
2390 void (*overflow)(void *),
2391 void *arg,
2392 u8 timer_index)
2393{
2394 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2395 struct ath_gen_timer *timer;
2396
2397 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2398
2399 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002400 ath_err(ath9k_hw_common(ah),
2401 "Failed to allocate memory for hw timer[%d]\n",
2402 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302403 return NULL;
2404 }
2405
2406 /* allocate a hardware generic timer slot */
2407 timer_table->timers[timer_index] = timer;
2408 timer->index = timer_index;
2409 timer->trigger = trigger;
2410 timer->overflow = overflow;
2411 timer->arg = arg;
2412
2413 return timer;
2414}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002415EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302416
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002417void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2418 struct ath_gen_timer *timer,
2419 u32 timer_next,
2420 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302421{
2422 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2423 u32 tsf;
2424
2425 BUG_ON(!timer_period);
2426
2427 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2428
2429 tsf = ath9k_hw_gettsf32(ah);
2430
Joe Perches226afe62010-12-02 19:12:37 -08002431 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2432 "current tsf %x period %x timer_next %x\n",
2433 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302434
2435 /*
2436 * Pull timer_next forward if the current TSF already passed it
2437 * because of software latency
2438 */
2439 if (timer_next < tsf)
2440 timer_next = tsf + timer_period;
2441
2442 /*
2443 * Program generic timer registers
2444 */
2445 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2446 timer_next);
2447 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2448 timer_period);
2449 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2450 gen_tmr_configuration[timer->index].mode_mask);
2451
2452 /* Enable both trigger and thresh interrupt masks */
2453 REG_SET_BIT(ah, AR_IMR_S5,
2454 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2455 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302456}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002457EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302458
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002459void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302460{
2461 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2462
2463 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2464 (timer->index >= ATH_MAX_GEN_TIMER)) {
2465 return;
2466 }
2467
2468 /* Clear generic timer enable bits. */
2469 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2470 gen_tmr_configuration[timer->index].mode_mask);
2471
2472 /* Disable both trigger and thresh interrupt masks */
2473 REG_CLR_BIT(ah, AR_IMR_S5,
2474 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2475 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2476
2477 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302478}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002479EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302480
2481void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2482{
2483 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2484
2485 /* free the hardware generic timer slot */
2486 timer_table->timers[timer->index] = NULL;
2487 kfree(timer);
2488}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002489EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302490
2491/*
2492 * Generic Timer Interrupts handling
2493 */
2494void ath_gen_timer_isr(struct ath_hw *ah)
2495{
2496 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2497 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002498 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302499 u32 trigger_mask, thresh_mask, index;
2500
2501 /* get hardware generic timer interrupt status */
2502 trigger_mask = ah->intr_gen_timer_trigger;
2503 thresh_mask = ah->intr_gen_timer_thresh;
2504 trigger_mask &= timer_table->timer_mask.val;
2505 thresh_mask &= timer_table->timer_mask.val;
2506
2507 trigger_mask &= ~thresh_mask;
2508
2509 while (thresh_mask) {
2510 index = rightmost_index(timer_table, &thresh_mask);
2511 timer = timer_table->timers[index];
2512 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002513 ath_dbg(common, ATH_DBG_HWTIMER,
2514 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302515 timer->overflow(timer->arg);
2516 }
2517
2518 while (trigger_mask) {
2519 index = rightmost_index(timer_table, &trigger_mask);
2520 timer = timer_table->timers[index];
2521 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002522 ath_dbg(common, ATH_DBG_HWTIMER,
2523 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302524 timer->trigger(timer->arg);
2525 }
2526}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002527EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002528
Sujith05020d22010-03-17 14:25:23 +05302529/********/
2530/* HTC */
2531/********/
2532
2533void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2534{
2535 ah->htc_reset_init = true;
2536}
2537EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2538
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002539static struct {
2540 u32 version;
2541 const char * name;
2542} ath_mac_bb_names[] = {
2543 /* Devices with external radios */
2544 { AR_SREV_VERSION_5416_PCI, "5416" },
2545 { AR_SREV_VERSION_5416_PCIE, "5418" },
2546 { AR_SREV_VERSION_9100, "9100" },
2547 { AR_SREV_VERSION_9160, "9160" },
2548 /* Single-chip solutions */
2549 { AR_SREV_VERSION_9280, "9280" },
2550 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002551 { AR_SREV_VERSION_9287, "9287" },
2552 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002553 { AR_SREV_VERSION_9300, "9300" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05302554 { AR_SREV_VERSION_9485, "9485" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002555};
2556
2557/* For devices with external radios */
2558static struct {
2559 u16 version;
2560 const char * name;
2561} ath_rf_names[] = {
2562 { 0, "5133" },
2563 { AR_RAD5133_SREV_MAJOR, "5133" },
2564 { AR_RAD5122_SREV_MAJOR, "5122" },
2565 { AR_RAD2133_SREV_MAJOR, "2133" },
2566 { AR_RAD2122_SREV_MAJOR, "2122" }
2567};
2568
2569/*
2570 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2571 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002572static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002573{
2574 int i;
2575
2576 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2577 if (ath_mac_bb_names[i].version == mac_bb_version) {
2578 return ath_mac_bb_names[i].name;
2579 }
2580 }
2581
2582 return "????";
2583}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002584
2585/*
2586 * Return the RF name. "????" is returned if the RF is unknown.
2587 * Used for devices with external radios.
2588 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002589static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002590{
2591 int i;
2592
2593 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2594 if (ath_rf_names[i].version == rf_version) {
2595 return ath_rf_names[i].name;
2596 }
2597 }
2598
2599 return "????";
2600}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002601
2602void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2603{
2604 int used;
2605
2606 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002607 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002608 used = snprintf(hw_name, len,
2609 "Atheros AR%s Rev:%x",
2610 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2611 ah->hw_version.macRev);
2612 }
2613 else {
2614 used = snprintf(hw_name, len,
2615 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2616 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2617 ah->hw_version.macRev,
2618 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2619 AR_RADIO_SREV_MAJOR)),
2620 ah->hw_version.phyRev);
2621 }
2622
2623 hw_name[used] = '\0';
2624}
2625EXPORT_SYMBOL(ath9k_hw_name);