blob: 58d51762e03b4b9367f39042c7bc0616e266e0cf [file] [log] [blame]
Tianyi Gouc1e049f82011-11-23 14:20:16 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16#include <linux/elf.h>
17#include <linux/delay.h>
18#include <linux/module.h>
19#include <linux/slab.h>
20#include <linux/platform_device.h>
21#include <linux/clk.h>
22#include <linux/iopoll.h>
23#include <linux/of.h>
24#include <linux/regulator/consumer.h>
25
26#include "peripheral-loader.h"
27#include "scm-pas.h"
28
29#define PRONTO_PMU_COMMON_GDSCR 0x24
30#define PRONTO_PMU_COMMON_GDSCR_SW_COLLAPSE BIT(0)
31#define CLK_DIS_WAIT 12
32#define EN_FEW_WAIT 16
33#define EN_REST_WAIT 20
34
35#define PRONTO_PMU_COMMON_CPU_CBCR 0x30
36#define PRONTO_PMU_COMMON_CPU_CBCR_CLK_EN BIT(0)
37#define PRONTO_PMU_COMMON_CPU_CLK_OFF BIT(31)
38
39#define PRONTO_PMU_COMMON_AHB_CBCR 0x34
40#define PRONTO_PMU_COMMON_AHB_CBCR_CLK_EN BIT(0)
41#define PRONTO_PMU_COMMON_AHB_CLK_OFF BIT(31)
42
43#define PRONTO_PMU_COMMON_CSR 0x1040
44#define PRONTO_PMU_COMMON_CSR_A2XB_CFG_EN BIT(0)
45
46#define PRONTO_PMU_SOFT_RESET 0x104C
47#define PRONTO_PMU_SOFT_RESET_CRCM_CCPU_SOFT_RESET BIT(10)
48
49#define PRONTO_PMU_CCPU_CTL 0x2000
50#define PRONTO_PMU_CCPU_CTL_REMAP_EN BIT(2)
51#define PRONTO_PMU_CCPU_CTL_HIGH_IVT BIT(0)
52
53#define PRONTO_PMU_CCPU_BOOT_REMAP_ADDR 0x2004
54
55#define CLK_CTL_WCNSS_RESTART_BIT BIT(0)
56
57#define AXI_HALTREQ 0x0
58#define AXI_HALTACK 0x4
59#define AXI_IDLE 0x8
60
61#define HALT_ACK_TIMEOUT_US 500000
62#define CLK_UPDATE_TIMEOUT_US 500000
63
64struct pronto_data {
65 void __iomem *base;
66 void __iomem *reset_base;
67 void __iomem *axi_halt_base;
68 unsigned long start_addr;
69 struct pil_device *pil;
70 struct clk *cxo;
71 struct regulator *vreg;
72};
73
74static int pil_pronto_make_proxy_vote(struct pil_desc *pil)
75{
76 struct pronto_data *drv = dev_get_drvdata(pil->dev);
77 int ret;
78
79 ret = regulator_enable(drv->vreg);
80 if (ret) {
81 dev_err(pil->dev, "failed to enable pll supply\n");
82 goto err;
83 }
84 ret = clk_prepare_enable(drv->cxo);
85 if (ret) {
86 dev_err(pil->dev, "failed to enable cxo\n");
87 goto err_clk;
88 }
89 return 0;
90err_clk:
91 regulator_disable(drv->vreg);
92err:
93 return ret;
94}
95
96static void pil_pronto_remove_proxy_vote(struct pil_desc *pil)
97{
98 struct pronto_data *drv = dev_get_drvdata(pil->dev);
99 regulator_disable(drv->vreg);
100 clk_disable_unprepare(drv->cxo);
101}
102
103static int pil_pronto_init_image(struct pil_desc *pil, const u8 *metadata,
104 size_t size)
105{
106 const struct elf32_hdr *ehdr = (struct elf32_hdr *)metadata;
107 struct pronto_data *drv = dev_get_drvdata(pil->dev);
108 drv->start_addr = ehdr->e_entry;
109 return 0;
110}
111
112static int pil_pronto_reset(struct pil_desc *pil)
113{
114 u32 reg;
115 int rc;
116 struct pronto_data *drv = dev_get_drvdata(pil->dev);
117 void __iomem *base = drv->base;
118 unsigned long start_addr = drv->start_addr;
119
120 /* Deassert reset to Pronto */
121 reg = readl_relaxed(drv->reset_base);
122 reg &= ~CLK_CTL_WCNSS_RESTART_BIT;
123 writel_relaxed(reg, drv->reset_base);
124 mb();
125
126 /* Configure boot address */
127 writel_relaxed(start_addr >> 16, base +
128 PRONTO_PMU_CCPU_BOOT_REMAP_ADDR);
129
130 /* Use the high vector table */
131 reg = readl_relaxed(base + PRONTO_PMU_CCPU_CTL);
132 reg |= PRONTO_PMU_CCPU_CTL_REMAP_EN | PRONTO_PMU_CCPU_CTL_HIGH_IVT;
133 writel_relaxed(reg, base + PRONTO_PMU_CCPU_CTL);
134
135 /* Turn on AHB clock of common_ss */
136 reg = readl_relaxed(base + PRONTO_PMU_COMMON_AHB_CBCR);
137 reg |= PRONTO_PMU_COMMON_AHB_CBCR_CLK_EN;
138 writel_relaxed(reg, base + PRONTO_PMU_COMMON_AHB_CBCR);
139
140 /* Turn on CPU clock of common_ss */
141 reg = readl_relaxed(base + PRONTO_PMU_COMMON_CPU_CBCR);
142 reg |= PRONTO_PMU_COMMON_CPU_CBCR_CLK_EN;
143 writel_relaxed(reg, base + PRONTO_PMU_COMMON_CPU_CBCR);
144
145 /* Enable A2XB bridge */
146 reg = readl_relaxed(base + PRONTO_PMU_COMMON_CSR);
147 reg |= PRONTO_PMU_COMMON_CSR_A2XB_CFG_EN;
148 writel_relaxed(reg, base + PRONTO_PMU_COMMON_CSR);
149
150 /* Enable common_ss power */
151 reg = readl_relaxed(base + PRONTO_PMU_COMMON_GDSCR);
152 reg &= ~PRONTO_PMU_COMMON_GDSCR_SW_COLLAPSE;
153 writel_relaxed(reg, base + PRONTO_PMU_COMMON_GDSCR);
154
155 /* Wait for AHB clock to be on */
156 rc = readl_tight_poll_timeout(base + PRONTO_PMU_COMMON_AHB_CBCR,
157 reg,
158 !(reg & PRONTO_PMU_COMMON_AHB_CLK_OFF),
159 CLK_UPDATE_TIMEOUT_US);
160 if (rc) {
161 dev_err(pil->dev, "pronto common ahb clk enable timeout\n");
162 return rc;
163 }
164
165 /* Wait for CPU clock to be on */
166 rc = readl_tight_poll_timeout(base + PRONTO_PMU_COMMON_CPU_CBCR,
167 reg,
168 !(reg & PRONTO_PMU_COMMON_CPU_CLK_OFF),
169 CLK_UPDATE_TIMEOUT_US);
170 if (rc) {
171 dev_err(pil->dev, "pronto common cpu clk enable timeout\n");
172 return rc;
173 }
174
175 /* Deassert ARM9 software reset */
176 reg = readl_relaxed(base + PRONTO_PMU_SOFT_RESET);
177 reg &= ~PRONTO_PMU_SOFT_RESET_CRCM_CCPU_SOFT_RESET;
178 writel_relaxed(reg, base + PRONTO_PMU_SOFT_RESET);
179
180 return 0;
181}
182
183static int pil_pronto_shutdown(struct pil_desc *pil)
184{
185 struct pronto_data *drv = dev_get_drvdata(pil->dev);
186 int ret;
187 u32 reg, status;
188
189 /* Halt A2XB */
190 writel_relaxed(1, drv->axi_halt_base + AXI_HALTREQ);
191 ret = readl_poll_timeout(drv->axi_halt_base + AXI_HALTACK,
192 status, status, 50, HALT_ACK_TIMEOUT_US);
193 if (ret)
194 dev_err(pil->dev, "Port halt timeout\n");
195 else if (!readl_relaxed(drv->axi_halt_base + AXI_IDLE))
196 dev_err(pil->dev, "Port halt failed\n");
197
198 writel_relaxed(0, drv->axi_halt_base + AXI_HALTREQ);
199
200 /* Assert reset to Pronto */
201 reg = readl_relaxed(drv->reset_base);
202 reg |= CLK_CTL_WCNSS_RESTART_BIT;
203 writel_relaxed(reg, drv->reset_base);
204
205 /* Wait for reset to complete */
206 mb();
207 usleep_range(1000, 2000);
208
209 /* Deassert reset to Pronto */
210 reg = readl_relaxed(drv->reset_base);
211 reg &= ~CLK_CTL_WCNSS_RESTART_BIT;
212 writel_relaxed(reg, drv->reset_base);
213 mb();
214
215 return 0;
216}
217
218static struct pil_reset_ops pil_pronto_ops = {
219 .init_image = pil_pronto_init_image,
220 .auth_and_reset = pil_pronto_reset,
221 .shutdown = pil_pronto_shutdown,
222 .proxy_vote = pil_pronto_make_proxy_vote,
223 .proxy_unvote = pil_pronto_remove_proxy_vote,
224};
225
226static int __devinit pil_pronto_probe(struct platform_device *pdev)
227{
228 struct pronto_data *drv;
229 struct resource *res;
230 struct pil_desc *desc;
231 int ret;
232 uint32_t regval;
233
234 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
235 if (!res)
236 return -EINVAL;
237
238 drv = devm_kzalloc(&pdev->dev, sizeof(*drv), GFP_KERNEL);
239 if (!drv)
240 return -ENOMEM;
241 platform_set_drvdata(pdev, drv);
242
243 drv->base = devm_ioremap(&pdev->dev, res->start, resource_size(res));
244 if (!drv->base)
245 return -ENOMEM;
246
247 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
248 if (!res)
249 return -EINVAL;
250
251 drv->reset_base = devm_ioremap(&pdev->dev, res->start,
252 resource_size(res));
253
254 res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
255 if (!res)
256 return -EINVAL;
257
258 drv->axi_halt_base = devm_ioremap(&pdev->dev, res->start,
259 resource_size(res));
260
261 desc = devm_kzalloc(&pdev->dev, sizeof(*desc), GFP_KERNEL);
262 if (!desc)
263 return -ENOMEM;
264
265 ret = of_property_read_string(pdev->dev.of_node, "qcom,firmware-name",
266 &desc->name);
267 if (ret)
268 return ret;
269
270 desc->dev = &pdev->dev;
271 desc->owner = THIS_MODULE;
272 desc->proxy_timeout = 10000;
273
274 /* TODO: need to add secure boot when the support is available */
275 desc->ops = &pil_pronto_ops;
276 dev_info(&pdev->dev, "using non-secure boot\n");
277
278 drv->vreg = devm_regulator_get(&pdev->dev, "vdd_pronto_pll");
279 if (IS_ERR(drv->vreg)) {
280 dev_err(&pdev->dev, "failed to get pronto pll supply");
281 return PTR_ERR(drv->vreg);
282 }
283
284 ret = regulator_set_voltage(drv->vreg, 1800000, 1800000);
285 if (ret) {
286 dev_err(&pdev->dev, "failed to set pll supply voltage\n");
287 return ret;
288 }
289
290 ret = regulator_set_optimum_mode(drv->vreg, 18000);
291 if (ret < 0) {
292 dev_err(&pdev->dev, "failed to set pll supply mode\n");
293 return ret;
294 }
295
296 drv->cxo = devm_clk_get(&pdev->dev, "xo");
297 if (IS_ERR(drv->cxo))
298 return PTR_ERR(drv->cxo);
299
300 drv->pil = msm_pil_register(desc);
301 if (IS_ERR(drv->pil))
302 return PTR_ERR(drv->pil);
303
304 /* Initialize common_ss GDSCR to wait 4 cycles between states */
305 regval = readl_relaxed(drv->base + PRONTO_PMU_COMMON_GDSCR)
306 & PRONTO_PMU_COMMON_GDSCR_SW_COLLAPSE;
307 regval |= (2 << EN_REST_WAIT) | (2 << EN_FEW_WAIT)
308 | (2 << CLK_DIS_WAIT);
309 writel_relaxed(regval, drv->base + PRONTO_PMU_COMMON_GDSCR);
310
311 return 0;
312}
313
314static int __devexit pil_pronto_remove(struct platform_device *pdev)
315{
316 struct pronto_data *drv = platform_get_drvdata(pdev);
317 msm_pil_unregister(drv->pil);
318 return 0;
319}
320
321static struct of_device_id msm_pil_pronto_match[] = {
322 {.compatible = "qcom,pil-pronto"},
323 {}
324};
325
326static struct platform_driver pil_pronto_driver = {
327 .probe = pil_pronto_probe,
328 .remove = __devexit_p(pil_pronto_remove),
329 .driver = {
330 .name = "pil_pronto",
331 .owner = THIS_MODULE,
332 .of_match_table = msm_pil_pronto_match,
333 },
334};
335
336static int __init pil_pronto_init(void)
337{
338 return platform_driver_register(&pil_pronto_driver);
339}
340module_init(pil_pronto_init);
341
342static void __exit pil_pronto_exit(void)
343{
344 platform_driver_unregister(&pil_pronto_driver);
345}
346module_exit(pil_pronto_exit);
347
348MODULE_DESCRIPTION("Support for booting PRONTO (WCNSS) processors");
349MODULE_LICENSE("GPL v2");