blob: 537b6957bb79d68d5add833b4248506e868d0d19 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d32009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Joe Perches294a5542010-11-29 07:41:56 +000042
43#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000045#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define DRV_NAME "forcedeth"
47
48#include <linux/module.h>
49#include <linux/types.h>
50#include <linux/pci.h>
51#include <linux/interrupt.h>
52#include <linux/netdevice.h>
53#include <linux/etherdevice.h>
54#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040055#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/spinlock.h>
57#include <linux/ethtool.h>
58#include <linux/timer.h>
59#include <linux/skbuff.h>
60#include <linux/mii.h>
61#include <linux/random.h>
62#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020063#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080064#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090065#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000066#include <linux/uaccess.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040067#include <linux/prefetch.h>
Szymon Janc5504e132010-11-27 08:39:45 +000068#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <asm/system.h>
72
Stephen Hemmingerbea33482007-10-03 16:41:36 -070073#define TX_WORK_PER_LOOP 64
74#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/*
77 * Hardware access:
78 */
79
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000080#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
81#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
82#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
83#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
84#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
85#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
86#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
87#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
88#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
89#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070090#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
91#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
92#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
93#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000094#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
95#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
96#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
97#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
98#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
99#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
100#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
101#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
102#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
103#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
104#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
105#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
106#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108enum {
109 NvRegIrqStatus = 0x000,
110#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800111#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 NvRegIrqMask = 0x004,
113#define NVREG_IRQ_RX_ERROR 0x0001
114#define NVREG_IRQ_RX 0x0002
115#define NVREG_IRQ_RX_NOBUF 0x0004
116#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200117#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#define NVREG_IRQ_TIMER 0x0020
119#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500120#define NVREG_IRQ_RX_FORCED 0x0080
121#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800122#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500123#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400124#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500125#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
126#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500127#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 NvRegUnknownSetupReg6 = 0x008,
130#define NVREG_UNKSETUP6_VAL 3
131
132/*
133 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
134 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
135 */
136 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000137#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500138#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500139 NvRegMSIMap0 = 0x020,
140 NvRegMSIMap1 = 0x024,
141 NvRegMSIIrqMask = 0x030,
142#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400144#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145#define NVREG_MISC1_HD 0x02
146#define NVREG_MISC1_FORCE 0x3b0f3c
147
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500148 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400149#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 NvRegTransmitterControl = 0x084,
151#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500152#define NVREG_XMITCTL_MGMT_ST 0x40000000
153#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
154#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
155#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
156#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
157#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
158#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
159#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
160#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500161#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800162#define NVREG_XMITCTL_DATA_START 0x00100000
163#define NVREG_XMITCTL_DATA_READY 0x00010000
164#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 NvRegTransmitterStatus = 0x088,
166#define NVREG_XMITSTAT_BUSY 0x01
167
168 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400169#define NVREG_PFF_PAUSE_RX 0x08
170#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define NVREG_PFF_PROMISC 0x80
172#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400173#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 NvRegOffloadConfig = 0x90,
176#define NVREG_OFFLOAD_HOMEPHY 0x601
177#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
178 NvRegReceiverControl = 0x094,
179#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500180#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 NvRegReceiverStatus = 0x98,
182#define NVREG_RCVSTAT_BUSY 0x01
183
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700184 NvRegSlotTime = 0x9c,
185#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
186#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000187#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700188#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000189#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700190#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400192 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500193#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
194#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
195#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
196#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
197#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
198#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400199 NvRegRxDeferral = 0xA4,
200#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 NvRegMacAddrA = 0xA8,
202 NvRegMacAddrB = 0xAC,
203 NvRegMulticastAddrA = 0xB0,
204#define NVREG_MCASTADDRA_FORCE 0x01
205 NvRegMulticastAddrB = 0xB4,
206 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500207#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500209#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 NvRegPhyInterface = 0xC0,
212#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700213 NvRegBackOffControl = 0xC4,
214#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
215#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
216#define NVREG_BKOFFCTRL_SELECT 24
217#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 NvRegTxRingPhysAddr = 0x100,
220 NvRegRxRingPhysAddr = 0x104,
221 NvRegRingSizes = 0x108,
222#define NVREG_RINGSZ_TXSHIFT 0
223#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400224 NvRegTransmitPoll = 0x10c,
225#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 NvRegLinkSpeed = 0x110,
227#define NVREG_LINKSPEED_FORCE 0x10000
228#define NVREG_LINKSPEED_10 1000
229#define NVREG_LINKSPEED_100 100
230#define NVREG_LINKSPEED_1000 50
231#define NVREG_LINKSPEED_MASK (0xFFF)
232 NvRegUnknownSetupReg5 = 0x130,
233#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400234 NvRegTxWatermark = 0x13c,
235#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
236#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
237#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 NvRegTxRxControl = 0x144,
239#define NVREG_TXRXCTL_KICK 0x0001
240#define NVREG_TXRXCTL_BIT1 0x0002
241#define NVREG_TXRXCTL_BIT2 0x0004
242#define NVREG_TXRXCTL_IDLE 0x0008
243#define NVREG_TXRXCTL_RESET 0x0010
244#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400245#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500246#define NVREG_TXRXCTL_DESC_2 0x002100
247#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500248#define NVREG_TXRXCTL_VLANSTRIP 0x00040
249#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500250 NvRegTxRingPhysAddrHigh = 0x148,
251 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400252 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500253#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
254#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
255#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
256#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400257 NvRegTxPauseFrameLimit = 0x174,
258#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 NvRegMIIStatus = 0x180,
260#define NVREG_MIISTAT_ERROR 0x0001
261#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500262#define NVREG_MIISTAT_MASK_RW 0x0007
263#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500264 NvRegMIIMask = 0x184,
265#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
267 NvRegAdapterControl = 0x188,
268#define NVREG_ADAPTCTL_START 0x02
269#define NVREG_ADAPTCTL_LINKUP 0x04
270#define NVREG_ADAPTCTL_PHYVALID 0x40000
271#define NVREG_ADAPTCTL_RUNNING 0x100000
272#define NVREG_ADAPTCTL_PHYSHIFT 24
273 NvRegMIISpeed = 0x18c,
274#define NVREG_MIISPEED_BIT8 (1<<8)
275#define NVREG_MIIDELAY 5
276 NvRegMIIControl = 0x190,
277#define NVREG_MIICTL_INUSE 0x08000
278#define NVREG_MIICTL_WRITE 0x00400
279#define NVREG_MIICTL_ADDRSHIFT 5
280 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400281 NvRegTxUnicast = 0x1a0,
282 NvRegTxMulticast = 0x1a4,
283 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 NvRegWakeUpFlags = 0x200,
285#define NVREG_WAKEUPFLAGS_VAL 0x7770
286#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
287#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
288#define NVREG_WAKEUPFLAGS_D3SHIFT 12
289#define NVREG_WAKEUPFLAGS_D2SHIFT 8
290#define NVREG_WAKEUPFLAGS_D1SHIFT 4
291#define NVREG_WAKEUPFLAGS_D0SHIFT 0
292#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
293#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
294#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
295#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
296
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800297 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000298#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800299 NvRegMgmtUnitVersion = 0x208,
300#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 NvRegPowerCap = 0x268,
302#define NVREG_POWERCAP_D3SUPP (1<<30)
303#define NVREG_POWERCAP_D2SUPP (1<<26)
304#define NVREG_POWERCAP_D1SUPP (1<<25)
305 NvRegPowerState = 0x26c,
306#define NVREG_POWERSTATE_POWEREDUP 0x8000
307#define NVREG_POWERSTATE_VALID 0x0100
308#define NVREG_POWERSTATE_MASK 0x0003
309#define NVREG_POWERSTATE_D0 0x0000
310#define NVREG_POWERSTATE_D1 0x0001
311#define NVREG_POWERSTATE_D2 0x0002
312#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800313 NvRegMgmtUnitControl = 0x278,
314#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400315 NvRegTxCnt = 0x280,
316 NvRegTxZeroReXmt = 0x284,
317 NvRegTxOneReXmt = 0x288,
318 NvRegTxManyReXmt = 0x28c,
319 NvRegTxLateCol = 0x290,
320 NvRegTxUnderflow = 0x294,
321 NvRegTxLossCarrier = 0x298,
322 NvRegTxExcessDef = 0x29c,
323 NvRegTxRetryErr = 0x2a0,
324 NvRegRxFrameErr = 0x2a4,
325 NvRegRxExtraByte = 0x2a8,
326 NvRegRxLateCol = 0x2ac,
327 NvRegRxRunt = 0x2b0,
328 NvRegRxFrameTooLong = 0x2b4,
329 NvRegRxOverflow = 0x2b8,
330 NvRegRxFCSErr = 0x2bc,
331 NvRegRxFrameAlignErr = 0x2c0,
332 NvRegRxLenErr = 0x2c4,
333 NvRegRxUnicast = 0x2c8,
334 NvRegRxMulticast = 0x2cc,
335 NvRegRxBroadcast = 0x2d0,
336 NvRegTxDef = 0x2d4,
337 NvRegTxFrame = 0x2d8,
338 NvRegRxCnt = 0x2dc,
339 NvRegTxPause = 0x2e0,
340 NvRegRxPause = 0x2e4,
341 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500342 NvRegVlanControl = 0x300,
343#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500344 NvRegMSIXMap0 = 0x3e0,
345 NvRegMSIXMap1 = 0x3e4,
346 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400347
348 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400349#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400350#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400351#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000352#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353};
354
355/* Big endian: should work, but is untested */
356struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700357 __le32 buf;
358 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359};
360
Manfred Spraulee733622005-07-31 18:32:26 +0200361struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700362 __le32 bufhigh;
363 __le32 buflow;
364 __le32 txvlan;
365 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200366};
367
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700368union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000369 struct ring_desc *orig;
370 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700371};
Manfred Spraulee733622005-07-31 18:32:26 +0200372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#define FLAG_MASK_V1 0xffff0000
374#define FLAG_MASK_V2 0xffffc000
375#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
376#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
377
378#define NV_TX_LASTPACKET (1<<16)
379#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700380#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200381#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382#define NV_TX_DEFERRED (1<<26)
383#define NV_TX_CARRIERLOST (1<<27)
384#define NV_TX_LATECOLLISION (1<<28)
385#define NV_TX_UNDERFLOW (1<<29)
386#define NV_TX_ERROR (1<<30)
387#define NV_TX_VALID (1<<31)
388
389#define NV_TX2_LASTPACKET (1<<29)
390#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700391#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200392#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#define NV_TX2_DEFERRED (1<<25)
394#define NV_TX2_CARRIERLOST (1<<26)
395#define NV_TX2_LATECOLLISION (1<<27)
396#define NV_TX2_UNDERFLOW (1<<28)
397/* error and valid are the same for both */
398#define NV_TX2_ERROR (1<<30)
399#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400400#define NV_TX2_TSO (1<<28)
401#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800402#define NV_TX2_TSO_MAX_SHIFT 14
403#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400404#define NV_TX2_CHECKSUM_L3 (1<<27)
405#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500407#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409#define NV_RX_DESCRIPTORVALID (1<<16)
410#define NV_RX_MISSEDFRAME (1<<17)
411#define NV_RX_SUBSTRACT1 (1<<18)
412#define NV_RX_ERROR1 (1<<23)
413#define NV_RX_ERROR2 (1<<24)
414#define NV_RX_ERROR3 (1<<25)
415#define NV_RX_ERROR4 (1<<26)
416#define NV_RX_CRCERR (1<<27)
417#define NV_RX_OVERFLOW (1<<28)
418#define NV_RX_FRAMINGERR (1<<29)
419#define NV_RX_ERROR (1<<30)
420#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400421#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500424#define NV_RX2_CHECKSUM_IP (0x10000000)
425#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
426#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427#define NV_RX2_DESCRIPTORVALID (1<<29)
428#define NV_RX2_SUBSTRACT1 (1<<25)
429#define NV_RX2_ERROR1 (1<<18)
430#define NV_RX2_ERROR2 (1<<19)
431#define NV_RX2_ERROR3 (1<<20)
432#define NV_RX2_ERROR4 (1<<21)
433#define NV_RX2_CRCERR (1<<22)
434#define NV_RX2_OVERFLOW (1<<23)
435#define NV_RX2_FRAMINGERR (1<<24)
436/* error and avail are the same for both */
437#define NV_RX2_ERROR (1<<30)
438#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400439#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500441#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
442#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
443
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300444/* Miscellaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000445#define NV_PCI_REGSZ_VER1 0x270
446#define NV_PCI_REGSZ_VER2 0x2d4
447#define NV_PCI_REGSZ_VER3 0x604
448#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/* various timeout delays: all in usec */
451#define NV_TXRX_RESET_DELAY 4
452#define NV_TXSTOP_DELAY1 10
453#define NV_TXSTOP_DELAY1MAX 500000
454#define NV_TXSTOP_DELAY2 100
455#define NV_RXSTOP_DELAY1 10
456#define NV_RXSTOP_DELAY1MAX 500000
457#define NV_RXSTOP_DELAY2 100
458#define NV_SETUP5_DELAY 5
459#define NV_SETUP5_DELAYMAX 50000
460#define NV_POWERUP_DELAY 5
461#define NV_POWERUP_DELAYMAX 5000
462#define NV_MIIBUSY_DELAY 50
463#define NV_MIIPHY_DELAY 10
464#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400465#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467#define NV_WAKEUPPATTERNS 5
468#define NV_WAKEUPMASKENTRIES 4
469
470/* General driver defaults */
471#define NV_WATCHDOG_TIMEO (5*HZ)
472
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000473#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400474#define TX_RING_DEFAULT 256
475#define RX_RING_MIN 128
476#define TX_RING_MIN 64
477#define RING_MAX_DESC_VER_1 1024
478#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200481#define NV_RX_HEADERS (64)
482/* even more slack. */
483#define NV_RX_ALLOC_PAD (64)
484
485/* maximum mtu size */
486#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
487#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489#define OOM_REFILL (1+HZ/20)
490#define POLL_WAIT (1+HZ/100)
491#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400492#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400494/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400496 * The nic supports three different descriptor types:
497 * - DESC_VER_1: Original
498 * - DESC_VER_2: support for jumbo frames.
499 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400501#define DESC_VER_1 1
502#define DESC_VER_2 2
503#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400506#define PHY_OUI_MARVELL 0x5043
507#define PHY_OUI_CICADA 0x03f1
508#define PHY_OUI_VITESSE 0x01c1
509#define PHY_OUI_REALTEK 0x0732
510#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511#define PHYID1_OUI_MASK 0x03ff
512#define PHYID1_OUI_SHFT 6
513#define PHYID2_OUI_MASK 0xfc00
514#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400515#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400516#define PHY_MODEL_REALTEK_8211 0x0110
517#define PHY_REV_MASK 0x0001
518#define PHY_REV_REALTEK_8211B 0x0000
519#define PHY_REV_REALTEK_8211C 0x0001
520#define PHY_MODEL_REALTEK_8201 0x0200
521#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400522#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400523#define PHY_CICADA_INIT1 0x0f000
524#define PHY_CICADA_INIT2 0x0e00
525#define PHY_CICADA_INIT3 0x01000
526#define PHY_CICADA_INIT4 0x0200
527#define PHY_CICADA_INIT5 0x0004
528#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400529#define PHY_VITESSE_INIT_REG1 0x1f
530#define PHY_VITESSE_INIT_REG2 0x10
531#define PHY_VITESSE_INIT_REG3 0x11
532#define PHY_VITESSE_INIT_REG4 0x12
533#define PHY_VITESSE_INIT_MSK1 0xc
534#define PHY_VITESSE_INIT_MSK2 0x0180
535#define PHY_VITESSE_INIT1 0x52b5
536#define PHY_VITESSE_INIT2 0xaf8a
537#define PHY_VITESSE_INIT3 0x8
538#define PHY_VITESSE_INIT4 0x8f8a
539#define PHY_VITESSE_INIT5 0xaf86
540#define PHY_VITESSE_INIT6 0x8f86
541#define PHY_VITESSE_INIT7 0xaf82
542#define PHY_VITESSE_INIT8 0x0100
543#define PHY_VITESSE_INIT9 0x8f82
544#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400545#define PHY_REALTEK_INIT_REG1 0x1f
546#define PHY_REALTEK_INIT_REG2 0x19
547#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400548#define PHY_REALTEK_INIT_REG4 0x14
549#define PHY_REALTEK_INIT_REG5 0x18
550#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400551#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400552#define PHY_REALTEK_INIT1 0x0000
553#define PHY_REALTEK_INIT2 0x8e00
554#define PHY_REALTEK_INIT3 0x0001
555#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400556#define PHY_REALTEK_INIT5 0xfb54
557#define PHY_REALTEK_INIT6 0xf5c7
558#define PHY_REALTEK_INIT7 0x1000
559#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400560#define PHY_REALTEK_INIT9 0x0008
561#define PHY_REALTEK_INIT10 0x0005
562#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400563#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565#define PHY_GIGABIT 0x0100
566
567#define PHY_TIMEOUT 0x1
568#define PHY_ERROR 0x2
569
570#define PHY_100 0x1
571#define PHY_1000 0x2
572#define PHY_HALF 0x100
573
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400574#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
575#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
576#define NV_PAUSEFRAME_RX_ENABLE 0x0004
577#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400578#define NV_PAUSEFRAME_RX_REQ 0x0010
579#define NV_PAUSEFRAME_TX_REQ 0x0020
580#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500582/* MSI/MSI-X defines */
583#define NV_MSI_X_MAX_VECTORS 8
584#define NV_MSI_X_VECTORS_MASK 0x000f
585#define NV_MSI_CAPABLE 0x0010
586#define NV_MSI_X_CAPABLE 0x0020
587#define NV_MSI_ENABLED 0x0040
588#define NV_MSI_X_ENABLED 0x0080
589
590#define NV_MSI_X_VECTOR_ALL 0x0
591#define NV_MSI_X_VECTOR_RX 0x0
592#define NV_MSI_X_VECTOR_TX 0x1
593#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800595#define NV_MSI_PRIV_OFFSET 0x68
596#define NV_MSI_PRIV_VALUE 0xffffffff
597
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500598#define NV_RESTART_TX 0x1
599#define NV_RESTART_RX 0x2
600
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500601#define NV_TX_LIMIT_COUNT 16
602
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000603#define NV_DYNAMIC_THRESHOLD 4
604#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
605
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400606/* statistics */
607struct nv_ethtool_str {
608 char name[ETH_GSTRING_LEN];
609};
610
611static const struct nv_ethtool_str nv_estats_str[] = {
612 { "tx_bytes" },
613 { "tx_zero_rexmt" },
614 { "tx_one_rexmt" },
615 { "tx_many_rexmt" },
616 { "tx_late_collision" },
617 { "tx_fifo_errors" },
618 { "tx_carrier_errors" },
619 { "tx_excess_deferral" },
620 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400621 { "rx_frame_error" },
622 { "rx_extra_byte" },
623 { "rx_late_collision" },
624 { "rx_runt" },
625 { "rx_frame_too_long" },
626 { "rx_over_errors" },
627 { "rx_crc_errors" },
628 { "rx_frame_align_error" },
629 { "rx_length_error" },
630 { "rx_unicast" },
631 { "rx_multicast" },
632 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400633 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500634 { "rx_errors_total" },
635 { "tx_errors_total" },
636
637 /* version 2 stats */
638 { "tx_deferral" },
639 { "tx_packets" },
640 { "rx_bytes" },
641 { "tx_pause" },
642 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400643 { "rx_drop_frame" },
644
645 /* version 3 stats */
646 { "tx_unicast" },
647 { "tx_multicast" },
648 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400649};
650
651struct nv_ethtool_stats {
652 u64 tx_bytes;
653 u64 tx_zero_rexmt;
654 u64 tx_one_rexmt;
655 u64 tx_many_rexmt;
656 u64 tx_late_collision;
657 u64 tx_fifo_errors;
658 u64 tx_carrier_errors;
659 u64 tx_excess_deferral;
660 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400661 u64 rx_frame_error;
662 u64 rx_extra_byte;
663 u64 rx_late_collision;
664 u64 rx_runt;
665 u64 rx_frame_too_long;
666 u64 rx_over_errors;
667 u64 rx_crc_errors;
668 u64 rx_frame_align_error;
669 u64 rx_length_error;
670 u64 rx_unicast;
671 u64 rx_multicast;
672 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400673 u64 rx_packets;
674 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500675 u64 tx_errors_total;
676
677 /* version 2 stats */
678 u64 tx_deferral;
679 u64 tx_packets;
680 u64 rx_bytes;
681 u64 tx_pause;
682 u64 rx_pause;
683 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400684
685 /* version 3 stats */
686 u64 tx_unicast;
687 u64 tx_multicast;
688 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400689};
690
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400691#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
692#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500693#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
694
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400695/* diagnostics */
696#define NV_TEST_COUNT_BASE 3
697#define NV_TEST_COUNT_EXTENDED 4
698
699static const struct nv_ethtool_str nv_etests_str[] = {
700 { "link (online/offline)" },
701 { "register (offline) " },
702 { "interrupt (offline) " },
703 { "loopback (offline) " }
704};
705
706struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000707 __u32 reg;
708 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400709};
710
711static const struct register_test nv_registers_test[] = {
712 { NvRegUnknownSetupReg6, 0x01 },
713 { NvRegMisc1, 0x03c },
714 { NvRegOffloadConfig, 0x03ff },
715 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400716 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400717 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000718 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400719};
720
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500721struct nv_skb_map {
722 struct sk_buff *skb;
723 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000724 unsigned int dma_len:31;
725 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500726 struct ring_desc_ex *first_tx_desc;
727 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500728};
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730/*
731 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800732 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 * critical parts:
734 * - rx is (pseudo-) lockless: it relies on the single-threading provided
735 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700736 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800737 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700738 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 */
740
741/* in dev: base, irq */
742struct fe_priv {
743 spinlock_t lock;
744
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700745 struct net_device *dev;
746 struct napi_struct napi;
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /* General data:
749 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400750 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 int in_shutdown;
752 u32 linkspeed;
753 int duplex;
754 int autoneg;
755 int fixed_mode;
756 int phyaddr;
757 int wolenabled;
758 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400759 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400760 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400762 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500763 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000764 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766 /* General data: RO fields */
767 dma_addr_t ring_addr;
768 struct pci_dev *pci_dev;
769 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000770 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 u32 irqmask;
772 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400773 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500774 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400775 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400776 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400777 u32 register_size;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500778 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800779 int mgmt_version;
780 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782 void __iomem *base;
783
784 /* rx specific fields.
785 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
786 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500787 union ring_type get_rx, put_rx, first_rx, last_rx;
788 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
789 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
790 struct nv_skb_map *rx_skb;
791
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700792 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200794 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 struct timer_list oom_kick;
796 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400797 struct timer_list stats_poll;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500798 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400799 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
801 /* media detection workaround.
802 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
803 */
804 int need_linktimer;
805 unsigned long link_timeout;
806 /*
807 * tx specific fields.
808 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500809 union ring_type get_tx, put_tx, first_tx, last_tx;
810 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
811 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
812 struct nv_skb_map *tx_skb;
813
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700814 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400816 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500817 int tx_limit;
818 u32 tx_pkts_in_progress;
819 struct nv_skb_map *tx_change_owner;
820 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500821 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500822
823 /* vlan fields */
824 struct vlan_group *vlangrp;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500825
826 /* msi/msi-x fields */
827 u32 msi_flags;
828 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400829
830 /* flow control */
831 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200832
833 /* power saved state */
834 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800835
836 /* for different msi-x irq type */
837 char name_rx[IFNAMSIZ + 3]; /* -rx */
838 char name_tx[IFNAMSIZ + 3]; /* -tx */
839 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840};
841
842/*
843 * Maximum number of loops until we assume that a bit in the irq mask
844 * is stuck. Overridable with module param.
845 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000846static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500848/*
849 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400850 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500851 * Throughput Mode: Every tx and rx packet will generate an interrupt.
852 * CPU Mode: Interrupts are controlled by a timer.
853 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400854enum {
855 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000856 NV_OPTIMIZATION_MODE_CPU,
857 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400858};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000859static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500860
861/*
862 * Poll interval for timer irq
863 *
864 * This interval determines how frequent an interrupt is generated.
865 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
866 * Min = 0, and Max = 65535
867 */
868static int poll_interval = -1;
869
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500870/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400871 * MSI interrupts
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500872 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400873enum {
874 NV_MSI_INT_DISABLED,
875 NV_MSI_INT_ENABLED
876};
877static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500878
879/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400880 * MSIX interrupts
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500881 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400882enum {
883 NV_MSIX_INT_DISABLED,
884 NV_MSIX_INT_ENABLED
885};
Yinghai Lu39482792009-02-06 01:31:12 -0800886static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400887
888/*
889 * DMA 64bit
890 */
891enum {
892 NV_DMA_64BIT_DISABLED,
893 NV_DMA_64BIT_ENABLED
894};
895static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500896
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400897/*
898 * Crossover Detection
899 * Realtek 8201 phy + some OEM boards do not work properly.
900 */
901enum {
902 NV_CROSSOVER_DETECTION_DISABLED,
903 NV_CROSSOVER_DETECTION_ENABLED
904};
905static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
906
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700907/*
908 * Power down phy when interface is down (persists through reboot;
909 * older Linux and other OSes may not power it up again)
910 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000911static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913static inline struct fe_priv *get_nvpriv(struct net_device *dev)
914{
915 return netdev_priv(dev);
916}
917
918static inline u8 __iomem *get_hwbase(struct net_device *dev)
919{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400920 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921}
922
923static inline void pci_push(u8 __iomem *base)
924{
925 /* force out pending posted writes */
926 readl(base);
927}
928
929static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
930{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700931 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
933}
934
Manfred Spraulee733622005-07-31 18:32:26 +0200935static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
936{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700937 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200938}
939
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400940static bool nv_optimized(struct fe_priv *np)
941{
942 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
943 return false;
944 return true;
945}
946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000948 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949{
950 u8 __iomem *base = get_hwbase(dev);
951
952 pci_push(base);
953 do {
954 udelay(delay);
955 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000956 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 } while ((readl(base + offset) & mask) != target);
959 return 0;
960}
961
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500962#define NV_SETUP_RX_RING 0x01
963#define NV_SETUP_TX_RING 0x02
964
Al Viro5bb7ea22007-12-09 16:06:41 +0000965static inline u32 dma_low(dma_addr_t addr)
966{
967 return addr;
968}
969
970static inline u32 dma_high(dma_addr_t addr)
971{
972 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
973}
974
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500975static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
976{
977 struct fe_priv *np = get_nvpriv(dev);
978 u8 __iomem *base = get_hwbase(dev);
979
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400980 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000981 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000982 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +0000983 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000984 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500985 } else {
986 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000987 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
988 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500989 }
990 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000991 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
992 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500993 }
994 }
995}
996
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400997static void free_rings(struct net_device *dev)
998{
999 struct fe_priv *np = get_nvpriv(dev);
1000
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001001 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001002 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001003 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1004 np->rx_ring.orig, np->ring_addr);
1005 } else {
1006 if (np->rx_ring.ex)
1007 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1008 np->rx_ring.ex, np->ring_addr);
1009 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001010 kfree(np->rx_skb);
1011 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001012}
1013
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001014static int using_multi_irqs(struct net_device *dev)
1015{
1016 struct fe_priv *np = get_nvpriv(dev);
1017
1018 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1019 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1020 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1021 return 0;
1022 else
1023 return 1;
1024}
1025
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001026static void nv_txrx_gate(struct net_device *dev, bool gate)
1027{
1028 struct fe_priv *np = get_nvpriv(dev);
1029 u8 __iomem *base = get_hwbase(dev);
1030 u32 powerstate;
1031
1032 if (!np->mac_in_use &&
1033 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1034 powerstate = readl(base + NvRegPowerState2);
1035 if (gate)
1036 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1037 else
1038 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1039 writel(powerstate, base + NvRegPowerState2);
1040 }
1041}
1042
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001043static void nv_enable_irq(struct net_device *dev)
1044{
1045 struct fe_priv *np = get_nvpriv(dev);
1046
1047 if (!using_multi_irqs(dev)) {
1048 if (np->msi_flags & NV_MSI_X_ENABLED)
1049 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1050 else
Manfred Spraula7475902007-10-17 21:52:33 +02001051 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001052 } else {
1053 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1054 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1055 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1056 }
1057}
1058
1059static void nv_disable_irq(struct net_device *dev)
1060{
1061 struct fe_priv *np = get_nvpriv(dev);
1062
1063 if (!using_multi_irqs(dev)) {
1064 if (np->msi_flags & NV_MSI_X_ENABLED)
1065 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1066 else
Manfred Spraula7475902007-10-17 21:52:33 +02001067 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001068 } else {
1069 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1070 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1071 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1072 }
1073}
1074
1075/* In MSIX mode, a write to irqmask behaves as XOR */
1076static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1077{
1078 u8 __iomem *base = get_hwbase(dev);
1079
1080 writel(mask, base + NvRegIrqMask);
1081}
1082
1083static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1084{
1085 struct fe_priv *np = get_nvpriv(dev);
1086 u8 __iomem *base = get_hwbase(dev);
1087
1088 if (np->msi_flags & NV_MSI_X_ENABLED) {
1089 writel(mask, base + NvRegIrqMask);
1090 } else {
1091 if (np->msi_flags & NV_MSI_ENABLED)
1092 writel(0, base + NvRegMSIIrqMask);
1093 writel(0, base + NvRegIrqMask);
1094 }
1095}
1096
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001097static void nv_napi_enable(struct net_device *dev)
1098{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001099 struct fe_priv *np = get_nvpriv(dev);
1100
1101 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001102}
1103
1104static void nv_napi_disable(struct net_device *dev)
1105{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001106 struct fe_priv *np = get_nvpriv(dev);
1107
1108 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001109}
1110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111#define MII_READ (-1)
1112/* mii_rw: read/write a register on the PHY.
1113 *
1114 * Caller must guarantee serialization
1115 */
1116static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1117{
1118 u8 __iomem *base = get_hwbase(dev);
1119 u32 reg;
1120 int retval;
1121
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001122 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 reg = readl(base + NvRegMIIControl);
1125 if (reg & NVREG_MIICTL_INUSE) {
1126 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1127 udelay(NV_MIIBUSY_DELAY);
1128 }
1129
1130 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1131 if (value != MII_READ) {
1132 writel(value, base + NvRegMIIData);
1133 reg |= NVREG_MIICTL_WRITE;
1134 }
1135 writel(reg, base + NvRegMIIControl);
1136
1137 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001138 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 retval = -1;
1140 } else if (value != MII_READ) {
1141 /* it was a write operation - fewer failures are detectable */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 retval = 0;
1143 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 retval = -1;
1145 } else {
1146 retval = readl(base + NvRegMIIData);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 }
1148
1149 return retval;
1150}
1151
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001152static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001154 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 u32 miicontrol;
1156 unsigned int tries = 0;
1157
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001158 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001159 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
1162 /* wait for 500ms */
1163 msleep(500);
1164
1165 /* must wait till reset is deasserted */
1166 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001167 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1169 /* FIXME: 100 tries seem excessive */
1170 if (tries++ > 100)
1171 return -1;
1172 }
1173 return 0;
1174}
1175
Joe Perchesc41d41e2010-11-29 07:41:58 +00001176static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1177{
1178 static const struct {
1179 int reg;
1180 int init;
1181 } ri[] = {
1182 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1183 { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1184 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1185 { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1186 { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1187 { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1188 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1189 };
1190 int i;
1191
1192 for (i = 0; i < ARRAY_SIZE(ri); i++) {
Joe Perchescd663282010-11-29 07:41:59 +00001193 if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
Joe Perchesc41d41e2010-11-29 07:41:58 +00001194 return PHY_ERROR;
Joe Perchesc41d41e2010-11-29 07:41:58 +00001195 }
1196
1197 return 0;
1198}
1199
Joe Perchescd663282010-11-29 07:41:59 +00001200static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1201{
1202 u32 reg;
1203 u8 __iomem *base = get_hwbase(dev);
1204 u32 powerstate = readl(base + NvRegPowerState2);
1205
1206 /* need to perform hw phy reset */
1207 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1208 writel(powerstate, base + NvRegPowerState2);
1209 msleep(25);
1210
1211 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1212 writel(powerstate, base + NvRegPowerState2);
1213 msleep(25);
1214
1215 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1216 reg |= PHY_REALTEK_INIT9;
1217 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1218 return PHY_ERROR;
1219 if (mii_rw(dev, np->phyaddr,
1220 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1221 return PHY_ERROR;
1222 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1223 if (!(reg & PHY_REALTEK_INIT11)) {
1224 reg |= PHY_REALTEK_INIT11;
1225 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1226 return PHY_ERROR;
1227 }
1228 if (mii_rw(dev, np->phyaddr,
1229 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1230 return PHY_ERROR;
1231
1232 return 0;
1233}
1234
1235static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1236{
1237 u32 phy_reserved;
1238
1239 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1240 phy_reserved = mii_rw(dev, np->phyaddr,
1241 PHY_REALTEK_INIT_REG6, MII_READ);
1242 phy_reserved |= PHY_REALTEK_INIT7;
1243 if (mii_rw(dev, np->phyaddr,
1244 PHY_REALTEK_INIT_REG6, phy_reserved))
1245 return PHY_ERROR;
1246 }
1247
1248 return 0;
1249}
1250
1251static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1252{
1253 u32 phy_reserved;
1254
1255 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1256 if (mii_rw(dev, np->phyaddr,
1257 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1258 return PHY_ERROR;
1259 phy_reserved = mii_rw(dev, np->phyaddr,
1260 PHY_REALTEK_INIT_REG2, MII_READ);
1261 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1262 phy_reserved |= PHY_REALTEK_INIT3;
1263 if (mii_rw(dev, np->phyaddr,
1264 PHY_REALTEK_INIT_REG2, phy_reserved))
1265 return PHY_ERROR;
1266 if (mii_rw(dev, np->phyaddr,
1267 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1268 return PHY_ERROR;
1269 }
1270
1271 return 0;
1272}
1273
1274static int init_cicada(struct net_device *dev, struct fe_priv *np,
1275 u32 phyinterface)
1276{
1277 u32 phy_reserved;
1278
1279 if (phyinterface & PHY_RGMII) {
1280 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1281 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1282 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1283 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1284 return PHY_ERROR;
1285 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1286 phy_reserved |= PHY_CICADA_INIT5;
1287 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1288 return PHY_ERROR;
1289 }
1290 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1291 phy_reserved |= PHY_CICADA_INIT6;
1292 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1293 return PHY_ERROR;
1294
1295 return 0;
1296}
1297
1298static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1299{
1300 u32 phy_reserved;
1301
1302 if (mii_rw(dev, np->phyaddr,
1303 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1304 return PHY_ERROR;
1305 if (mii_rw(dev, np->phyaddr,
1306 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1307 return PHY_ERROR;
1308 phy_reserved = mii_rw(dev, np->phyaddr,
1309 PHY_VITESSE_INIT_REG4, MII_READ);
1310 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1311 return PHY_ERROR;
1312 phy_reserved = mii_rw(dev, np->phyaddr,
1313 PHY_VITESSE_INIT_REG3, MII_READ);
1314 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1315 phy_reserved |= PHY_VITESSE_INIT3;
1316 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1317 return PHY_ERROR;
1318 if (mii_rw(dev, np->phyaddr,
1319 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1320 return PHY_ERROR;
1321 if (mii_rw(dev, np->phyaddr,
1322 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1323 return PHY_ERROR;
1324 phy_reserved = mii_rw(dev, np->phyaddr,
1325 PHY_VITESSE_INIT_REG4, MII_READ);
1326 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1327 phy_reserved |= PHY_VITESSE_INIT3;
1328 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1329 return PHY_ERROR;
1330 phy_reserved = mii_rw(dev, np->phyaddr,
1331 PHY_VITESSE_INIT_REG3, MII_READ);
1332 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1333 return PHY_ERROR;
1334 if (mii_rw(dev, np->phyaddr,
1335 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1336 return PHY_ERROR;
1337 if (mii_rw(dev, np->phyaddr,
1338 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1339 return PHY_ERROR;
1340 phy_reserved = mii_rw(dev, np->phyaddr,
1341 PHY_VITESSE_INIT_REG4, MII_READ);
1342 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1343 return PHY_ERROR;
1344 phy_reserved = mii_rw(dev, np->phyaddr,
1345 PHY_VITESSE_INIT_REG3, MII_READ);
1346 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1347 phy_reserved |= PHY_VITESSE_INIT8;
1348 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1349 return PHY_ERROR;
1350 if (mii_rw(dev, np->phyaddr,
1351 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1352 return PHY_ERROR;
1353 if (mii_rw(dev, np->phyaddr,
1354 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1355 return PHY_ERROR;
1356
1357 return 0;
1358}
1359
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360static int phy_init(struct net_device *dev)
1361{
1362 struct fe_priv *np = get_nvpriv(dev);
1363 u8 __iomem *base = get_hwbase(dev);
Joe Perchescd663282010-11-29 07:41:59 +00001364 u32 phyinterface;
1365 u32 mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001367 /* phy errata for E3016 phy */
1368 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1369 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1370 reg &= ~PHY_MARVELL_E3016_INITMASK;
1371 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001372 netdev_info(dev, "%s: phy write to errata reg failed\n",
1373 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001374 return PHY_ERROR;
1375 }
1376 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001377 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001378 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1379 np->phy_rev == PHY_REV_REALTEK_8211B) {
Joe Perchescd663282010-11-29 07:41:59 +00001380 if (init_realtek_8211b(dev, np)) {
1381 netdev_info(dev, "%s: phy init failed\n",
1382 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001383 return PHY_ERROR;
Joe Perchescd663282010-11-29 07:41:59 +00001384 }
Joe Perchesc41d41e2010-11-29 07:41:58 +00001385 } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1386 np->phy_rev == PHY_REV_REALTEK_8211C) {
Joe Perchescd663282010-11-29 07:41:59 +00001387 if (init_realtek_8211c(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001388 netdev_info(dev, "%s: phy init failed\n",
1389 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001390 return PHY_ERROR;
1391 }
Joe Perchescd663282010-11-29 07:41:59 +00001392 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1393 if (init_realtek_8201(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001394 netdev_info(dev, "%s: phy init failed\n",
1395 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001396 return PHY_ERROR;
1397 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001398 }
1399 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 /* set advertise register */
1402 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Joe Perchescd663282010-11-29 07:41:59 +00001403 reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1404 ADVERTISE_100HALF | ADVERTISE_100FULL |
1405 ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001407 netdev_info(dev, "%s: phy write to advertise failed\n",
1408 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 return PHY_ERROR;
1410 }
1411
1412 /* get phy interface type */
1413 phyinterface = readl(base + NvRegPhyInterface);
1414
1415 /* see if gigabit phy */
1416 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1417 if (mii_status & PHY_GIGABIT) {
1418 np->gigabit = PHY_GIGABIT;
Joe Perchescd663282010-11-29 07:41:59 +00001419 mii_control_1000 = mii_rw(dev, np->phyaddr,
1420 MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 mii_control_1000 &= ~ADVERTISE_1000HALF;
1422 if (phyinterface & PHY_RGMII)
1423 mii_control_1000 |= ADVERTISE_1000FULL;
1424 else
1425 mii_control_1000 &= ~ADVERTISE_1000FULL;
1426
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001427 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001428 netdev_info(dev, "%s: phy init failed\n",
1429 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 return PHY_ERROR;
1431 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001432 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 np->gigabit = 0;
1434
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001435 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1436 mii_control |= BMCR_ANENABLE;
1437
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001438 if (np->phy_oui == PHY_OUI_REALTEK &&
1439 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1440 np->phy_rev == PHY_REV_REALTEK_8211C) {
1441 /* start autoneg since we already performed hw reset above */
1442 mii_control |= BMCR_ANRESTART;
1443 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001444 netdev_info(dev, "%s: phy init failed\n",
1445 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001446 return PHY_ERROR;
1447 }
1448 } else {
1449 /* reset the phy
1450 * (certain phys need bmcr to be setup with reset)
1451 */
1452 if (phy_reset(dev, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001453 netdev_info(dev, "%s: phy reset failed\n",
1454 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001455 return PHY_ERROR;
1456 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 }
1458
1459 /* phy vendor specific configuration */
Joe Perchescd663282010-11-29 07:41:59 +00001460 if ((np->phy_oui == PHY_OUI_CICADA)) {
1461 if (init_cicada(dev, np, phyinterface)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001462 netdev_info(dev, "%s: phy init failed\n",
1463 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 return PHY_ERROR;
1465 }
Joe Perchescd663282010-11-29 07:41:59 +00001466 } else if (np->phy_oui == PHY_OUI_VITESSE) {
1467 if (init_vitesse(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001468 netdev_info(dev, "%s: phy init failed\n",
1469 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 return PHY_ERROR;
1471 }
Joe Perchescd663282010-11-29 07:41:59 +00001472 } else if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001473 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1474 np->phy_rev == PHY_REV_REALTEK_8211B) {
1475 /* reset could have cleared these out, set them back */
Joe Perchescd663282010-11-29 07:41:59 +00001476 if (init_realtek_8211b(dev, np)) {
1477 netdev_info(dev, "%s: phy init failed\n",
1478 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001479 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001480 }
Joe Perchescd663282010-11-29 07:41:59 +00001481 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1482 if (init_realtek_8201(dev, np) ||
1483 init_realtek_8201_cross(dev, np)) {
1484 netdev_info(dev, "%s: phy init failed\n",
1485 pci_name(np->pci_dev));
1486 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001487 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001488 }
1489 }
1490
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001491 /* some phys clear out pause advertisement on reset, set it back */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001492 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
Ed Swierkcb52deb2008-12-01 12:24:43 +00001494 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001496 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001497 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001498 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001499 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
1502 return 0;
1503}
1504
1505static void nv_start_rx(struct net_device *dev)
1506{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001507 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001509 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001512 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1513 rx_ctrl &= ~NVREG_RCVCTL_START;
1514 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 pci_push(base);
1516 }
1517 writel(np->linkspeed, base + NvRegLinkSpeed);
1518 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001519 rx_ctrl |= NVREG_RCVCTL_START;
1520 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001521 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1522 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 pci_push(base);
1524}
1525
1526static void nv_stop_rx(struct net_device *dev)
1527{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001528 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001530 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001532 if (!np->mac_in_use)
1533 rx_ctrl &= ~NVREG_RCVCTL_START;
1534 else
1535 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1536 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001537 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1538 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001539 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1540 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
1542 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001543 if (!np->mac_in_use)
1544 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545}
1546
1547static void nv_start_tx(struct net_device *dev)
1548{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001549 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001551 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001553 tx_ctrl |= NVREG_XMITCTL_START;
1554 if (np->mac_in_use)
1555 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1556 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 pci_push(base);
1558}
1559
1560static void nv_stop_tx(struct net_device *dev)
1561{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001562 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001564 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001566 if (!np->mac_in_use)
1567 tx_ctrl &= ~NVREG_XMITCTL_START;
1568 else
1569 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1570 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001571 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1572 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001573 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1574 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
1576 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001577 if (!np->mac_in_use)
1578 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1579 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580}
1581
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001582static void nv_start_rxtx(struct net_device *dev)
1583{
1584 nv_start_rx(dev);
1585 nv_start_tx(dev);
1586}
1587
1588static void nv_stop_rxtx(struct net_device *dev)
1589{
1590 nv_stop_rx(dev);
1591 nv_stop_tx(dev);
1592}
1593
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594static void nv_txrx_reset(struct net_device *dev)
1595{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001596 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 u8 __iomem *base = get_hwbase(dev);
1598
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001599 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 pci_push(base);
1601 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001602 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 pci_push(base);
1604}
1605
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001606static void nv_mac_reset(struct net_device *dev)
1607{
1608 struct fe_priv *np = netdev_priv(dev);
1609 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001610 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001611
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001612 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1613 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001614
1615 /* save registers since they will be cleared on reset */
1616 temp1 = readl(base + NvRegMacAddrA);
1617 temp2 = readl(base + NvRegMacAddrB);
1618 temp3 = readl(base + NvRegTransmitPoll);
1619
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001620 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1621 pci_push(base);
1622 udelay(NV_MAC_RESET_DELAY);
1623 writel(0, base + NvRegMacReset);
1624 pci_push(base);
1625 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001626
1627 /* restore saved registers */
1628 writel(temp1, base + NvRegMacAddrA);
1629 writel(temp2, base + NvRegMacAddrB);
1630 writel(temp3, base + NvRegTransmitPoll);
1631
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001632 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1633 pci_push(base);
1634}
1635
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001636static void nv_get_hw_stats(struct net_device *dev)
1637{
1638 struct fe_priv *np = netdev_priv(dev);
1639 u8 __iomem *base = get_hwbase(dev);
1640
1641 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1642 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1643 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1644 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1645 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1646 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1647 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1648 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1649 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1650 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1651 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1652 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1653 np->estats.rx_runt += readl(base + NvRegRxRunt);
1654 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1655 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1656 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1657 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1658 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1659 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1660 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1661 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1662 np->estats.rx_packets =
1663 np->estats.rx_unicast +
1664 np->estats.rx_multicast +
1665 np->estats.rx_broadcast;
1666 np->estats.rx_errors_total =
1667 np->estats.rx_crc_errors +
1668 np->estats.rx_over_errors +
1669 np->estats.rx_frame_error +
1670 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1671 np->estats.rx_late_collision +
1672 np->estats.rx_runt +
1673 np->estats.rx_frame_too_long;
1674 np->estats.tx_errors_total =
1675 np->estats.tx_late_collision +
1676 np->estats.tx_fifo_errors +
1677 np->estats.tx_carrier_errors +
1678 np->estats.tx_excess_deferral +
1679 np->estats.tx_retry_error;
1680
1681 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1682 np->estats.tx_deferral += readl(base + NvRegTxDef);
1683 np->estats.tx_packets += readl(base + NvRegTxFrame);
1684 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1685 np->estats.tx_pause += readl(base + NvRegTxPause);
1686 np->estats.rx_pause += readl(base + NvRegRxPause);
1687 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1688 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001689
1690 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1691 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1692 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1693 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1694 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001695}
1696
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697/*
1698 * nv_get_stats: dev->get_stats function
1699 * Get latest stats value from the nic.
1700 * Called with read_lock(&dev_base_lock) held for read -
1701 * only synchronized against unregister_netdevice.
1702 */
1703static struct net_device_stats *nv_get_stats(struct net_device *dev)
1704{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001705 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706
Ayaz Abdulla21828162007-01-23 12:27:21 -05001707 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001708 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001709 nv_get_hw_stats(dev);
1710
1711 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001712 dev->stats.tx_bytes = np->estats.tx_bytes;
1713 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1714 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1715 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1716 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1717 dev->stats.rx_errors = np->estats.rx_errors_total;
1718 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001719 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001720
1721 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722}
1723
1724/*
1725 * nv_alloc_rx: fill rx ring entries.
1726 * Return 1 if the allocations for the skbs failed and the
1727 * rx engine is without Available descriptors
1728 */
1729static int nv_alloc_rx(struct net_device *dev)
1730{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001731 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001732 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001734 less_rx = np->get_rx.orig;
1735 if (less_rx-- == np->first_rx.orig)
1736 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001737
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001738 while (np->put_rx.orig != less_rx) {
1739 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001740 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001741 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001742 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1743 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001744 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001745 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001746 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001747 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1748 wmb();
1749 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001750 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001751 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001752 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001753 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001754 } else
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001755 return 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001756 }
1757 return 0;
1758}
1759
1760static int nv_alloc_rx_optimized(struct net_device *dev)
1761{
1762 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001763 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001764
1765 less_rx = np->get_rx.ex;
1766 if (less_rx-- == np->first_rx.ex)
1767 less_rx = np->last_rx.ex;
1768
1769 while (np->put_rx.ex != less_rx) {
1770 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1771 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001772 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001773 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1774 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001775 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001776 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001777 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001778 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1779 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001780 wmb();
1781 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001782 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001783 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001784 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001785 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001786 } else
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001787 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 return 0;
1790}
1791
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001792/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001793static void nv_do_rx_refill(unsigned long data)
1794{
1795 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001796 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001797
1798 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001799 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001800}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001802static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001803{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001804 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001805 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001806
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001807 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001808
1809 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001810 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1811 else
1812 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1813 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1814 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001815
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001816 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001817 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001818 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001819 np->rx_ring.orig[i].buf = 0;
1820 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001821 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001822 np->rx_ring.ex[i].txvlan = 0;
1823 np->rx_ring.ex[i].bufhigh = 0;
1824 np->rx_ring.ex[i].buflow = 0;
1825 }
1826 np->rx_skb[i].skb = NULL;
1827 np->rx_skb[i].dma = 0;
1828 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001829}
1830
1831static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001833 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001835
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001836 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001837
1838 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001839 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1840 else
1841 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1842 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1843 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001844 np->tx_pkts_in_progress = 0;
1845 np->tx_change_owner = NULL;
1846 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001847 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001849 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001850 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001851 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001852 np->tx_ring.orig[i].buf = 0;
1853 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001854 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001855 np->tx_ring.ex[i].txvlan = 0;
1856 np->tx_ring.ex[i].bufhigh = 0;
1857 np->tx_ring.ex[i].buflow = 0;
1858 }
1859 np->tx_skb[i].skb = NULL;
1860 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001861 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001862 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001863 np->tx_skb[i].first_tx_desc = NULL;
1864 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001865 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001866}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867
Manfred Sprauld81c0982005-07-31 18:20:30 +02001868static int nv_init_ring(struct net_device *dev)
1869{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001870 struct fe_priv *np = netdev_priv(dev);
1871
Manfred Sprauld81c0982005-07-31 18:20:30 +02001872 nv_init_tx(dev);
1873 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001874
1875 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001876 return nv_alloc_rx(dev);
1877 else
1878 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879}
1880
Eric Dumazet73a37072009-06-17 21:17:59 +00001881static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001882{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001883 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001884 if (tx_skb->dma_single)
1885 pci_unmap_single(np->pci_dev, tx_skb->dma,
1886 tx_skb->dma_len,
1887 PCI_DMA_TODEVICE);
1888 else
1889 pci_unmap_page(np->pci_dev, tx_skb->dma,
1890 tx_skb->dma_len,
1891 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001892 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001893 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001894}
1895
1896static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1897{
1898 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001899 if (tx_skb->skb) {
1900 dev_kfree_skb_any(tx_skb->skb);
1901 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001902 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001903 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001904 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001905}
1906
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907static void nv_drain_tx(struct net_device *dev)
1908{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001909 struct fe_priv *np = netdev_priv(dev);
1910 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001911
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001912 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001913 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001914 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001915 np->tx_ring.orig[i].buf = 0;
1916 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001917 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001918 np->tx_ring.ex[i].txvlan = 0;
1919 np->tx_ring.ex[i].bufhigh = 0;
1920 np->tx_ring.ex[i].buflow = 0;
1921 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001922 if (nv_release_txskb(np, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001923 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001924 np->tx_skb[i].dma = 0;
1925 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001926 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001927 np->tx_skb[i].first_tx_desc = NULL;
1928 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001930 np->tx_pkts_in_progress = 0;
1931 np->tx_change_owner = NULL;
1932 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933}
1934
1935static void nv_drain_rx(struct net_device *dev)
1936{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001937 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001939
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001940 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001941 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001942 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001943 np->rx_ring.orig[i].buf = 0;
1944 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001945 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001946 np->rx_ring.ex[i].txvlan = 0;
1947 np->rx_ring.ex[i].bufhigh = 0;
1948 np->rx_ring.ex[i].buflow = 0;
1949 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001951 if (np->rx_skb[i].skb) {
1952 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001953 (skb_end_pointer(np->rx_skb[i].skb) -
1954 np->rx_skb[i].skb->data),
1955 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001956 dev_kfree_skb(np->rx_skb[i].skb);
1957 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 }
1959 }
1960}
1961
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001962static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963{
1964 nv_drain_tx(dev);
1965 nv_drain_rx(dev);
1966}
1967
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001968static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1969{
1970 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1971}
1972
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001973static void nv_legacybackoff_reseed(struct net_device *dev)
1974{
1975 u8 __iomem *base = get_hwbase(dev);
1976 u32 reg;
1977 u32 low;
1978 int tx_status = 0;
1979
1980 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
1981 get_random_bytes(&low, sizeof(low));
1982 reg |= low & NVREG_SLOTTIME_MASK;
1983
1984 /* Need to stop tx before change takes effect.
1985 * Caller has already gained np->lock.
1986 */
1987 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
1988 if (tx_status)
1989 nv_stop_tx(dev);
1990 nv_stop_rx(dev);
1991 writel(reg, base + NvRegSlotTime);
1992 if (tx_status)
1993 nv_start_tx(dev);
1994 nv_start_rx(dev);
1995}
1996
1997/* Gear Backoff Seeds */
1998#define BACKOFF_SEEDSET_ROWS 8
1999#define BACKOFF_SEEDSET_LFSRS 15
2000
2001/* Known Good seed sets */
2002static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002003 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2004 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2005 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2006 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2007 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2008 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2009 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2010 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002011
2012static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002013 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2014 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2015 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2016 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2017 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2018 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2019 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2020 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002021
2022static void nv_gear_backoff_reseed(struct net_device *dev)
2023{
2024 u8 __iomem *base = get_hwbase(dev);
2025 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2026 u32 temp, seedset, combinedSeed;
2027 int i;
2028
2029 /* Setup seed for free running LFSR */
2030 /* We are going to read the time stamp counter 3 times
2031 and swizzle bits around to increase randomness */
2032 get_random_bytes(&miniseed1, sizeof(miniseed1));
2033 miniseed1 &= 0x0fff;
2034 if (miniseed1 == 0)
2035 miniseed1 = 0xabc;
2036
2037 get_random_bytes(&miniseed2, sizeof(miniseed2));
2038 miniseed2 &= 0x0fff;
2039 if (miniseed2 == 0)
2040 miniseed2 = 0xabc;
2041 miniseed2_reversed =
2042 ((miniseed2 & 0xF00) >> 8) |
2043 (miniseed2 & 0x0F0) |
2044 ((miniseed2 & 0x00F) << 8);
2045
2046 get_random_bytes(&miniseed3, sizeof(miniseed3));
2047 miniseed3 &= 0x0fff;
2048 if (miniseed3 == 0)
2049 miniseed3 = 0xabc;
2050 miniseed3_reversed =
2051 ((miniseed3 & 0xF00) >> 8) |
2052 (miniseed3 & 0x0F0) |
2053 ((miniseed3 & 0x00F) << 8);
2054
2055 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2056 (miniseed2 ^ miniseed3_reversed);
2057
2058 /* Seeds can not be zero */
2059 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2060 combinedSeed |= 0x08;
2061 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2062 combinedSeed |= 0x8000;
2063
2064 /* No need to disable tx here */
2065 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2066 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2067 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002068 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002069
Szymon Janc78aea4f2010-11-27 08:39:43 +00002070 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002071 get_random_bytes(&seedset, sizeof(seedset));
2072 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002073 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002074 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2075 temp |= main_seedset[seedset][i-1] & 0x3ff;
2076 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2077 writel(temp, base + NvRegBackOffControl);
2078 }
2079}
2080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081/*
2082 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002083 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002085static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002087 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002088 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002089 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2090 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002091 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002092 u32 offset = 0;
2093 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002094 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002095 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002096 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002097 struct ring_desc *put_tx;
2098 struct ring_desc *start_tx;
2099 struct ring_desc *prev_tx;
2100 struct nv_skb_map *prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002101 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002102
2103 /* add fragments to entries count */
2104 for (i = 0; i < fragments; i++) {
2105 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2106 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2107 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002109 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002110 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002111 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002112 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002113 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002114 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002115 return NETDEV_TX_BUSY;
2116 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002117 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002118
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002119 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002120
Ayaz Abdullafa454592006-01-05 22:45:45 -08002121 /* setup the header buffer */
2122 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002123 prev_tx = put_tx;
2124 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002125 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002126 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002127 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002128 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002129 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002130 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2131 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002132
Ayaz Abdullafa454592006-01-05 22:45:45 -08002133 tx_flags = np->tx_flags;
2134 offset += bcnt;
2135 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002136 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002137 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002138 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002139 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002140 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002141
2142 /* setup the fragments */
2143 for (i = 0; i < fragments; i++) {
2144 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2145 u32 size = frag->size;
2146 offset = 0;
2147
2148 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002149 prev_tx = put_tx;
2150 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002151 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002152 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2153 PCI_DMA_TODEVICE);
2154 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002155 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002156 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2157 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002158
Ayaz Abdullafa454592006-01-05 22:45:45 -08002159 offset += bcnt;
2160 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002161 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002162 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002163 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002164 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002165 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002166 }
2167
Ayaz Abdullafa454592006-01-05 22:45:45 -08002168 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002169 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002170
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002171 /* save skb in this slot's context area */
2172 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002173
Herbert Xu89114af2006-07-08 13:34:32 -07002174 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002175 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002176 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002177 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002178 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002179
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002180 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002181
Ayaz Abdullafa454592006-01-05 22:45:45 -08002182 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002183 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2184 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002185
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002186 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002187
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002188 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002189 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190}
2191
Stephen Hemminger613573252009-08-31 19:50:58 +00002192static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2193 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002194{
2195 struct fe_priv *np = netdev_priv(dev);
2196 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002197 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002198 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2199 unsigned int i;
2200 u32 offset = 0;
2201 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002202 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002203 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2204 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002205 struct ring_desc_ex *put_tx;
2206 struct ring_desc_ex *start_tx;
2207 struct ring_desc_ex *prev_tx;
2208 struct nv_skb_map *prev_tx_ctx;
2209 struct nv_skb_map *start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002210 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002211
2212 /* add fragments to entries count */
2213 for (i = 0; i < fragments; i++) {
2214 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2215 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2216 }
2217
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002218 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002219 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002220 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002221 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002222 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002223 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002224 return NETDEV_TX_BUSY;
2225 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002226 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002227
2228 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002229 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002230
2231 /* setup the header buffer */
2232 do {
2233 prev_tx = put_tx;
2234 prev_tx_ctx = np->put_tx_ctx;
2235 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2236 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2237 PCI_DMA_TODEVICE);
2238 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002239 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002240 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2241 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002242 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002243
2244 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002245 offset += bcnt;
2246 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002247 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002248 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002249 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002250 np->put_tx_ctx = np->first_tx_ctx;
2251 } while (size);
2252
2253 /* setup the fragments */
2254 for (i = 0; i < fragments; i++) {
2255 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2256 u32 size = frag->size;
2257 offset = 0;
2258
2259 do {
2260 prev_tx = put_tx;
2261 prev_tx_ctx = np->put_tx_ctx;
2262 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2263 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2264 PCI_DMA_TODEVICE);
2265 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002266 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002267 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2268 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002269 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002270
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002271 offset += bcnt;
2272 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002273 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002274 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002275 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002276 np->put_tx_ctx = np->first_tx_ctx;
2277 } while (size);
2278 }
2279
2280 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002281 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002282
2283 /* save skb in this slot's context area */
2284 prev_tx_ctx->skb = skb;
2285
2286 if (skb_is_gso(skb))
2287 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2288 else
2289 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2290 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2291
2292 /* vlan tag */
Jesse Grosseab6d182010-10-20 13:56:03 +00002293 if (vlan_tx_tag_present(skb))
2294 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2295 vlan_tx_tag_get(skb));
2296 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002297 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002298
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002299 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002300
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002301 if (np->tx_limit) {
2302 /* Limit the number of outstanding tx. Setup all fragments, but
2303 * do not set the VALID bit on the first descriptor. Save a pointer
2304 * to that descriptor and also for next skb_map element.
2305 */
2306
2307 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2308 if (!np->tx_change_owner)
2309 np->tx_change_owner = start_tx_ctx;
2310
2311 /* remove VALID bit */
2312 tx_flags &= ~NV_TX2_VALID;
2313 start_tx_ctx->first_tx_desc = start_tx;
2314 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2315 np->tx_end_flip = np->put_tx_ctx;
2316 } else {
2317 np->tx_pkts_in_progress++;
2318 }
2319 }
2320
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002321 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002322 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2323 np->put_tx.ex = put_tx;
2324
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002325 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002326
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002327 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002328 return NETDEV_TX_OK;
2329}
2330
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002331static inline void nv_tx_flip_ownership(struct net_device *dev)
2332{
2333 struct fe_priv *np = netdev_priv(dev);
2334
2335 np->tx_pkts_in_progress--;
2336 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002337 np->tx_change_owner->first_tx_desc->flaglen |=
2338 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002339 np->tx_pkts_in_progress++;
2340
2341 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2342 if (np->tx_change_owner == np->tx_end_flip)
2343 np->tx_change_owner = NULL;
2344
2345 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2346 }
2347}
2348
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349/*
2350 * nv_tx_done: check for completed packets, release the skbs.
2351 *
2352 * Caller must own np->lock.
2353 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002354static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002356 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002357 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002358 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002359 struct ring_desc *orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002361 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002362 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2363 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364
Eric Dumazet73a37072009-06-17 21:17:59 +00002365 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002366
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002368 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002369 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002370 if (flags & NV_TX_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002371 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002372 if (flags & NV_TX_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002373 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002374 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2375 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002376 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002377 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002378 dev->stats.tx_packets++;
2379 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002380 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002381 dev_kfree_skb_any(np->get_tx_ctx->skb);
2382 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002383 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384 }
2385 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002386 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002387 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002388 if (flags & NV_TX2_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002389 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002390 if (flags & NV_TX2_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002391 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002392 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2393 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002394 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002395 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002396 dev->stats.tx_packets++;
2397 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002398 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002399 dev_kfree_skb_any(np->get_tx_ctx->skb);
2400 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002401 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 }
2403 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002404 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002405 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002406 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002407 np->get_tx_ctx = np->first_tx_ctx;
2408 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002409 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002410 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002411 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002412 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002413 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002414}
2415
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002416static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002417{
2418 struct fe_priv *np = netdev_priv(dev);
2419 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002420 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002421 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002422
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002423 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002424 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002425 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002426
Eric Dumazet73a37072009-06-17 21:17:59 +00002427 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002428
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002429 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002430 if (!(flags & NV_TX2_ERROR))
Jeff Garzik8148ff42007-10-16 20:56:09 -04002431 dev->stats.tx_packets++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002432 else {
2433 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2434 if (np->driver_data & DEV_HAS_GEAR_MODE)
2435 nv_gear_backoff_reseed(dev);
2436 else
2437 nv_legacybackoff_reseed(dev);
2438 }
2439 }
2440
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002441 dev_kfree_skb_any(np->get_tx_ctx->skb);
2442 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002443 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002444
Szymon Janc78aea4f2010-11-27 08:39:43 +00002445 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002446 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002447 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002448 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002449 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002450 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002451 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002453 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002454 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002456 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002457 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458}
2459
2460/*
2461 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002462 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 */
2464static void nv_tx_timeout(struct net_device *dev)
2465{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002466 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05002468 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002469 union ring_type put_tx;
2470 int saved_tx_limit;
Joe Perches294a5542010-11-29 07:41:56 +00002471 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05002473 if (np->msi_flags & NV_MSI_X_ENABLED)
2474 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2475 else
2476 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2477
Joe Perches1d397f32010-11-29 07:41:57 +00002478 netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479
Joe Perches1d397f32010-11-29 07:41:57 +00002480 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2481 netdev_info(dev, "Dumping tx registers\n");
Joe Perches294a5542010-11-29 07:41:56 +00002482 for (i = 0; i <= np->register_size; i += 32) {
Joe Perches1d397f32010-11-29 07:41:57 +00002483 netdev_info(dev,
2484 "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2485 i,
2486 readl(base + i + 0), readl(base + i + 4),
2487 readl(base + i + 8), readl(base + i + 12),
2488 readl(base + i + 16), readl(base + i + 20),
2489 readl(base + i + 24), readl(base + i + 28));
Joe Perches294a5542010-11-29 07:41:56 +00002490 }
Joe Perches1d397f32010-11-29 07:41:57 +00002491 netdev_info(dev, "Dumping tx ring\n");
Joe Perches294a5542010-11-29 07:41:56 +00002492 for (i = 0; i < np->tx_ring_size; i += 4) {
2493 if (!nv_optimized(np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00002494 netdev_info(dev,
2495 "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
2496 i,
2497 le32_to_cpu(np->tx_ring.orig[i].buf),
2498 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2499 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2500 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2501 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2502 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2503 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2504 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Joe Perches294a5542010-11-29 07:41:56 +00002505 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00002506 netdev_info(dev,
2507 "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
2508 i,
2509 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2510 le32_to_cpu(np->tx_ring.ex[i].buflow),
2511 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2512 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2513 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2514 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2515 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2516 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2517 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2518 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2519 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2520 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulc2dba062005-07-31 18:29:47 +02002521 }
2522 }
2523
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524 spin_lock_irq(&np->lock);
2525
2526 /* 1) stop tx engine */
2527 nv_stop_tx(dev);
2528
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002529 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2530 saved_tx_limit = np->tx_limit;
2531 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2532 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002533 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002534 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002535 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002536 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002538 /* save current HW position */
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002539 if (np->tx_change_owner)
2540 put_tx.ex = np->tx_change_owner->first_tx_desc;
2541 else
2542 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002544 /* 3) clear all tx state */
2545 nv_drain_tx(dev);
2546 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002547
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002548 /* 4) restore state to current HW position */
2549 np->get_tx = np->put_tx = put_tx;
2550 np->tx_limit = saved_tx_limit;
2551
2552 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002554 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555 spin_unlock_irq(&np->lock);
2556}
2557
Manfred Spraul22c6d142005-04-19 21:17:09 +02002558/*
2559 * Called when the nic notices a mismatch between the actual data len on the
2560 * wire and the len indicated in the 802 header
2561 */
2562static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2563{
2564 int hdrlen; /* length of the 802 header */
2565 int protolen; /* length as stored in the proto field */
2566
2567 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002568 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2569 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002570 hdrlen = VLAN_HLEN;
2571 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002572 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002573 hdrlen = ETH_HLEN;
2574 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002575 if (protolen > ETH_DATA_LEN)
2576 return datalen; /* Value in proto field not a len, no checks possible */
2577
2578 protolen += hdrlen;
2579 /* consistency checks: */
2580 if (datalen > ETH_ZLEN) {
2581 if (datalen >= protolen) {
2582 /* more data on wire than in 802 header, trim of
2583 * additional data.
2584 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002585 return protolen;
2586 } else {
2587 /* less data on wire than mentioned in header.
2588 * Discard the packet.
2589 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002590 return -1;
2591 }
2592 } else {
2593 /* short packet. Accept only if 802 values are also short */
2594 if (protolen > ETH_ZLEN) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002595 return -1;
2596 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002597 return datalen;
2598 }
2599}
2600
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002601static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002603 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002604 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002605 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002606 struct sk_buff *skb;
2607 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002608
Szymon Janc78aea4f2010-11-27 08:39:43 +00002609 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002610 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002611 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613 /*
2614 * the packet is for us - immediately tear down the pci mapping.
2615 * TODO: check if a prefetch of the first cacheline improves
2616 * the performance.
2617 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002618 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2619 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002621 skb = np->get_rx_ctx->skb;
2622 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002623
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624 /* look at what we actually got: */
2625 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002626 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2627 len = flags & LEN_MASK_V1;
2628 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002629 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002630 len = nv_getlen(dev, skb->data, len);
2631 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002632 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002633 dev_kfree_skb(skb);
2634 goto next_pkt;
2635 }
2636 }
2637 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002638 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002639 if (flags & NV_RX_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002640 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002641 }
2642 /* the rest are hard errors */
2643 else {
2644 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002645 dev->stats.rx_missed_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002646 if (flags & NV_RX_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002647 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002648 if (flags & NV_RX_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002649 dev->stats.rx_over_errors++;
2650 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002651 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002652 goto next_pkt;
2653 }
2654 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002655 } else {
2656 dev_kfree_skb(skb);
2657 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002658 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002660 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2661 len = flags & LEN_MASK_V2;
2662 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002663 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002664 len = nv_getlen(dev, skb->data, len);
2665 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002666 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002667 dev_kfree_skb(skb);
2668 goto next_pkt;
2669 }
2670 }
2671 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002672 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002673 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002674 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002675 }
2676 /* the rest are hard errors */
2677 else {
2678 if (flags & NV_RX2_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002679 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002680 if (flags & NV_RX2_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002681 dev->stats.rx_over_errors++;
2682 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002683 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002684 goto next_pkt;
2685 }
2686 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002687 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2688 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002689 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002690 } else {
2691 dev_kfree_skb(skb);
2692 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693 }
2694 }
2695 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696 skb_put(skb, len);
2697 skb->protocol = eth_type_trans(skb, dev);
Tom Herbert53f224c2010-05-03 19:08:45 +00002698 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002699 dev->stats.rx_packets++;
2700 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002702 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002703 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002704 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002705 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002706
2707 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002708 }
2709
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002710 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002711}
2712
2713static int nv_rx_process_optimized(struct net_device *dev, int limit)
2714{
2715 struct fe_priv *np = netdev_priv(dev);
2716 u32 flags;
2717 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002718 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002719 struct sk_buff *skb;
2720 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002721
Szymon Janc78aea4f2010-11-27 08:39:43 +00002722 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002723 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002724 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002725
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002726 /*
2727 * the packet is for us - immediately tear down the pci mapping.
2728 * TODO: check if a prefetch of the first cacheline improves
2729 * the performance.
2730 */
2731 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2732 np->get_rx_ctx->dma_len,
2733 PCI_DMA_FROMDEVICE);
2734 skb = np->get_rx_ctx->skb;
2735 np->get_rx_ctx->skb = NULL;
2736
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002737 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002738 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2739 len = flags & LEN_MASK_V2;
2740 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002741 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002742 len = nv_getlen(dev, skb->data, len);
2743 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002744 dev_kfree_skb(skb);
2745 goto next_pkt;
2746 }
2747 }
2748 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002749 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002750 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002751 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002752 }
2753 /* the rest are hard errors */
2754 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002755 dev_kfree_skb(skb);
2756 goto next_pkt;
2757 }
2758 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002759
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002760 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2761 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002762 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002763
2764 /* got a valid packet - forward it to the network core */
2765 skb_put(skb, len);
2766 skb->protocol = eth_type_trans(skb, dev);
2767 prefetch(skb->data);
2768
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002769 if (likely(!np->vlangrp)) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002770 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002771 } else {
2772 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2773 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002774 vlan_gro_receive(&np->napi, np->vlangrp,
2775 vlanflags & NV_RX3_VLAN_TAG_MASK, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002776 } else {
Tom Herbert53f224c2010-05-03 19:08:45 +00002777 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002778 }
2779 }
2780
Jeff Garzik8148ff42007-10-16 20:56:09 -04002781 dev->stats.rx_packets++;
2782 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002783 } else {
2784 dev_kfree_skb(skb);
2785 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002786next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002787 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002788 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002789 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002790 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002791
2792 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002794
Ingo Molnarc1b71512007-10-17 12:18:23 +02002795 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796}
2797
Manfred Sprauld81c0982005-07-31 18:20:30 +02002798static void set_bufsize(struct net_device *dev)
2799{
2800 struct fe_priv *np = netdev_priv(dev);
2801
2802 if (dev->mtu <= ETH_DATA_LEN)
2803 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2804 else
2805 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2806}
2807
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808/*
2809 * nv_change_mtu: dev->change_mtu function
2810 * Called with dev_base_lock held for read.
2811 */
2812static int nv_change_mtu(struct net_device *dev, int new_mtu)
2813{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002814 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002815 int old_mtu;
2816
2817 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002819
2820 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002822
2823 /* return early if the buffer sizes will not change */
2824 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2825 return 0;
2826 if (old_mtu == new_mtu)
2827 return 0;
2828
2829 /* synchronized against open : rtnl_lock() held by caller */
2830 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002831 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002832 /*
2833 * It seems that the nic preloads valid ring entries into an
2834 * internal buffer. The procedure for flushing everything is
2835 * guessed, there is probably a simpler approach.
2836 * Changing the MTU is a rare event, it shouldn't matter.
2837 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002838 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002839 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002840 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002841 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002842 spin_lock(&np->lock);
2843 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002844 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002845 nv_txrx_reset(dev);
2846 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002847 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002848 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002849 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002850 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002851 if (!np->in_shutdown)
2852 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2853 }
2854 /* reinit nic view of the rx queue */
2855 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002856 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002857 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002858 base + NvRegRingSizes);
2859 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002860 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002861 pci_push(base);
2862
2863 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002864 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002865 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002866 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002867 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002868 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002869 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002870 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 return 0;
2872}
2873
Manfred Spraul72b31782005-07-31 18:33:34 +02002874static void nv_copy_mac_to_hw(struct net_device *dev)
2875{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002876 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002877 u32 mac[2];
2878
2879 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2880 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2881 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2882
2883 writel(mac[0], base + NvRegMacAddrA);
2884 writel(mac[1], base + NvRegMacAddrB);
2885}
2886
2887/*
2888 * nv_set_mac_address: dev->set_mac_address function
2889 * Called with rtnl_lock() held.
2890 */
2891static int nv_set_mac_address(struct net_device *dev, void *addr)
2892{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002893 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002894 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02002895
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002896 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002897 return -EADDRNOTAVAIL;
2898
2899 /* synchronized against open : rtnl_lock() held by caller */
2900 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2901
2902 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002903 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002904 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002905 spin_lock_irq(&np->lock);
2906
2907 /* stop rx engine */
2908 nv_stop_rx(dev);
2909
2910 /* set mac address */
2911 nv_copy_mac_to_hw(dev);
2912
2913 /* restart rx engine */
2914 nv_start_rx(dev);
2915 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002916 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002917 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002918 } else {
2919 nv_copy_mac_to_hw(dev);
2920 }
2921 return 0;
2922}
2923
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924/*
2925 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07002926 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927 */
2928static void nv_set_multicast(struct net_device *dev)
2929{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002930 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931 u8 __iomem *base = get_hwbase(dev);
2932 u32 addr[2];
2933 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002934 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935
2936 memset(addr, 0, sizeof(addr));
2937 memset(mask, 0, sizeof(mask));
2938
2939 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002940 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002942 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943
Jiri Pirko48e2f182010-02-22 09:22:26 +00002944 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002945 u32 alwaysOff[2];
2946 u32 alwaysOn[2];
2947
2948 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
2949 if (dev->flags & IFF_ALLMULTI) {
2950 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
2951 } else {
Jiri Pirko22bedad2010-04-01 21:22:57 +00002952 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953
Jiri Pirko22bedad2010-04-01 21:22:57 +00002954 netdev_for_each_mc_addr(ha, dev) {
2955 unsigned char *addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956 u32 a, b;
Jiri Pirko22bedad2010-04-01 21:22:57 +00002957
2958 a = le32_to_cpu(*(__le32 *) addr);
2959 b = le16_to_cpu(*(__le16 *) (&addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002960 alwaysOn[0] &= a;
2961 alwaysOff[0] &= ~a;
2962 alwaysOn[1] &= b;
2963 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964 }
2965 }
2966 addr[0] = alwaysOn[0];
2967 addr[1] = alwaysOn[1];
2968 mask[0] = alwaysOn[0] | alwaysOff[0];
2969 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05002970 } else {
2971 mask[0] = NVREG_MCASTMASKA_NONE;
2972 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973 }
2974 }
2975 addr[0] |= NVREG_MCASTADDRA_FORCE;
2976 pff |= NVREG_PFF_ALWAYS;
2977 spin_lock_irq(&np->lock);
2978 nv_stop_rx(dev);
2979 writel(addr[0], base + NvRegMulticastAddrA);
2980 writel(addr[1], base + NvRegMulticastAddrB);
2981 writel(mask[0], base + NvRegMulticastMaskA);
2982 writel(mask[1], base + NvRegMulticastMaskB);
2983 writel(pff, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002984 nv_start_rx(dev);
2985 spin_unlock_irq(&np->lock);
2986}
2987
Adrian Bunkc7985052006-06-22 12:03:29 +02002988static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002989{
2990 struct fe_priv *np = netdev_priv(dev);
2991 u8 __iomem *base = get_hwbase(dev);
2992
2993 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
2994
2995 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
2996 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
2997 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
2998 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
2999 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3000 } else {
3001 writel(pff, base + NvRegPacketFilterFlags);
3002 }
3003 }
3004 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3005 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3006 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003007 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3008 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3009 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003010 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003011 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003012 /* limit the number of tx pause frames to a default of 8 */
3013 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3014 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003015 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003016 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3017 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3018 } else {
3019 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3020 writel(regmisc, base + NvRegMisc1);
3021 }
3022 }
3023}
3024
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003025/**
3026 * nv_update_linkspeed: Setup the MAC according to the link partner
3027 * @dev: Network device to be configured
3028 *
3029 * The function queries the PHY and checks if there is a link partner.
3030 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3031 * set to 10 MBit HD.
3032 *
3033 * The function returns 0 if there is no link partner and 1 if there is
3034 * a good link partner.
3035 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036static int nv_update_linkspeed(struct net_device *dev)
3037{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003038 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003040 int adv = 0;
3041 int lpa = 0;
3042 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043 int newls = np->linkspeed;
3044 int newdup = np->duplex;
3045 int mii_status;
3046 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003047 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003048 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003049 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003050
3051 /* BMSR_LSTATUS is latched, read it twice:
3052 * we want the current value.
3053 */
3054 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3055 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3056
3057 if (!(mii_status & BMSR_LSTATUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3059 newdup = 0;
3060 retval = 0;
3061 goto set_speed;
3062 }
3063
3064 if (np->autoneg == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003065 if (np->fixed_mode & LPA_100FULL) {
3066 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3067 newdup = 1;
3068 } else if (np->fixed_mode & LPA_100HALF) {
3069 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3070 newdup = 0;
3071 } else if (np->fixed_mode & LPA_10FULL) {
3072 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3073 newdup = 1;
3074 } else {
3075 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3076 newdup = 0;
3077 }
3078 retval = 1;
3079 goto set_speed;
3080 }
3081 /* check auto negotiation is complete */
3082 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3083 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3084 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3085 newdup = 0;
3086 retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003087 goto set_speed;
3088 }
3089
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003090 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3091 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003092
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093 retval = 1;
3094 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003095 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3096 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097
3098 if ((control_1000 & ADVERTISE_1000FULL) &&
3099 (status_1000 & LPA_1000FULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3101 newdup = 1;
3102 goto set_speed;
3103 }
3104 }
3105
Linus Torvalds1da177e2005-04-16 15:20:36 -07003106 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003107 adv_lpa = lpa & adv;
3108 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3110 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003111 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3113 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003114 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003115 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3116 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003117 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003118 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3119 newdup = 0;
3120 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3122 newdup = 0;
3123 }
3124
3125set_speed:
3126 if (np->duplex == newdup && np->linkspeed == newls)
3127 return retval;
3128
Linus Torvalds1da177e2005-04-16 15:20:36 -07003129 np->duplex = newdup;
3130 np->linkspeed = newls;
3131
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003132 /* The transmitter and receiver must be restarted for safe update */
3133 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3134 txrxFlags |= NV_RESTART_TX;
3135 nv_stop_tx(dev);
3136 }
3137 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3138 txrxFlags |= NV_RESTART_RX;
3139 nv_stop_rx(dev);
3140 }
3141
Linus Torvalds1da177e2005-04-16 15:20:36 -07003142 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003143 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003145 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3146 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3147 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003149 phyreg |= NVREG_SLOTTIME_1000_FULL;
3150 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 }
3152
3153 phyreg = readl(base + NvRegPhyInterface);
3154 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3155 if (np->duplex == 0)
3156 phyreg |= PHY_HALF;
3157 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3158 phyreg |= PHY_100;
3159 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3160 phyreg |= PHY_1000;
3161 writel(phyreg, base + NvRegPhyInterface);
3162
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003163 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003164 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003165 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003166 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003167 } else {
3168 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3169 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3170 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3171 else
3172 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3173 } else {
3174 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3175 }
3176 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003177 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003178 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3179 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3180 else
3181 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003182 }
3183 writel(txreg, base + NvRegTxDeferral);
3184
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003185 if (np->desc_ver == DESC_VER_1) {
3186 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3187 } else {
3188 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3189 txreg = NVREG_TX_WM_DESC2_3_1000;
3190 else
3191 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3192 }
3193 writel(txreg, base + NvRegTxWatermark);
3194
Szymon Janc78aea4f2010-11-27 08:39:43 +00003195 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196 base + NvRegMisc1);
3197 pci_push(base);
3198 writel(np->linkspeed, base + NvRegLinkSpeed);
3199 pci_push(base);
3200
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003201 pause_flags = 0;
3202 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003203 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003204 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003205 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3206 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003207
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003208 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003209 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003210 if (lpa_pause & LPA_PAUSE_CAP) {
3211 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3212 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3213 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3214 }
3215 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003216 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003217 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003218 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003219 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003220 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3221 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003222 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3223 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3224 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3225 }
3226 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003227 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003228 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003229 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003230 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003231 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003232 }
3233 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003234 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003235
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003236 if (txrxFlags & NV_RESTART_TX)
3237 nv_start_tx(dev);
3238 if (txrxFlags & NV_RESTART_RX)
3239 nv_start_rx(dev);
3240
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241 return retval;
3242}
3243
3244static void nv_linkchange(struct net_device *dev)
3245{
3246 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003247 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003248 netif_carrier_on(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003249 netdev_info(dev, "link up\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003250 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003251 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003252 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253 } else {
3254 if (netif_carrier_ok(dev)) {
3255 netif_carrier_off(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003256 netdev_info(dev, "link down\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003257 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 nv_stop_rx(dev);
3259 }
3260 }
3261}
3262
3263static void nv_link_irq(struct net_device *dev)
3264{
3265 u8 __iomem *base = get_hwbase(dev);
3266 u32 miistat;
3267
3268 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003269 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270
3271 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3272 nv_linkchange(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273}
3274
Ayaz Abdulla4db0ee12008-06-09 16:51:06 -07003275static void nv_msi_workaround(struct fe_priv *np)
3276{
3277
3278 /* Need to toggle the msi irq mask within the ethernet device,
3279 * otherwise, future interrupts will not be detected.
3280 */
3281 if (np->msi_flags & NV_MSI_ENABLED) {
3282 u8 __iomem *base = np->base;
3283
3284 writel(0, base + NvRegMSIIrqMask);
3285 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3286 }
3287}
3288
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003289static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3290{
3291 struct fe_priv *np = netdev_priv(dev);
3292
3293 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3294 if (total_work > NV_DYNAMIC_THRESHOLD) {
3295 /* transition to poll based interrupts */
3296 np->quiet_count = 0;
3297 if (np->irqmask != NVREG_IRQMASK_CPU) {
3298 np->irqmask = NVREG_IRQMASK_CPU;
3299 return 1;
3300 }
3301 } else {
3302 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3303 np->quiet_count++;
3304 } else {
3305 /* reached a period of low activity, switch
3306 to per tx/rx packet interrupts */
3307 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3308 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3309 return 1;
3310 }
3311 }
3312 }
3313 }
3314 return 0;
3315}
3316
David Howells7d12e782006-10-05 14:55:46 +01003317static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003318{
3319 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003320 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003321 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003322
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003323 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3324 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003325 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003326 } else {
3327 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003328 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003329 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003330 if (!(np->events & np->irqmask))
3331 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003333 nv_msi_workaround(np);
Ayaz Abdulla4db0ee12008-06-09 16:51:06 -07003334
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003335 if (napi_schedule_prep(&np->napi)) {
3336 /*
3337 * Disable further irq's (msix not enabled with napi)
3338 */
3339 writel(0, base + NvRegIrqMask);
3340 __napi_schedule(&np->napi);
3341 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003342
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003343 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344}
3345
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003346/**
3347 * All _optimized functions are used to help increase performance
3348 * (reduce CPU and increase throughput). They use descripter version 3,
3349 * compiler directives, and reduce memory accesses.
3350 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003351static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3352{
3353 struct net_device *dev = (struct net_device *) data;
3354 struct fe_priv *np = netdev_priv(dev);
3355 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003356
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003357 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3358 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003359 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003360 } else {
3361 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003362 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003363 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003364 if (!(np->events & np->irqmask))
3365 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003366
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003367 nv_msi_workaround(np);
Ayaz Abdulla4db0ee12008-06-09 16:51:06 -07003368
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003369 if (napi_schedule_prep(&np->napi)) {
3370 /*
3371 * Disable further irq's (msix not enabled with napi)
3372 */
3373 writel(0, base + NvRegIrqMask);
3374 __napi_schedule(&np->napi);
3375 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003376
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003377 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003378}
3379
David Howells7d12e782006-10-05 14:55:46 +01003380static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003381{
3382 struct net_device *dev = (struct net_device *) data;
3383 struct fe_priv *np = netdev_priv(dev);
3384 u8 __iomem *base = get_hwbase(dev);
3385 u32 events;
3386 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003387 unsigned long flags;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003388
Szymon Janc78aea4f2010-11-27 08:39:43 +00003389 for (i = 0;; i++) {
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003390 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3391 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003392 if (!(events & np->irqmask))
3393 break;
3394
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003395 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003396 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003397 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003398
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003399 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003400 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003401 /* disable interrupts on the nic */
3402 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3403 pci_push(base);
3404
3405 if (!np->in_shutdown) {
3406 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3407 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3408 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003409 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003410 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3411 __func__, i);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003412 break;
3413 }
3414
3415 }
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003416
3417 return IRQ_RETVAL(i);
3418}
3419
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003420static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003421{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003422 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3423 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003424 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003425 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003426 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003427 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003428
stephen hemminger81a2e362010-04-28 08:25:28 +00003429 do {
3430 if (!nv_optimized(np)) {
3431 spin_lock_irqsave(&np->lock, flags);
3432 tx_work += nv_tx_done(dev, np->tx_ring_size);
3433 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003434
Tom Herbertd951f722010-05-05 18:15:21 +00003435 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003436 retcode = nv_alloc_rx(dev);
3437 } else {
3438 spin_lock_irqsave(&np->lock, flags);
3439 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3440 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003441
Tom Herbertd951f722010-05-05 18:15:21 +00003442 rx_count = nv_rx_process_optimized(dev,
3443 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003444 retcode = nv_alloc_rx_optimized(dev);
3445 }
3446 } while (retcode == 0 &&
3447 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003448
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003449 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003450 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003451 if (!np->in_shutdown)
3452 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003453 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003454 }
3455
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003456 nv_change_interrupt_mode(dev, tx_work + rx_work);
3457
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003458 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3459 spin_lock_irqsave(&np->lock, flags);
3460 nv_link_irq(dev);
3461 spin_unlock_irqrestore(&np->lock, flags);
3462 }
3463 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3464 spin_lock_irqsave(&np->lock, flags);
3465 nv_linkchange(dev);
3466 spin_unlock_irqrestore(&np->lock, flags);
3467 np->link_timeout = jiffies + LINK_TIMEOUT;
3468 }
3469 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3470 spin_lock_irqsave(&np->lock, flags);
3471 if (!np->in_shutdown) {
3472 np->nic_poll_irq = np->irqmask;
3473 np->recover_error = 1;
3474 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3475 }
3476 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003477 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003478 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003479 }
3480
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003481 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003482 /* re-enable interrupts
3483 (msix not enabled in napi) */
David S. Miller6c2da9c2009-04-09 01:09:33 -07003484 napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003485
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003486 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003487 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003488 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003489}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003490
David Howells7d12e782006-10-05 14:55:46 +01003491static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003492{
3493 struct net_device *dev = (struct net_device *) data;
3494 struct fe_priv *np = netdev_priv(dev);
3495 u8 __iomem *base = get_hwbase(dev);
3496 u32 events;
3497 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003498 unsigned long flags;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003499
Szymon Janc78aea4f2010-11-27 08:39:43 +00003500 for (i = 0;; i++) {
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003501 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3502 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003503 if (!(events & np->irqmask))
3504 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003505
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003506 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003507 if (unlikely(nv_alloc_rx_optimized(dev))) {
3508 spin_lock_irqsave(&np->lock, flags);
3509 if (!np->in_shutdown)
3510 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3511 spin_unlock_irqrestore(&np->lock, flags);
3512 }
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003513 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003514
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003515 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003516 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003517 /* disable interrupts on the nic */
3518 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3519 pci_push(base);
3520
3521 if (!np->in_shutdown) {
3522 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3523 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3524 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003525 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003526 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3527 __func__, i);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003528 break;
3529 }
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003530 }
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003531
3532 return IRQ_RETVAL(i);
3533}
3534
David Howells7d12e782006-10-05 14:55:46 +01003535static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003536{
3537 struct net_device *dev = (struct net_device *) data;
3538 struct fe_priv *np = netdev_priv(dev);
3539 u8 __iomem *base = get_hwbase(dev);
3540 u32 events;
3541 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003542 unsigned long flags;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003543
Szymon Janc78aea4f2010-11-27 08:39:43 +00003544 for (i = 0;; i++) {
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003545 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3546 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003547 if (!(events & np->irqmask))
3548 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003549
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003550 /* check tx in case we reached max loop limit in tx isr */
3551 spin_lock_irqsave(&np->lock, flags);
3552 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3553 spin_unlock_irqrestore(&np->lock, flags);
3554
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003555 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003556 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003557 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003558 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003559 }
3560 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003561 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003562 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003563 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003564 np->link_timeout = jiffies + LINK_TIMEOUT;
3565 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003566 if (events & NVREG_IRQ_RECOVER_ERROR) {
3567 spin_lock_irq(&np->lock);
3568 /* disable interrupts on the nic */
3569 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3570 pci_push(base);
3571
3572 if (!np->in_shutdown) {
3573 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3574 np->recover_error = 1;
3575 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3576 }
3577 spin_unlock_irq(&np->lock);
3578 break;
3579 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003580 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003581 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003582 /* disable interrupts on the nic */
3583 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3584 pci_push(base);
3585
3586 if (!np->in_shutdown) {
3587 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3588 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3589 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003590 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003591 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3592 __func__, i);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003593 break;
3594 }
3595
3596 }
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003597
3598 return IRQ_RETVAL(i);
3599}
3600
David Howells7d12e782006-10-05 14:55:46 +01003601static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003602{
3603 struct net_device *dev = (struct net_device *) data;
3604 struct fe_priv *np = netdev_priv(dev);
3605 u8 __iomem *base = get_hwbase(dev);
3606 u32 events;
3607
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003608 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3609 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3610 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3611 } else {
3612 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3613 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3614 }
3615 pci_push(base);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003616 if (!(events & NVREG_IRQ_TIMER))
3617 return IRQ_RETVAL(0);
3618
Ayaz Abdulla4db0ee12008-06-09 16:51:06 -07003619 nv_msi_workaround(np);
3620
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003621 spin_lock(&np->lock);
3622 np->intr_test = 1;
3623 spin_unlock(&np->lock);
3624
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003625 return IRQ_RETVAL(1);
3626}
3627
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003628static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3629{
3630 u8 __iomem *base = get_hwbase(dev);
3631 int i;
3632 u32 msixmap = 0;
3633
3634 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3635 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3636 * the remaining 8 interrupts.
3637 */
3638 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003639 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003640 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003641 }
3642 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3643
3644 msixmap = 0;
3645 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003646 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003647 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003648 }
3649 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3650}
3651
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003652static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003653{
3654 struct fe_priv *np = get_nvpriv(dev);
3655 u8 __iomem *base = get_hwbase(dev);
3656 int ret = 1;
3657 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003658 irqreturn_t (*handler)(int foo, void *data);
3659
3660 if (intr_test) {
3661 handler = nv_nic_irq_test;
3662 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003663 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003664 handler = nv_nic_irq_optimized;
3665 else
3666 handler = nv_nic_irq;
3667 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003668
3669 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003670 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003671 np->msi_x_entry[i].entry = i;
Szymon Janc34cf97e2010-11-27 08:39:46 +00003672 ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
3673 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003674 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003675 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003676 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003677 sprintf(np->name_rx, "%s-rx", dev->name);
3678 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003679 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003680 netdev_info(dev,
3681 "request_irq failed for rx %d\n",
3682 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003683 pci_disable_msix(np->pci_dev);
3684 np->msi_flags &= ~NV_MSI_X_ENABLED;
3685 goto out_err;
3686 }
3687 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003688 sprintf(np->name_tx, "%s-tx", dev->name);
3689 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003690 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003691 netdev_info(dev,
3692 "request_irq failed for tx %d\n",
3693 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003694 pci_disable_msix(np->pci_dev);
3695 np->msi_flags &= ~NV_MSI_X_ENABLED;
3696 goto out_free_rx;
3697 }
3698 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003699 sprintf(np->name_other, "%s-other", dev->name);
3700 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003701 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003702 netdev_info(dev,
3703 "request_irq failed for link %d\n",
3704 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003705 pci_disable_msix(np->pci_dev);
3706 np->msi_flags &= ~NV_MSI_X_ENABLED;
3707 goto out_free_tx;
3708 }
3709 /* map interrupts to their respective vector */
3710 writel(0, base + NvRegMSIXMap0);
3711 writel(0, base + NvRegMSIXMap1);
3712 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3713 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3714 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3715 } else {
3716 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003717 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003718 netdev_info(dev,
3719 "request_irq failed %d\n",
3720 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003721 pci_disable_msix(np->pci_dev);
3722 np->msi_flags &= ~NV_MSI_X_ENABLED;
3723 goto out_err;
3724 }
3725
3726 /* map interrupts to vector 0 */
3727 writel(0, base + NvRegMSIXMap0);
3728 writel(0, base + NvRegMSIXMap1);
3729 }
3730 }
3731 }
3732 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00003733 ret = pci_enable_msi(np->pci_dev);
3734 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003735 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003736 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003737 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003738 netdev_info(dev, "request_irq failed %d\n",
3739 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003740 pci_disable_msi(np->pci_dev);
3741 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003742 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003743 goto out_err;
3744 }
3745
3746 /* map interrupts to vector 0 */
3747 writel(0, base + NvRegMSIMap0);
3748 writel(0, base + NvRegMSIMap1);
3749 /* enable msi vector 0 */
3750 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3751 }
3752 }
3753 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003754 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003755 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003756
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003757 }
3758
3759 return 0;
3760out_free_tx:
3761 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3762out_free_rx:
3763 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3764out_err:
3765 return 1;
3766}
3767
3768static void nv_free_irq(struct net_device *dev)
3769{
3770 struct fe_priv *np = get_nvpriv(dev);
3771 int i;
3772
3773 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003774 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003775 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003776 pci_disable_msix(np->pci_dev);
3777 np->msi_flags &= ~NV_MSI_X_ENABLED;
3778 } else {
3779 free_irq(np->pci_dev->irq, dev);
3780 if (np->msi_flags & NV_MSI_ENABLED) {
3781 pci_disable_msi(np->pci_dev);
3782 np->msi_flags &= ~NV_MSI_ENABLED;
3783 }
3784 }
3785}
3786
Linus Torvalds1da177e2005-04-16 15:20:36 -07003787static void nv_do_nic_poll(unsigned long data)
3788{
3789 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003790 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003791 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003792 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003793
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794 /*
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003795 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003796 * reenable interrupts on the nic, we have to do this before calling
3797 * nv_nic_irq because that may decide to do otherwise
3798 */
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003799
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003800 if (!using_multi_irqs(dev)) {
3801 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003802 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003803 else
Manfred Spraula7475902007-10-17 21:52:33 +02003804 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003805 mask = np->irqmask;
3806 } else {
3807 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003808 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003809 mask |= NVREG_IRQ_RX_ALL;
3810 }
3811 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003812 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003813 mask |= NVREG_IRQ_TX_ALL;
3814 }
3815 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003816 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003817 mask |= NVREG_IRQ_OTHER;
3818 }
3819 }
Manfred Spraula7475902007-10-17 21:52:33 +02003820 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3821
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003822 if (np->recover_error) {
3823 np->recover_error = 0;
Joe Perches1d397f32010-11-29 07:41:57 +00003824 netdev_info(dev, "MAC in recoverable error state\n");
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003825 if (netif_running(dev)) {
3826 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003827 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003828 spin_lock(&np->lock);
3829 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003830 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003831 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3832 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003833 nv_txrx_reset(dev);
3834 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003835 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003836 /* reinit driver view of the rx queue */
3837 set_bufsize(dev);
3838 if (nv_init_ring(dev)) {
3839 if (!np->in_shutdown)
3840 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3841 }
3842 /* reinit nic view of the rx queue */
3843 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3844 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003845 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003846 base + NvRegRingSizes);
3847 pci_push(base);
3848 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3849 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003850 /* clear interrupts */
3851 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3852 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3853 else
3854 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003855
3856 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003857 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003858 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003859 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003860 netif_tx_unlock_bh(dev);
3861 }
3862 }
3863
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003864 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003865 pci_push(base);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003866
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003867 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003868 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003869 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05003870 nv_nic_irq_optimized(0, dev);
3871 else
3872 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003873 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003874 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003875 else
Manfred Spraula7475902007-10-17 21:52:33 +02003876 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003877 } else {
3878 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003879 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003880 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003881 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003882 }
3883 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003884 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003885 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003886 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003887 }
3888 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003889 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01003890 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003891 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003892 }
3893 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08003894
Linus Torvalds1da177e2005-04-16 15:20:36 -07003895}
3896
Michal Schmidt2918c352005-05-12 19:42:06 -04003897#ifdef CONFIG_NET_POLL_CONTROLLER
3898static void nv_poll_controller(struct net_device *dev)
3899{
3900 nv_do_nic_poll((unsigned long) dev);
3901}
3902#endif
3903
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003904static void nv_do_stats_poll(unsigned long data)
3905{
3906 struct net_device *dev = (struct net_device *) data;
3907 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003908
Ayaz Abdulla57fff692007-01-23 12:27:00 -05003909 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003910
3911 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00003912 mod_timer(&np->stats_poll,
3913 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003914}
3915
Linus Torvalds1da177e2005-04-16 15:20:36 -07003916static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
3917{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003918 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04003919 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003920 strcpy(info->version, FORCEDETH_VERSION);
3921 strcpy(info->bus_info, pci_name(np->pci_dev));
3922}
3923
3924static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3925{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003926 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003927 wolinfo->supported = WAKE_MAGIC;
3928
3929 spin_lock_irq(&np->lock);
3930 if (np->wolenabled)
3931 wolinfo->wolopts = WAKE_MAGIC;
3932 spin_unlock_irq(&np->lock);
3933}
3934
3935static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3936{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003937 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003938 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003939 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003940
Linus Torvalds1da177e2005-04-16 15:20:36 -07003941 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003943 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003944 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003945 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003946 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003947 if (netif_running(dev)) {
3948 spin_lock_irq(&np->lock);
3949 writel(flags, base + NvRegWakeUpFlags);
3950 spin_unlock_irq(&np->lock);
3951 }
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00003952 device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003953 return 0;
3954}
3955
3956static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3957{
3958 struct fe_priv *np = netdev_priv(dev);
David Decotigny70739492011-04-27 18:32:40 +00003959 u32 speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003960 int adv;
3961
3962 spin_lock_irq(&np->lock);
3963 ecmd->port = PORT_MII;
3964 if (!netif_running(dev)) {
3965 /* We do not track link speed / duplex setting if the
3966 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003967 if (nv_update_linkspeed(dev)) {
3968 if (!netif_carrier_ok(dev))
3969 netif_carrier_on(dev);
3970 } else {
3971 if (netif_carrier_ok(dev))
3972 netif_carrier_off(dev);
3973 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003974 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003975
3976 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003977 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003978 case NVREG_LINKSPEED_10:
David Decotigny70739492011-04-27 18:32:40 +00003979 speed = SPEED_10;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980 break;
3981 case NVREG_LINKSPEED_100:
David Decotigny70739492011-04-27 18:32:40 +00003982 speed = SPEED_100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003983 break;
3984 case NVREG_LINKSPEED_1000:
David Decotigny70739492011-04-27 18:32:40 +00003985 speed = SPEED_1000;
3986 break;
3987 default:
3988 speed = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003990 }
3991 ecmd->duplex = DUPLEX_HALF;
3992 if (np->duplex)
3993 ecmd->duplex = DUPLEX_FULL;
3994 } else {
David Decotigny70739492011-04-27 18:32:40 +00003995 speed = -1;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003996 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003997 }
David Decotigny70739492011-04-27 18:32:40 +00003998 ethtool_cmd_speed_set(ecmd, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003999 ecmd->autoneg = np->autoneg;
4000
4001 ecmd->advertising = ADVERTISED_MII;
4002 if (np->autoneg) {
4003 ecmd->advertising |= ADVERTISED_Autoneg;
4004 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004005 if (adv & ADVERTISE_10HALF)
4006 ecmd->advertising |= ADVERTISED_10baseT_Half;
4007 if (adv & ADVERTISE_10FULL)
4008 ecmd->advertising |= ADVERTISED_10baseT_Full;
4009 if (adv & ADVERTISE_100HALF)
4010 ecmd->advertising |= ADVERTISED_100baseT_Half;
4011 if (adv & ADVERTISE_100FULL)
4012 ecmd->advertising |= ADVERTISED_100baseT_Full;
4013 if (np->gigabit == PHY_GIGABIT) {
4014 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4015 if (adv & ADVERTISE_1000FULL)
4016 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4017 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004019 ecmd->supported = (SUPPORTED_Autoneg |
4020 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4021 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4022 SUPPORTED_MII);
4023 if (np->gigabit == PHY_GIGABIT)
4024 ecmd->supported |= SUPPORTED_1000baseT_Full;
4025
4026 ecmd->phy_address = np->phyaddr;
4027 ecmd->transceiver = XCVR_EXTERNAL;
4028
4029 /* ignore maxtxpkt, maxrxpkt for now */
4030 spin_unlock_irq(&np->lock);
4031 return 0;
4032}
4033
4034static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4035{
4036 struct fe_priv *np = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +00004037 u32 speed = ethtool_cmd_speed(ecmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004038
4039 if (ecmd->port != PORT_MII)
4040 return -EINVAL;
4041 if (ecmd->transceiver != XCVR_EXTERNAL)
4042 return -EINVAL;
4043 if (ecmd->phy_address != np->phyaddr) {
4044 /* TODO: support switching between multiple phys. Should be
4045 * trivial, but not enabled due to lack of test hardware. */
4046 return -EINVAL;
4047 }
4048 if (ecmd->autoneg == AUTONEG_ENABLE) {
4049 u32 mask;
4050
4051 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4052 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4053 if (np->gigabit == PHY_GIGABIT)
4054 mask |= ADVERTISED_1000baseT_Full;
4055
4056 if ((ecmd->advertising & mask) == 0)
4057 return -EINVAL;
4058
4059 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4060 /* Note: autonegotiation disable, speed 1000 intentionally
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004061 * forbidden - no one should need that. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004062
David Decotigny25db0332011-04-27 18:32:39 +00004063 if (speed != SPEED_10 && speed != SPEED_100)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064 return -EINVAL;
4065 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4066 return -EINVAL;
4067 } else {
4068 return -EINVAL;
4069 }
4070
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004071 netif_carrier_off(dev);
4072 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004073 unsigned long flags;
4074
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004075 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004076 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004077 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004078 /* with plain spinlock lockdep complains */
4079 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004080 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004081 /* FIXME:
4082 * this can take some time, and interrupts are disabled
4083 * due to spin_lock_irqsave, but let's hope no daemon
4084 * is going to change the settings very often...
4085 * Worst case:
4086 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4087 * + some minor delays, which is up to a second approximately
4088 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004089 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004090 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004091 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004092 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004093 }
4094
Linus Torvalds1da177e2005-04-16 15:20:36 -07004095 if (ecmd->autoneg == AUTONEG_ENABLE) {
4096 int adv, bmcr;
4097
4098 np->autoneg = 1;
4099
4100 /* advertise only what has been requested */
4101 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004102 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004103 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4104 adv |= ADVERTISE_10HALF;
4105 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004106 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004107 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4108 adv |= ADVERTISE_100HALF;
4109 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004110 adv |= ADVERTISE_100FULL;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004111 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004112 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4113 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4114 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004115 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4116
4117 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004118 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 adv &= ~ADVERTISE_1000FULL;
4120 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4121 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004122 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004123 }
4124
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004125 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004126 netdev_info(dev, "link down\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004127 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004128 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4129 bmcr |= BMCR_ANENABLE;
4130 /* reset the phy in order for settings to stick,
4131 * and cause autoneg to start */
4132 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004133 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004134 return -EINVAL;
4135 }
4136 } else {
4137 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4138 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4139 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004140 } else {
4141 int adv, bmcr;
4142
4143 np->autoneg = 0;
4144
4145 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004146 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
David Decotigny25db0332011-04-27 18:32:39 +00004147 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004148 adv |= ADVERTISE_10HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004149 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004150 adv |= ADVERTISE_10FULL;
David Decotigny25db0332011-04-27 18:32:39 +00004151 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004152 adv |= ADVERTISE_100HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004153 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004154 adv |= ADVERTISE_100FULL;
4155 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004156 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004157 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4158 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4159 }
4160 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4161 adv |= ADVERTISE_PAUSE_ASYM;
4162 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4163 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004164 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4165 np->fixed_mode = adv;
4166
4167 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004168 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004169 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004170 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004171 }
4172
4173 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004174 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4175 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004176 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004177 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004178 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004179 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004180 /* reset the phy in order for forced mode settings to stick */
4181 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004182 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004183 return -EINVAL;
4184 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004185 } else {
4186 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4187 if (netif_running(dev)) {
4188 /* Wait a bit and then reconfigure the nic. */
4189 udelay(10);
4190 nv_linkchange(dev);
4191 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004192 }
4193 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004194
4195 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004196 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004197 nv_enable_irq(dev);
4198 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004199
4200 return 0;
4201}
4202
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004203#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004204
4205static int nv_get_regs_len(struct net_device *dev)
4206{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004207 struct fe_priv *np = netdev_priv(dev);
4208 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004209}
4210
4211static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4212{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004213 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004214 u8 __iomem *base = get_hwbase(dev);
4215 u32 *rbuf = buf;
4216 int i;
4217
4218 regs->version = FORCEDETH_REGS_VER;
4219 spin_lock_irq(&np->lock);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004220 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004221 rbuf[i] = readl(base + i*sizeof(u32));
4222 spin_unlock_irq(&np->lock);
4223}
4224
4225static int nv_nway_reset(struct net_device *dev)
4226{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004227 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004228 int ret;
4229
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004230 if (np->autoneg) {
4231 int bmcr;
4232
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004233 netif_carrier_off(dev);
4234 if (netif_running(dev)) {
4235 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004236 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004237 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004238 spin_lock(&np->lock);
4239 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004240 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004241 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004242 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004243 netif_tx_unlock_bh(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00004244 netdev_info(dev, "link down\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004245 }
4246
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004247 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004248 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4249 bmcr |= BMCR_ANENABLE;
4250 /* reset the phy in order for settings to stick*/
4251 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004252 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004253 return -EINVAL;
4254 }
4255 } else {
4256 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4257 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4258 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004259
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004260 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004261 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004262 nv_enable_irq(dev);
4263 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004264 ret = 0;
4265 } else {
4266 ret = -EINVAL;
4267 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004268
4269 return ret;
4270}
4271
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004272static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4273{
4274 struct fe_priv *np = netdev_priv(dev);
4275
4276 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4277 ring->rx_mini_max_pending = 0;
4278 ring->rx_jumbo_max_pending = 0;
4279 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4280
4281 ring->rx_pending = np->rx_ring_size;
4282 ring->rx_mini_pending = 0;
4283 ring->rx_jumbo_pending = 0;
4284 ring->tx_pending = np->tx_ring_size;
4285}
4286
4287static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4288{
4289 struct fe_priv *np = netdev_priv(dev);
4290 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004291 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004292 dma_addr_t ring_addr;
4293
4294 if (ring->rx_pending < RX_RING_MIN ||
4295 ring->tx_pending < TX_RING_MIN ||
4296 ring->rx_mini_pending != 0 ||
4297 ring->rx_jumbo_pending != 0 ||
4298 (np->desc_ver == DESC_VER_1 &&
4299 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4300 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4301 (np->desc_ver != DESC_VER_1 &&
4302 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4303 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4304 return -EINVAL;
4305 }
4306
4307 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004308 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004309 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4310 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4311 &ring_addr);
4312 } else {
4313 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4314 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4315 &ring_addr);
4316 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004317 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4318 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4319 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004320 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004321 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004322 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004323 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4324 rxtx_ring, ring_addr);
4325 } else {
4326 if (rxtx_ring)
4327 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4328 rxtx_ring, ring_addr);
4329 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004330
4331 kfree(rx_skbuff);
4332 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004333 goto exit;
4334 }
4335
4336 if (netif_running(dev)) {
4337 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004338 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004339 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004340 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004341 spin_lock(&np->lock);
4342 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004343 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004344 nv_txrx_reset(dev);
4345 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004346 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004347 /* delete queues */
4348 free_rings(dev);
4349 }
4350
4351 /* set new values */
4352 np->rx_ring_size = ring->rx_pending;
4353 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004354
4355 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004356 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004357 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4358 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004359 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004360 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4361 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004362 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4363 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004364 np->ring_addr = ring_addr;
4365
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004366 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4367 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004368
4369 if (netif_running(dev)) {
4370 /* reinit driver view of the queues */
4371 set_bufsize(dev);
4372 if (nv_init_ring(dev)) {
4373 if (!np->in_shutdown)
4374 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4375 }
4376
4377 /* reinit nic view of the queues */
4378 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4379 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004380 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004381 base + NvRegRingSizes);
4382 pci_push(base);
4383 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4384 pci_push(base);
4385
4386 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004387 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004388 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004389 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004390 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004391 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004392 nv_enable_irq(dev);
4393 }
4394 return 0;
4395exit:
4396 return -ENOMEM;
4397}
4398
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004399static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4400{
4401 struct fe_priv *np = netdev_priv(dev);
4402
4403 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4404 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4405 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4406}
4407
4408static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4409{
4410 struct fe_priv *np = netdev_priv(dev);
4411 int adv, bmcr;
4412
4413 if ((!np->autoneg && np->duplex == 0) ||
4414 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004415 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004416 return -EINVAL;
4417 }
4418 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004419 netdev_info(dev, "hardware does not support tx pause frames\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004420 return -EINVAL;
4421 }
4422
4423 netif_carrier_off(dev);
4424 if (netif_running(dev)) {
4425 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004426 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004427 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004428 spin_lock(&np->lock);
4429 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004430 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004431 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004432 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004433 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004434 }
4435
4436 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4437 if (pause->rx_pause)
4438 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4439 if (pause->tx_pause)
4440 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4441
4442 if (np->autoneg && pause->autoneg) {
4443 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4444
4445 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4446 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004447 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004448 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4449 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4450 adv |= ADVERTISE_PAUSE_ASYM;
4451 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4452
4453 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004454 netdev_info(dev, "link down\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004455 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4456 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4457 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4458 } else {
4459 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4460 if (pause->rx_pause)
4461 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4462 if (pause->tx_pause)
4463 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4464
4465 if (!netif_running(dev))
4466 nv_update_linkspeed(dev);
4467 else
4468 nv_update_pause(dev, np->pause_flags);
4469 }
4470
4471 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004472 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004473 nv_enable_irq(dev);
4474 }
4475 return 0;
4476}
4477
Michał Mirosław569e1462011-04-15 04:50:49 +00004478static u32 nv_fix_features(struct net_device *dev, u32 features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004479{
Michał Mirosław569e1462011-04-15 04:50:49 +00004480 /* vlan is dependent on rx checksum offload */
4481 if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4482 features |= NETIF_F_RXCSUM;
4483
4484 return features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004485}
4486
Michał Mirosław569e1462011-04-15 04:50:49 +00004487static int nv_set_features(struct net_device *dev, u32 features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004488{
4489 struct fe_priv *np = netdev_priv(dev);
4490 u8 __iomem *base = get_hwbase(dev);
Michał Mirosław569e1462011-04-15 04:50:49 +00004491 u32 changed = dev->features ^ features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004492
Michał Mirosław569e1462011-04-15 04:50:49 +00004493 if (changed & NETIF_F_RXCSUM) {
4494 spin_lock_irq(&np->lock);
4495
4496 if (features & NETIF_F_RXCSUM)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004497 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00004498 else
4499 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
4500
4501 if (netif_running(dev))
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004502 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Michał Mirosław569e1462011-04-15 04:50:49 +00004503
4504 spin_unlock_irq(&np->lock);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004505 }
4506
Michał Mirosław569e1462011-04-15 04:50:49 +00004507 return 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004508}
4509
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004510static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004511{
4512 struct fe_priv *np = netdev_priv(dev);
4513
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004514 switch (sset) {
4515 case ETH_SS_TEST:
4516 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4517 return NV_TEST_COUNT_EXTENDED;
4518 else
4519 return NV_TEST_COUNT_BASE;
4520 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004521 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4522 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004523 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4524 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004525 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4526 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004527 else
4528 return 0;
4529 default:
4530 return -EOPNOTSUPP;
4531 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004532}
4533
4534static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4535{
4536 struct fe_priv *np = netdev_priv(dev);
4537
4538 /* update stats */
4539 nv_do_stats_poll((unsigned long)dev);
4540
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004541 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004542}
4543
4544static int nv_link_test(struct net_device *dev)
4545{
4546 struct fe_priv *np = netdev_priv(dev);
4547 int mii_status;
4548
4549 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4550 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4551
4552 /* check phy link status */
4553 if (!(mii_status & BMSR_LSTATUS))
4554 return 0;
4555 else
4556 return 1;
4557}
4558
4559static int nv_register_test(struct net_device *dev)
4560{
4561 u8 __iomem *base = get_hwbase(dev);
4562 int i = 0;
4563 u32 orig_read, new_read;
4564
4565 do {
4566 orig_read = readl(base + nv_registers_test[i].reg);
4567
4568 /* xor with mask to toggle bits */
4569 orig_read ^= nv_registers_test[i].mask;
4570
4571 writel(orig_read, base + nv_registers_test[i].reg);
4572
4573 new_read = readl(base + nv_registers_test[i].reg);
4574
4575 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4576 return 0;
4577
4578 /* restore original value */
4579 orig_read ^= nv_registers_test[i].mask;
4580 writel(orig_read, base + nv_registers_test[i].reg);
4581
4582 } while (nv_registers_test[++i].reg != 0);
4583
4584 return 1;
4585}
4586
4587static int nv_interrupt_test(struct net_device *dev)
4588{
4589 struct fe_priv *np = netdev_priv(dev);
4590 u8 __iomem *base = get_hwbase(dev);
4591 int ret = 1;
4592 int testcnt;
4593 u32 save_msi_flags, save_poll_interval = 0;
4594
4595 if (netif_running(dev)) {
4596 /* free current irq */
4597 nv_free_irq(dev);
4598 save_poll_interval = readl(base+NvRegPollingInterval);
4599 }
4600
4601 /* flag to test interrupt handler */
4602 np->intr_test = 0;
4603
4604 /* setup test irq */
4605 save_msi_flags = np->msi_flags;
4606 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4607 np->msi_flags |= 0x001; /* setup 1 vector */
4608 if (nv_request_irq(dev, 1))
4609 return 0;
4610
4611 /* setup timer interrupt */
4612 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4613 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4614
4615 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4616
4617 /* wait for at least one interrupt */
4618 msleep(100);
4619
4620 spin_lock_irq(&np->lock);
4621
4622 /* flag should be set within ISR */
4623 testcnt = np->intr_test;
4624 if (!testcnt)
4625 ret = 2;
4626
4627 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4628 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4629 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4630 else
4631 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4632
4633 spin_unlock_irq(&np->lock);
4634
4635 nv_free_irq(dev);
4636
4637 np->msi_flags = save_msi_flags;
4638
4639 if (netif_running(dev)) {
4640 writel(save_poll_interval, base + NvRegPollingInterval);
4641 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4642 /* restore original irq */
4643 if (nv_request_irq(dev, 0))
4644 return 0;
4645 }
4646
4647 return ret;
4648}
4649
4650static int nv_loopback_test(struct net_device *dev)
4651{
4652 struct fe_priv *np = netdev_priv(dev);
4653 u8 __iomem *base = get_hwbase(dev);
4654 struct sk_buff *tx_skb, *rx_skb;
4655 dma_addr_t test_dma_addr;
4656 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004657 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004658 int len, i, pkt_len;
4659 u8 *pkt_data;
4660 u32 filter_flags = 0;
4661 u32 misc1_flags = 0;
4662 int ret = 1;
4663
4664 if (netif_running(dev)) {
4665 nv_disable_irq(dev);
4666 filter_flags = readl(base + NvRegPacketFilterFlags);
4667 misc1_flags = readl(base + NvRegMisc1);
4668 } else {
4669 nv_txrx_reset(dev);
4670 }
4671
4672 /* reinit driver view of the rx queue */
4673 set_bufsize(dev);
4674 nv_init_ring(dev);
4675
4676 /* setup hardware for loopback */
4677 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4678 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4679
4680 /* reinit nic view of the rx queue */
4681 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4682 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004683 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004684 base + NvRegRingSizes);
4685 pci_push(base);
4686
4687 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004688 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004689
4690 /* setup packet for tx */
4691 pkt_len = ETH_DATA_LEN;
4692 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004693 if (!tx_skb) {
Joe Perches1d397f32010-11-29 07:41:57 +00004694 netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
Jesper Juhl46798c82006-09-25 16:39:24 -07004695 ret = 0;
4696 goto out;
4697 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004698 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4699 skb_tailroom(tx_skb),
4700 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004701 pkt_data = skb_put(tx_skb, pkt_len);
4702 for (i = 0; i < pkt_len; i++)
4703 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004704
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004705 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004706 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4707 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004708 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004709 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4710 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004711 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004712 }
4713 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4714 pci_push(get_hwbase(dev));
4715
4716 msleep(500);
4717
4718 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004719 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004720 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004721 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4722
4723 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004724 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004725 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4726 }
4727
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004728 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004729 ret = 0;
4730 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004731 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004732 ret = 0;
4733 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004734 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004735 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004736 }
4737
4738 if (ret) {
4739 if (len != pkt_len) {
4740 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004741 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004742 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004743 for (i = 0; i < pkt_len; i++) {
4744 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4745 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004746 break;
4747 }
4748 }
4749 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004750 }
4751
Eric Dumazet73a37072009-06-17 21:17:59 +00004752 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004753 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004754 PCI_DMA_TODEVICE);
4755 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004756 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004757 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004758 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004759 nv_txrx_reset(dev);
4760 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004761 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004762
4763 if (netif_running(dev)) {
4764 writel(misc1_flags, base + NvRegMisc1);
4765 writel(filter_flags, base + NvRegPacketFilterFlags);
4766 nv_enable_irq(dev);
4767 }
4768
4769 return ret;
4770}
4771
4772static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4773{
4774 struct fe_priv *np = netdev_priv(dev);
4775 u8 __iomem *base = get_hwbase(dev);
4776 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004777 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004778
4779 if (!nv_link_test(dev)) {
4780 test->flags |= ETH_TEST_FL_FAILED;
4781 buffer[0] = 1;
4782 }
4783
4784 if (test->flags & ETH_TEST_FL_OFFLINE) {
4785 if (netif_running(dev)) {
4786 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004787 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004788 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004789 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004790 spin_lock_irq(&np->lock);
4791 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004792 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004793 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004794 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004795 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004796 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004797 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004798 nv_txrx_reset(dev);
4799 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004800 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004801 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004802 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004803 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004804 }
4805
4806 if (!nv_register_test(dev)) {
4807 test->flags |= ETH_TEST_FL_FAILED;
4808 buffer[1] = 1;
4809 }
4810
4811 result = nv_interrupt_test(dev);
4812 if (result != 1) {
4813 test->flags |= ETH_TEST_FL_FAILED;
4814 buffer[2] = 1;
4815 }
4816 if (result == 0) {
4817 /* bail out */
4818 return;
4819 }
4820
4821 if (!nv_loopback_test(dev)) {
4822 test->flags |= ETH_TEST_FL_FAILED;
4823 buffer[3] = 1;
4824 }
4825
4826 if (netif_running(dev)) {
4827 /* reinit driver view of the rx queue */
4828 set_bufsize(dev);
4829 if (nv_init_ring(dev)) {
4830 if (!np->in_shutdown)
4831 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4832 }
4833 /* reinit nic view of the rx queue */
4834 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4835 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004836 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004837 base + NvRegRingSizes);
4838 pci_push(base);
4839 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4840 pci_push(base);
4841 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004842 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004843 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004844 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004845 nv_enable_hw_interrupts(dev, np->irqmask);
4846 }
4847 }
4848}
4849
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004850static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
4851{
4852 switch (stringset) {
4853 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004854 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004855 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004856 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004857 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004858 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004859 }
4860}
4861
Jeff Garzik7282d492006-09-13 14:30:00 -04004862static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004863 .get_drvinfo = nv_get_drvinfo,
4864 .get_link = ethtool_op_get_link,
4865 .get_wol = nv_get_wol,
4866 .set_wol = nv_set_wol,
4867 .get_settings = nv_get_settings,
4868 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004869 .get_regs_len = nv_get_regs_len,
4870 .get_regs = nv_get_regs,
4871 .nway_reset = nv_nway_reset,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004872 .get_ringparam = nv_get_ringparam,
4873 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004874 .get_pauseparam = nv_get_pauseparam,
4875 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004876 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004877 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004878 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004879 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004880};
4881
Ayaz Abdullaee407b02006-02-04 13:13:17 -05004882static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
4883{
4884 struct fe_priv *np = get_nvpriv(dev);
4885
4886 spin_lock_irq(&np->lock);
4887
4888 /* save vlan group */
4889 np->vlangrp = grp;
4890
4891 if (grp) {
4892 /* enable vlan on MAC */
4893 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
4894 } else {
4895 /* disable vlan on MAC */
4896 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4897 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4898 }
4899
4900 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4901
4902 spin_unlock_irq(&np->lock);
Stephen Hemminger25805dc2007-06-01 09:44:01 -07004903}
Ayaz Abdullaee407b02006-02-04 13:13:17 -05004904
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004905/* The mgmt unit and driver use a semaphore to access the phy during init */
4906static int nv_mgmt_acquire_sema(struct net_device *dev)
4907{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004908 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004909 u8 __iomem *base = get_hwbase(dev);
4910 int i;
4911 u32 tx_ctrl, mgmt_sema;
4912
4913 for (i = 0; i < 10; i++) {
4914 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
4915 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
4916 break;
4917 msleep(500);
4918 }
4919
4920 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
4921 return 0;
4922
4923 for (i = 0; i < 2; i++) {
4924 tx_ctrl = readl(base + NvRegTransmitterControl);
4925 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
4926 writel(tx_ctrl, base + NvRegTransmitterControl);
4927
4928 /* verify that semaphore was acquired */
4929 tx_ctrl = readl(base + NvRegTransmitterControl);
4930 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004931 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
4932 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004933 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00004934 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004935 udelay(50);
4936 }
4937
4938 return 0;
4939}
4940
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004941static void nv_mgmt_release_sema(struct net_device *dev)
4942{
4943 struct fe_priv *np = netdev_priv(dev);
4944 u8 __iomem *base = get_hwbase(dev);
4945 u32 tx_ctrl;
4946
4947 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
4948 if (np->mgmt_sema) {
4949 tx_ctrl = readl(base + NvRegTransmitterControl);
4950 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
4951 writel(tx_ctrl, base + NvRegTransmitterControl);
4952 }
4953 }
4954}
4955
4956
4957static int nv_mgmt_get_version(struct net_device *dev)
4958{
4959 struct fe_priv *np = netdev_priv(dev);
4960 u8 __iomem *base = get_hwbase(dev);
4961 u32 data_ready = readl(base + NvRegTransmitterControl);
4962 u32 data_ready2 = 0;
4963 unsigned long start;
4964 int ready = 0;
4965
4966 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
4967 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
4968 start = jiffies;
4969 while (time_before(jiffies, start + 5*HZ)) {
4970 data_ready2 = readl(base + NvRegTransmitterControl);
4971 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
4972 ready = 1;
4973 break;
4974 }
4975 schedule_timeout_uninterruptible(1);
4976 }
4977
4978 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
4979 return 0;
4980
4981 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
4982
4983 return 1;
4984}
4985
Linus Torvalds1da177e2005-04-16 15:20:36 -07004986static int nv_open(struct net_device *dev)
4987{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004988 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004989 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05004990 int ret = 1;
4991 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07004992 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004993
Ed Swierkcb52deb2008-12-01 12:24:43 +00004994 /* power up phy */
4995 mii_rw(dev, np->phyaddr, MII_BMCR,
4996 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
4997
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00004998 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04004999 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005000 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5001 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005002 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5003 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005004 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5005 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005006 writel(0, base + NvRegPacketFilterFlags);
5007
5008 writel(0, base + NvRegTransmitterControl);
5009 writel(0, base + NvRegReceiverControl);
5010
5011 writel(0, base + NvRegAdapterControl);
5012
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005013 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5014 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5015
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005016 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005017 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005018 oom = nv_init_ring(dev);
5019
5020 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005021 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005022 nv_txrx_reset(dev);
5023 writel(0, base + NvRegUnknownSetupReg6);
5024
5025 np->in_shutdown = 0;
5026
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005027 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005028 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005029 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005030 base + NvRegRingSizes);
5031
Linus Torvalds1da177e2005-04-16 15:20:36 -07005032 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005033 if (np->desc_ver == DESC_VER_1)
5034 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5035 else
5036 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005037 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005038 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005039 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005040 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005041 if (reg_delay(dev, NvRegUnknownSetupReg5,
5042 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5043 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches1d397f32010-11-29 07:41:57 +00005044 netdev_info(dev,
5045 "%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005046
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005047 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005048 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005049 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005050
Linus Torvalds1da177e2005-04-16 15:20:36 -07005051 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5052 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5053 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005054 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005055
5056 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005057
5058 get_random_bytes(&low, sizeof(low));
5059 low &= NVREG_SLOTTIME_MASK;
5060 if (np->desc_ver == DESC_VER_1) {
5061 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5062 } else {
5063 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5064 /* setup legacy backoff */
5065 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5066 } else {
5067 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5068 nv_gear_backoff_reseed(dev);
5069 }
5070 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005071 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5072 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005073 if (poll_interval == -1) {
5074 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5075 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5076 else
5077 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005078 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005079 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005080 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5081 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5082 base + NvRegAdapterControl);
5083 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005084 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005085 if (np->wolenabled)
5086 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005087
5088 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005089 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005090 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5091
5092 pci_push(base);
5093 udelay(10);
5094 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5095
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005096 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005097 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005098 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005099 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5100 pci_push(base);
5101
Szymon Janc78aea4f2010-11-27 08:39:43 +00005102 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005103 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005104
5105 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005106 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005107
5108 spin_lock_irq(&np->lock);
5109 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5110 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005111 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5112 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005113 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5114 /* One manual link speed update: Interrupts are enabled, future link
5115 * speed changes cause interrupts and are handled by nv_link_irq().
5116 */
5117 {
5118 u32 miistat;
5119 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005120 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005121 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005122 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5123 * to init hw */
5124 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005125 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005126 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005128 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005129
Linus Torvalds1da177e2005-04-16 15:20:36 -07005130 if (ret) {
5131 netif_carrier_on(dev);
5132 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00005133 netdev_info(dev, "no link during initialization\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005134 netif_carrier_off(dev);
5135 }
5136 if (oom)
5137 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005138
5139 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005140 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005141 mod_timer(&np->stats_poll,
5142 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005143
Linus Torvalds1da177e2005-04-16 15:20:36 -07005144 spin_unlock_irq(&np->lock);
5145
5146 return 0;
5147out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005148 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005149 return ret;
5150}
5151
5152static int nv_close(struct net_device *dev)
5153{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005154 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005155 u8 __iomem *base;
5156
5157 spin_lock_irq(&np->lock);
5158 np->in_shutdown = 1;
5159 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005160 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005161 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005162
5163 del_timer_sync(&np->oom_kick);
5164 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005165 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005166
5167 netif_stop_queue(dev);
5168 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005169 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005170 nv_txrx_reset(dev);
5171
5172 /* disable interrupts on the nic or we will lock up */
5173 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005174 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005175 pci_push(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005176
5177 spin_unlock_irq(&np->lock);
5178
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005179 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005180
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005181 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005182
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005183 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005184 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005185 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005186 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005187 } else {
5188 /* power down phy */
5189 mii_rw(dev, np->phyaddr, MII_BMCR,
5190 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005191 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005192 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005193
5194 /* FIXME: power down nic */
5195
5196 return 0;
5197}
5198
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005199static const struct net_device_ops nv_netdev_ops = {
5200 .ndo_open = nv_open,
5201 .ndo_stop = nv_close,
5202 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005203 .ndo_start_xmit = nv_start_xmit,
5204 .ndo_tx_timeout = nv_tx_timeout,
5205 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005206 .ndo_fix_features = nv_fix_features,
5207 .ndo_set_features = nv_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -08005208 .ndo_validate_addr = eth_validate_addr,
5209 .ndo_set_mac_address = nv_set_mac_address,
5210 .ndo_set_multicast_list = nv_set_multicast,
5211 .ndo_vlan_rx_register = nv_vlan_rx_register,
5212#ifdef CONFIG_NET_POLL_CONTROLLER
5213 .ndo_poll_controller = nv_poll_controller,
5214#endif
5215};
5216
5217static const struct net_device_ops nv_netdev_ops_optimized = {
5218 .ndo_open = nv_open,
5219 .ndo_stop = nv_close,
5220 .ndo_get_stats = nv_get_stats,
5221 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005222 .ndo_tx_timeout = nv_tx_timeout,
5223 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005224 .ndo_fix_features = nv_fix_features,
5225 .ndo_set_features = nv_set_features,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005226 .ndo_validate_addr = eth_validate_addr,
5227 .ndo_set_mac_address = nv_set_mac_address,
5228 .ndo_set_multicast_list = nv_set_multicast,
5229 .ndo_vlan_rx_register = nv_vlan_rx_register,
5230#ifdef CONFIG_NET_POLL_CONTROLLER
5231 .ndo_poll_controller = nv_poll_controller,
5232#endif
5233};
5234
Linus Torvalds1da177e2005-04-16 15:20:36 -07005235static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5236{
5237 struct net_device *dev;
5238 struct fe_priv *np;
5239 unsigned long addr;
5240 u8 __iomem *base;
5241 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005242 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005243 u32 phystate_orig = 0, phystate;
5244 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005245 static int printed_version;
5246
5247 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005248 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5249 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005250
5251 dev = alloc_etherdev(sizeof(struct fe_priv));
5252 err = -ENOMEM;
5253 if (!dev)
5254 goto out;
5255
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005256 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005257 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005258 np->pci_dev = pci_dev;
5259 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005260 SET_NETDEV_DEV(dev, &pci_dev->dev);
5261
5262 init_timer(&np->oom_kick);
5263 np->oom_kick.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005264 np->oom_kick.function = nv_do_rx_refill; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005265 init_timer(&np->nic_poll);
5266 np->nic_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005267 np->nic_poll.function = nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005268 init_timer(&np->stats_poll);
5269 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005270 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005271
5272 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005273 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005274 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005275
5276 pci_set_master(pci_dev);
5277
5278 err = pci_request_regions(pci_dev, DRV_NAME);
5279 if (err < 0)
5280 goto out_disable;
5281
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005282 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005283 np->register_size = NV_PCI_REGSZ_VER3;
5284 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005285 np->register_size = NV_PCI_REGSZ_VER2;
5286 else
5287 np->register_size = NV_PCI_REGSZ_VER1;
5288
Linus Torvalds1da177e2005-04-16 15:20:36 -07005289 err = -EINVAL;
5290 addr = 0;
5291 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005292 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005293 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005294 addr = pci_resource_start(pci_dev, i);
5295 break;
5296 }
5297 }
5298 if (i == DEVICE_COUNT_RESOURCE) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005299 dev_info(&pci_dev->dev, "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005300 goto out_relreg;
5301 }
5302
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005303 /* copy of driver data */
5304 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005305 /* copy of device id */
5306 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005307
Linus Torvalds1da177e2005-04-16 15:20:36 -07005308 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005309 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5310 /* packet format 3: supports 40-bit addressing */
5311 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005312 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005313 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005314 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005315 dev_info(&pci_dev->dev,
5316 "64-bit DMA failed, using 32-bit addressing\n");
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005317 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005318 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005319 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005320 dev_info(&pci_dev->dev,
5321 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005322 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005323 }
Manfred Spraulee733622005-07-31 18:32:26 +02005324 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5325 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005326 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005327 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005328 } else {
5329 /* original packet format */
5330 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005331 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005332 }
Manfred Spraulee733622005-07-31 18:32:26 +02005333
5334 np->pkt_limit = NV_PKTLIMIT_1;
5335 if (id->driver_data & DEV_HAS_LARGEDESC)
5336 np->pkt_limit = NV_PKTLIMIT_2;
5337
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005338 if (id->driver_data & DEV_HAS_CHECKSUM) {
5339 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00005340 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
5341 NETIF_F_TSO | NETIF_F_RXCSUM;
5342 dev->features |= dev->hw_features;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005343 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005344
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005345 np->vlanctl_bits = 0;
5346 if (id->driver_data & DEV_HAS_VLAN) {
5347 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5348 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005349 }
5350
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005351 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005352 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5353 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5354 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005355 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005356 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005357
Linus Torvalds1da177e2005-04-16 15:20:36 -07005358 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005359 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005360 if (!np->base)
5361 goto out_relreg;
5362 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005363
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005365
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005366 np->rx_ring_size = RX_RING_DEFAULT;
5367 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005368
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005369 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005370 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005371 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005372 &np->ring_addr);
5373 if (!np->rx_ring.orig)
5374 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005375 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005376 } else {
5377 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005378 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005379 &np->ring_addr);
5380 if (!np->rx_ring.ex)
5381 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005382 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005383 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005384 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5385 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005386 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005387 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005388
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005389 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005390 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005391 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005392 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005393
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005394 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005395 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005396 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5397
5398 pci_set_drvdata(pci_dev, dev);
5399
5400 /* read the mac address */
5401 base = get_hwbase(dev);
5402 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5403 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5404
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005405 /* check the workaround bit for correct mac address order */
5406 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005407 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005408 /* mac address is already in correct order */
5409 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5410 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5411 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5412 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5413 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5414 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005415 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5416 /* mac address is already in correct order */
5417 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5418 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5419 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5420 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5421 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5422 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5423 /*
5424 * Set orig mac address back to the reversed version.
5425 * This flag will be cleared during low power transition.
5426 * Therefore, we should always put back the reversed address.
5427 */
5428 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5429 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5430 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005431 } else {
5432 /* need to reverse mac address to correct order */
5433 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5434 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5435 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5436 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5437 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5438 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005439 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Joe Perchesc20ec762010-11-29 07:42:02 +00005440 dev_dbg(&pci_dev->dev,
5441 "%s: set workaround bit for reversed mac addr\n",
5442 __func__);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005443 }
John W. Linvillec704b852005-09-12 10:48:56 -04005444 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005445
John W. Linvillec704b852005-09-12 10:48:56 -04005446 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005447 /*
5448 * Bad mac address. At least one bios sets the mac address
5449 * to 01:23:45:67:89:ab
5450 */
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005451 dev_err(&pci_dev->dev,
Joe Perchesc20ec762010-11-29 07:42:02 +00005452 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005453 dev->dev_addr);
Stanislav O. Bezzubtsev655a6592009-11-15 21:17:02 -08005454 random_ether_addr(dev->dev_addr);
Joe Perchesc20ec762010-11-29 07:42:02 +00005455 dev_err(&pci_dev->dev,
5456 "Using random MAC address: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005457 }
5458
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005459 /* set mac address */
5460 nv_copy_mac_to_hw(dev);
5461
Linus Torvalds1da177e2005-04-16 15:20:36 -07005462 /* disable WOL */
5463 writel(0, base + NvRegWakeUpFlags);
5464 np->wolenabled = 0;
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005465 device_set_wakeup_enable(&pci_dev->dev, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005466
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005467 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005468
5469 /* take phy and nic out of low power mode */
5470 powerstate = readl(base + NvRegPowerState2);
5471 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005472 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005473 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005474 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5475 writel(powerstate, base + NvRegPowerState2);
5476 }
5477
Szymon Janc78aea4f2010-11-27 08:39:43 +00005478 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005479 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005480 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005481 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005482
5483 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005484 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005485 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005486
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005487 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5488 /* msix has had reported issues when modifying irqmask
5489 as in the case of napi, therefore, disable for now
5490 */
David S. Miller0a127612010-05-03 23:33:05 -07005491#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005492 np->msi_flags |= NV_MSI_X_CAPABLE;
5493#endif
5494 }
5495
5496 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005497 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05005498 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5499 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005500 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5501 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5502 /* start off in throughput mode */
5503 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5504 /* remove support for msix mode */
5505 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5506 } else {
5507 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5508 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5509 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5510 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05005511 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005512
Linus Torvalds1da177e2005-04-16 15:20:36 -07005513 if (id->driver_data & DEV_NEED_TIMERIRQ)
5514 np->irqmask |= NVREG_IRQ_TIMER;
5515 if (id->driver_data & DEV_NEED_LINKTIMER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005516 np->need_linktimer = 1;
5517 np->link_timeout = jiffies + LINK_TIMEOUT;
5518 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005519 np->need_linktimer = 0;
5520 }
5521
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005522 /* Limit the number of tx's outstanding for hw bug */
5523 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5524 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005525 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005526 pci_dev->revision >= 0xA2)
5527 np->tx_limit = 0;
5528 }
5529
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005530 /* clear phy state and temporarily halt phy interrupts */
5531 writel(0, base + NvRegMIIMask);
5532 phystate = readl(base + NvRegAdapterControl);
5533 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5534 phystate_orig = 1;
5535 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5536 writel(phystate, base + NvRegAdapterControl);
5537 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005538 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005539
5540 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005541 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005542 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5543 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5544 nv_mgmt_acquire_sema(dev) &&
5545 nv_mgmt_get_version(dev)) {
5546 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005547 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005548 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005549 /* management unit setup the phy already? */
5550 if (np->mac_in_use &&
5551 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5552 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5553 /* phy is inited by mgmt unit */
5554 phyinitialized = 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005555 } else {
5556 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005557 }
5558 }
5559 }
5560
Linus Torvalds1da177e2005-04-16 15:20:36 -07005561 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005562 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005563 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005564 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005565
5566 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005567 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005568 spin_unlock_irq(&np->lock);
5569 if (id1 < 0 || id1 == 0xffff)
5570 continue;
5571 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005572 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005573 spin_unlock_irq(&np->lock);
5574 if (id2 < 0 || id2 == 0xffff)
5575 continue;
5576
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005577 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005578 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5579 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005580 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005581 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005582
5583 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5584 if (np->phy_oui == PHY_OUI_REALTEK2)
5585 np->phy_oui = PHY_OUI_REALTEK;
5586 /* Setup phy revision for Realtek */
5587 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5588 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5589
Linus Torvalds1da177e2005-04-16 15:20:36 -07005590 break;
5591 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005592 if (i == 33) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005593 dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005594 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005595 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005596
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005597 if (!phyinitialized) {
5598 /* reset it */
5599 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005600 } else {
5601 /* see if it is a gigabit phy */
5602 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005603 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005604 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005605 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005606
5607 /* set default link speed settings */
5608 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5609 np->duplex = 0;
5610 np->autoneg = 1;
5611
5612 err = register_netdev(dev);
5613 if (err) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005614 dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005615 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005616 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005617
Ivan Vecera0d672e92011-02-15 02:08:39 +00005618 netif_carrier_off(dev);
5619
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005620 dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
5621 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005622
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005623 dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5624 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5625 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005626 "csum " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005627 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005628 "vlan " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005629 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5630 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5631 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5632 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5633 np->need_linktimer ? "lnktim " : "",
5634 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5635 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5636 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005637
5638 return 0;
5639
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005640out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005641 if (phystate_orig)
5642 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005643 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005644out_freering:
5645 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005646out_unmap:
5647 iounmap(get_hwbase(dev));
5648out_relreg:
5649 pci_release_regions(pci_dev);
5650out_disable:
5651 pci_disable_device(pci_dev);
5652out_free:
5653 free_netdev(dev);
5654out:
5655 return err;
5656}
5657
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005658static void nv_restore_phy(struct net_device *dev)
5659{
5660 struct fe_priv *np = netdev_priv(dev);
5661 u16 phy_reserved, mii_control;
5662
5663 if (np->phy_oui == PHY_OUI_REALTEK &&
5664 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5665 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5666 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5667 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5668 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5669 phy_reserved |= PHY_REALTEK_INIT8;
5670 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5671 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5672
5673 /* restart auto negotiation */
5674 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5675 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5676 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5677 }
5678}
5679
Yinghai Luf55c21f2008-09-13 13:10:31 -07005680static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005681{
5682 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005683 struct fe_priv *np = netdev_priv(dev);
5684 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005685
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005686 /* special op: write back the misordered MAC address - otherwise
5687 * the next nv_probe would see a wrong address.
5688 */
5689 writel(np->orig_mac[0], base + NvRegMacAddrA);
5690 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005691 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5692 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005693}
5694
5695static void __devexit nv_remove(struct pci_dev *pci_dev)
5696{
5697 struct net_device *dev = pci_get_drvdata(pci_dev);
5698
5699 unregister_netdev(dev);
5700
5701 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005702
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005703 /* restore any phy related changes */
5704 nv_restore_phy(dev);
5705
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005706 nv_mgmt_release_sema(dev);
5707
Linus Torvalds1da177e2005-04-16 15:20:36 -07005708 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005709 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005710 iounmap(get_hwbase(dev));
5711 pci_release_regions(pci_dev);
5712 pci_disable_device(pci_dev);
5713 free_netdev(dev);
5714 pci_set_drvdata(pci_dev, NULL);
5715}
5716
Michel Lespinasse94252762011-03-06 16:14:50 +00005717#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005718static int nv_suspend(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07005719{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005720 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07005721 struct net_device *dev = pci_get_drvdata(pdev);
5722 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005723 u8 __iomem *base = get_hwbase(dev);
5724 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005725
Tobias Diedrich25d90812008-05-18 15:04:29 +02005726 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005727 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02005728 nv_close(dev);
5729 }
Francois Romieua1893172006-10-10 14:33:27 -07005730 netif_device_detach(dev);
5731
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005732 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005733 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005734 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5735
Francois Romieua1893172006-10-10 14:33:27 -07005736 return 0;
5737}
5738
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005739static int nv_resume(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07005740{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005741 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07005742 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005743 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005744 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005745 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005746
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005747 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005748 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005749 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005750
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005751 if (np->driver_data & DEV_NEED_MSI_FIX)
5752 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08005753
Ed Swierk35a74332009-04-06 17:49:12 -07005754 /* restore phy state, including autoneg */
5755 phy_init(dev);
5756
Tobias Diedrich25d90812008-05-18 15:04:29 +02005757 netif_device_attach(dev);
5758 if (netif_running(dev)) {
5759 rc = nv_open(dev);
5760 nv_set_multicast(dev);
5761 }
Francois Romieua1893172006-10-10 14:33:27 -07005762 return rc;
5763}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005764
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005765static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
5766#define NV_PM_OPS (&nv_pm_ops)
5767
Michel Lespinasse94252762011-03-06 16:14:50 +00005768#else
5769#define NV_PM_OPS NULL
5770#endif /* CONFIG_PM_SLEEP */
5771
5772#ifdef CONFIG_PM
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005773static void nv_shutdown(struct pci_dev *pdev)
5774{
5775 struct net_device *dev = pci_get_drvdata(pdev);
5776 struct fe_priv *np = netdev_priv(dev);
5777
5778 if (netif_running(dev))
5779 nv_close(dev);
5780
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005781 /*
5782 * Restore the MAC so a kernel started by kexec won't get confused.
5783 * If we really go for poweroff, we must not restore the MAC,
5784 * otherwise the MAC for WOL will be reversed at least on some boards.
5785 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005786 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005787 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005788
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005789 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005790 /*
5791 * Apparently it is not possible to reinitialise from D3 hot,
5792 * only put the device into D3 if we really go for poweroff.
5793 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005794 if (system_state == SYSTEM_POWER_OFF) {
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005795 pci_wake_from_d3(pdev, np->wolenabled);
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005796 pci_set_power_state(pdev, PCI_D3hot);
5797 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005798}
Francois Romieua1893172006-10-10 14:33:27 -07005799#else
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005800#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07005801#endif /* CONFIG_PM */
5802
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00005803static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005804 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005805 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005806 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005807 },
5808 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005809 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005810 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005811 },
5812 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005813 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005814 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005815 },
5816 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005817 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005818 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005819 },
5820 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005821 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005822 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005823 },
5824 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005825 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005826 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005827 },
5828 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005829 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005830 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005831 },
5832 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005833 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005834 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005835 },
5836 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005837 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005838 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005839 },
5840 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005841 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005842 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005843 },
5844 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005845 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005846 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005847 },
5848 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005849 PCI_DEVICE(0x10DE, 0x0268),
5850 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005851 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005852 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005853 PCI_DEVICE(0x10DE, 0x0269),
5854 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005855 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005856 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005857 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005858 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005859 },
5860 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005861 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005862 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005863 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005864 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005865 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005866 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005867 },
5868 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005869 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005870 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005871 },
5872 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005873 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005874 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005875 },
5876 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005877 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005878 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005879 },
5880 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005881 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005882 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005883 },
5884 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005885 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005886 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005887 },
5888 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005889 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005890 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005891 },
5892 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005893 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005894 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005895 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005896 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005897 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005898 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005899 },
5900 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005901 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005902 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005903 },
5904 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005905 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005906 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005907 },
5908 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005909 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005910 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005911 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04005912 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005913 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005914 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005915 },
5916 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005917 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005918 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005919 },
5920 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005921 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005922 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005923 },
5924 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005925 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005926 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005927 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005928 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005929 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005930 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005931 },
5932 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005933 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005934 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005935 },
5936 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005937 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005938 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005939 },
5940 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005941 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005942 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005943 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005944 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005945 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005946 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005947 },
5948 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005949 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005950 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005951 },
5952 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005953 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005954 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005955 },
5956 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005957 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005958 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005959 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00005960 { /* MCP89 Ethernet Controller */
5961 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005962 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00005963 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005964 {0,},
5965};
5966
5967static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005968 .name = DRV_NAME,
5969 .id_table = pci_tbl,
5970 .probe = nv_probe,
5971 .remove = __devexit_p(nv_remove),
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005972 .shutdown = nv_shutdown,
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005973 .driver.pm = NV_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005974};
5975
Linus Torvalds1da177e2005-04-16 15:20:36 -07005976static int __init init_nic(void)
5977{
Jeff Garzik29917622006-08-19 17:48:59 -04005978 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005979}
5980
5981static void __exit exit_nic(void)
5982{
5983 pci_unregister_driver(&driver);
5984}
5985
5986module_param(max_interrupt_work, int, 0);
5987MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005988module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005989MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005990module_param(poll_interval, int, 0);
5991MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005992module_param(msi, int, 0);
5993MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
5994module_param(msix, int, 0);
5995MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
5996module_param(dma_64bit, int, 0);
5997MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005998module_param(phy_cross, int, 0);
5999MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006000module_param(phy_power_down, int, 0);
6001MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006002
6003MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6004MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6005MODULE_LICENSE("GPL");
6006
6007MODULE_DEVICE_TABLE(pci, pci_tbl);
6008
6009module_init(init_nic);
6010module_exit(exit_nic);