blob: 900207769167ecb6b562de4291529ecafe76693d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nandids.c
3 *
4 * Copyright (C) 2002 Thomas Gleixner (tglx@linutronix.de)
Thomas Gleixnerbd7bcf52005-06-23 10:38:54 +01005 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006 * $Id: nand_ids.c,v 1.16 2005/11/07 11:14:31 gleixner Exp $
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 */
13#include <linux/module.h>
14#include <linux/mtd/nand.h>
15/*
16* Chip ID list
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000017*
Linus Torvalds1da177e2005-04-16 15:20:36 -070018* Name. ID code, pagesize, chipsize in MegaByte, eraseblock size,
19* options
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000020*
Thomas Gleixner7a306012006-05-25 09:50:16 +020021* Pagesize; 0, 256, 512
22* 0 get this information from the extended chip ID
Linus Torvalds1da177e2005-04-16 15:20:36 -070023+ 256 256 Byte page size
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000024* 512 512 Byte page size
Linus Torvalds1da177e2005-04-16 15:20:36 -070025*/
26struct nand_flash_dev nand_flash_ids[] = {
Thomas Gleixner7a306012006-05-25 09:50:16 +020027 {"NAND 1MiB 5V 8-bit", 0x6e, 256, 1, 0x1000, 0},
28 {"NAND 2MiB 5V 8-bit", 0x64, 256, 2, 0x1000, 0},
29 {"NAND 4MiB 5V 8-bit", 0x6b, 512, 4, 0x2000, 0},
30 {"NAND 1MiB 3,3V 8-bit", 0xe8, 256, 1, 0x1000, 0},
31 {"NAND 1MiB 3,3V 8-bit", 0xec, 256, 1, 0x1000, 0},
32 {"NAND 2MiB 3,3V 8-bit", 0xea, 256, 2, 0x1000, 0},
33 {"NAND 4MiB 3,3V 8-bit", 0xd5, 512, 4, 0x2000, 0},
34 {"NAND 4MiB 3,3V 8-bit", 0xe3, 512, 4, 0x2000, 0},
35 {"NAND 4MiB 3,3V 8-bit", 0xe5, 512, 4, 0x2000, 0},
36 {"NAND 8MiB 3,3V 8-bit", 0xd6, 512, 8, 0x2000, 0},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000037
Thomas Gleixner7a306012006-05-25 09:50:16 +020038 {"NAND 8MiB 1,8V 8-bit", 0x39, 512, 8, 0x2000, 0},
39 {"NAND 8MiB 3,3V 8-bit", 0xe6, 512, 8, 0x2000, 0},
40 {"NAND 8MiB 1,8V 16-bit", 0x49, 512, 8, 0x2000, NAND_BUSWIDTH_16},
41 {"NAND 8MiB 3,3V 16-bit", 0x59, 512, 8, 0x2000, NAND_BUSWIDTH_16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000042
Thomas Gleixner7a306012006-05-25 09:50:16 +020043 {"NAND 16MiB 1,8V 8-bit", 0x33, 512, 16, 0x4000, 0},
44 {"NAND 16MiB 3,3V 8-bit", 0x73, 512, 16, 0x4000, 0},
45 {"NAND 16MiB 1,8V 16-bit", 0x43, 512, 16, 0x4000, NAND_BUSWIDTH_16},
46 {"NAND 16MiB 3,3V 16-bit", 0x53, 512, 16, 0x4000, NAND_BUSWIDTH_16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000047
Thomas Gleixner7a306012006-05-25 09:50:16 +020048 {"NAND 32MiB 1,8V 8-bit", 0x35, 512, 32, 0x4000, 0},
49 {"NAND 32MiB 3,3V 8-bit", 0x75, 512, 32, 0x4000, 0},
50 {"NAND 32MiB 1,8V 16-bit", 0x45, 512, 32, 0x4000, NAND_BUSWIDTH_16},
51 {"NAND 32MiB 3,3V 16-bit", 0x55, 512, 32, 0x4000, NAND_BUSWIDTH_16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000052
Thomas Gleixner7a306012006-05-25 09:50:16 +020053 {"NAND 64MiB 1,8V 8-bit", 0x36, 512, 64, 0x4000, 0},
54 {"NAND 64MiB 3,3V 8-bit", 0x76, 512, 64, 0x4000, 0},
55 {"NAND 64MiB 1,8V 16-bit", 0x46, 512, 64, 0x4000, NAND_BUSWIDTH_16},
56 {"NAND 64MiB 3,3V 16-bit", 0x56, 512, 64, 0x4000, NAND_BUSWIDTH_16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000057
Thomas Gleixner7a306012006-05-25 09:50:16 +020058 {"NAND 128MiB 1,8V 8-bit", 0x78, 512, 128, 0x4000, 0},
59 {"NAND 128MiB 1,8V 8-bit", 0x39, 512, 128, 0x4000, 0},
60 {"NAND 128MiB 3,3V 8-bit", 0x79, 512, 128, 0x4000, 0},
61 {"NAND 128MiB 1,8V 16-bit", 0x72, 512, 128, 0x4000, NAND_BUSWIDTH_16},
62 {"NAND 128MiB 1,8V 16-bit", 0x49, 512, 128, 0x4000, NAND_BUSWIDTH_16},
63 {"NAND 128MiB 3,3V 16-bit", 0x74, 512, 128, 0x4000, NAND_BUSWIDTH_16},
64 {"NAND 128MiB 3,3V 16-bit", 0x59, 512, 128, 0x4000, NAND_BUSWIDTH_16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000065
Thomas Gleixner7a306012006-05-25 09:50:16 +020066 {"NAND 256MiB 3,3V 8-bit", 0x71, 512, 256, 0x4000, 0},
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Thomas Gleixner7a306012006-05-25 09:50:16 +020068 /*
69 * These are the new chips with large page size. The pagesize and the
70 * erasesize is determined from the extended id bytes
71 */
72#define LP_OPTIONS (NAND_SAMSUNG_LP_OPTIONS | NAND_NO_READRDY | NAND_NO_AUTOINCR)
73#define LP_OPTIONS16 (LP_OPTIONS | NAND_BUSWIDTH_16)
74
Thomas Gleixnerbd7bcf52005-06-23 10:38:54 +010075 /*512 Megabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +020076 {"NAND 64MiB 1,8V 8-bit", 0xA2, 0, 64, 0, LP_OPTIONS},
77 {"NAND 64MiB 3,3V 8-bit", 0xF2, 0, 64, 0, LP_OPTIONS},
78 {"NAND 64MiB 1,8V 16-bit", 0xB2, 0, 64, 0, LP_OPTIONS16},
79 {"NAND 64MiB 3,3V 16-bit", 0xC2, 0, 64, 0, LP_OPTIONS16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000080
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 /* 1 Gigabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +020082 {"NAND 128MiB 1,8V 8-bit", 0xA1, 0, 128, 0, LP_OPTIONS},
83 {"NAND 128MiB 3,3V 8-bit", 0xF1, 0, 128, 0, LP_OPTIONS},
84 {"NAND 128MiB 1,8V 16-bit", 0xB1, 0, 128, 0, LP_OPTIONS16},
85 {"NAND 128MiB 3,3V 16-bit", 0xC1, 0, 128, 0, LP_OPTIONS16},
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87 /* 2 Gigabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +020088 {"NAND 256MiB 1,8V 8-bit", 0xAA, 0, 256, 0, LP_OPTIONS},
89 {"NAND 256MiB 3,3V 8-bit", 0xDA, 0, 256, 0, LP_OPTIONS},
90 {"NAND 256MiB 1,8V 16-bit", 0xBA, 0, 256, 0, LP_OPTIONS16},
91 {"NAND 256MiB 3,3V 16-bit", 0xCA, 0, 256, 0, LP_OPTIONS16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000092
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 /* 4 Gigabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +020094 {"NAND 512MiB 1,8V 8-bit", 0xAC, 0, 512, 0, LP_OPTIONS},
95 {"NAND 512MiB 3,3V 8-bit", 0xDC, 0, 512, 0, LP_OPTIONS},
96 {"NAND 512MiB 1,8V 16-bit", 0xBC, 0, 512, 0, LP_OPTIONS16},
97 {"NAND 512MiB 3,3V 16-bit", 0xCC, 0, 512, 0, LP_OPTIONS16},
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000098
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 /* 8 Gigabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +0200100 {"NAND 1GiB 1,8V 8-bit", 0xA3, 0, 1024, 0, LP_OPTIONS},
101 {"NAND 1GiB 3,3V 8-bit", 0xD3, 0, 1024, 0, LP_OPTIONS},
102 {"NAND 1GiB 1,8V 16-bit", 0xB3, 0, 1024, 0, LP_OPTIONS16},
103 {"NAND 1GiB 3,3V 16-bit", 0xC3, 0, 1024, 0, LP_OPTIONS16},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105 /* 16 Gigabit */
Thomas Gleixner7a306012006-05-25 09:50:16 +0200106 {"NAND 2GiB 1,8V 8-bit", 0xA5, 0, 2048, 0, LP_OPTIONS},
107 {"NAND 2GiB 3,3V 8-bit", 0xD5, 0, 2048, 0, LP_OPTIONS},
108 {"NAND 2GiB 1,8V 16-bit", 0xB5, 0, 2048, 0, LP_OPTIONS16},
109 {"NAND 2GiB 3,3V 16-bit", 0xC5, 0, 2048, 0, LP_OPTIONS16},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Thomas Gleixner7a306012006-05-25 09:50:16 +0200111 /*
112 * Renesas AND 1 Gigabit. Those chips do not support extended id and
113 * have a strange page/block layout ! The chosen minimum erasesize is
114 * 4 * 2 * 2048 = 16384 Byte, as those chips have an array of 4 page
115 * planes 1 block = 2 pages, but due to plane arrangement the blocks
116 * 0-3 consists of page 0 + 4,1 + 5, 2 + 6, 3 + 7 Anyway JFFS2 would
117 * increase the eraseblock size so we chose a combined one which can be
118 * erased in one go There are more speed improvements for reads and
119 * writes possible, but not implemented now
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 */
Thomas Gleixner7a306012006-05-25 09:50:16 +0200121 {"AND 128MiB 3,3V 8-bit", 0x01, 2048, 128, 0x4000,
122 NAND_IS_AND | NAND_NO_AUTOINCR |NAND_NO_READRDY | NAND_4PAGE_ARRAY |
123 BBT_AUTO_REFRESH
124 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126 {NULL,}
127};
128
129/*
130* Manufacturer ID list
131*/
132struct nand_manufacturers nand_manuf_ids[] = {
133 {NAND_MFR_TOSHIBA, "Toshiba"},
134 {NAND_MFR_SAMSUNG, "Samsung"},
135 {NAND_MFR_FUJITSU, "Fujitsu"},
136 {NAND_MFR_NATIONAL, "National"},
137 {NAND_MFR_RENESAS, "Renesas"},
138 {NAND_MFR_STMICRO, "ST Micro"},
David Woodhousee0c7d762006-05-13 18:07:53 +0100139 {NAND_MFR_HYNIX, "Hynix"},
sshahrom@micron.com8c60e542007-03-21 18:48:02 -0700140 {NAND_MFR_MICRON, "Micron"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 {0x0, "Unknown"}
142};
143
David Woodhousee0c7d762006-05-13 18:07:53 +0100144EXPORT_SYMBOL(nand_manuf_ids);
145EXPORT_SYMBOL(nand_flash_ids);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
David Woodhousee0c7d762006-05-13 18:07:53 +0100147MODULE_LICENSE("GPL");
148MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
149MODULE_DESCRIPTION("Nand device & manufacturer IDs");