blob: 7ecf5e1b39c1b1c697ec3ab658dd5f5ec525e5c3 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "radeon_drm.h"
28#include "radeon.h"
29
30#define CURSOR_WIDTH 64
31#define CURSOR_HEIGHT 64
32
33static void radeon_lock_cursor(struct drm_crtc *crtc, bool lock)
34{
35 struct radeon_device *rdev = crtc->dev->dev_private;
36 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
37 uint32_t cur_lock;
38
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050039 if (ASIC_IS_DCE4(rdev)) {
40 cur_lock = RREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset);
41 if (lock)
42 cur_lock |= EVERGREEN_CURSOR_UPDATE_LOCK;
43 else
44 cur_lock &= ~EVERGREEN_CURSOR_UPDATE_LOCK;
45 WREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
46 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047 cur_lock = RREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset);
48 if (lock)
49 cur_lock |= AVIVO_D1CURSOR_UPDATE_LOCK;
50 else
51 cur_lock &= ~AVIVO_D1CURSOR_UPDATE_LOCK;
52 WREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
53 } else {
54 cur_lock = RREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset);
55 if (lock)
56 cur_lock |= RADEON_CUR_LOCK;
57 else
58 cur_lock &= ~RADEON_CUR_LOCK;
59 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, cur_lock);
60 }
61}
62
63static void radeon_hide_cursor(struct drm_crtc *crtc)
64{
65 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
66 struct radeon_device *rdev = crtc->dev->dev_private;
67
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050068 if (ASIC_IS_DCE4(rdev)) {
69 WREG32(RADEON_MM_INDEX, EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset);
70 WREG32(RADEON_MM_DATA, EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT));
71 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020072 WREG32(RADEON_MM_INDEX, AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset);
73 WREG32(RADEON_MM_DATA, (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
74 } else {
75 switch (radeon_crtc->crtc_id) {
76 case 0:
77 WREG32(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
78 break;
79 case 1:
80 WREG32(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
81 break;
82 default:
83 return;
84 }
85 WREG32_P(RADEON_MM_DATA, 0, ~RADEON_CRTC_CUR_EN);
86 }
87}
88
89static void radeon_show_cursor(struct drm_crtc *crtc)
90{
91 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
92 struct radeon_device *rdev = crtc->dev->dev_private;
93
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050094 if (ASIC_IS_DCE4(rdev)) {
95 WREG32(RADEON_MM_INDEX, EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset);
96 WREG32(RADEON_MM_DATA, EVERGREEN_CURSOR_EN |
97 EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT));
98 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099 WREG32(RADEON_MM_INDEX, AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset);
100 WREG32(RADEON_MM_DATA, AVIVO_D1CURSOR_EN |
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500101 (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102 } else {
103 switch (radeon_crtc->crtc_id) {
104 case 0:
105 WREG32(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
106 break;
107 case 1:
108 WREG32(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
109 break;
110 default:
111 return;
112 }
113
114 WREG32_P(RADEON_MM_DATA, (RADEON_CRTC_CUR_EN |
115 (RADEON_CRTC_CUR_MODE_24BPP << RADEON_CRTC_CUR_MODE_SHIFT)),
116 ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_CUR_MODE_MASK));
117 }
118}
119
120static void radeon_set_cursor(struct drm_crtc *crtc, struct drm_gem_object *obj,
121 uint32_t gpu_addr)
122{
123 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
124 struct radeon_device *rdev = crtc->dev->dev_private;
125
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500126 if (ASIC_IS_DCE4(rdev)) {
127 WREG32(EVERGREEN_CUR_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset, 0);
128 WREG32(EVERGREEN_CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset, gpu_addr);
129 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucherc290dad2009-10-22 16:12:34 -0400130 if (rdev->family >= CHIP_RV770) {
131 if (radeon_crtc->crtc_id)
132 WREG32(R700_D2CUR_SURFACE_ADDRESS_HIGH, 0);
133 else
134 WREG32(R700_D1CUR_SURFACE_ADDRESS_HIGH, 0);
135 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200136 WREG32(AVIVO_D1CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset, gpu_addr);
Alex Deucherc290dad2009-10-22 16:12:34 -0400137 } else {
Alex Deucherc836e862009-07-13 13:51:03 -0400138 radeon_crtc->legacy_cursor_offset = gpu_addr - radeon_crtc->legacy_display_base_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 /* offset is from DISP(2)_BASE_ADDRESS */
Alex Deucherc836e862009-07-13 13:51:03 -0400140 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, radeon_crtc->legacy_cursor_offset);
141 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142}
143
144int radeon_crtc_cursor_set(struct drm_crtc *crtc,
145 struct drm_file *file_priv,
146 uint32_t handle,
147 uint32_t width,
148 uint32_t height)
149{
150 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
151 struct drm_gem_object *obj;
152 uint64_t gpu_addr;
153 int ret;
154
155 if (!handle) {
156 /* turn off cursor */
157 radeon_hide_cursor(crtc);
158 obj = NULL;
159 goto unpin;
160 }
161
162 if ((width > CURSOR_WIDTH) || (height > CURSOR_HEIGHT)) {
163 DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
164 return -EINVAL;
165 }
166
167 radeon_crtc->cursor_width = width;
168 radeon_crtc->cursor_height = height;
169
170 obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
171 if (!obj) {
172 DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, radeon_crtc->crtc_id);
173 return -EINVAL;
174 }
175
176 ret = radeon_gem_object_pin(obj, RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
177 if (ret)
178 goto fail;
179
180 radeon_lock_cursor(crtc, true);
181 /* XXX only 27 bit offset for legacy cursor */
182 radeon_set_cursor(crtc, obj, gpu_addr);
183 radeon_show_cursor(crtc);
184 radeon_lock_cursor(crtc, false);
185
186unpin:
187 if (radeon_crtc->cursor_bo) {
188 radeon_gem_object_unpin(radeon_crtc->cursor_bo);
189 mutex_lock(&crtc->dev->struct_mutex);
190 drm_gem_object_unreference(radeon_crtc->cursor_bo);
191 mutex_unlock(&crtc->dev->struct_mutex);
192 }
193
194 radeon_crtc->cursor_bo = obj;
195 return 0;
196fail:
197 mutex_lock(&crtc->dev->struct_mutex);
198 drm_gem_object_unreference(obj);
199 mutex_unlock(&crtc->dev->struct_mutex);
200
201 return 0;
202}
203
204int radeon_crtc_cursor_move(struct drm_crtc *crtc,
205 int x, int y)
206{
207 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
208 struct radeon_device *rdev = crtc->dev->dev_private;
209 int xorigin = 0, yorigin = 0;
210
211 if (x < 0)
212 xorigin = -x + 1;
213 if (y < 0)
214 yorigin = -y + 1;
215 if (xorigin >= CURSOR_WIDTH)
216 xorigin = CURSOR_WIDTH - 1;
217 if (yorigin >= CURSOR_HEIGHT)
218 yorigin = CURSOR_HEIGHT - 1;
219
220 radeon_lock_cursor(crtc, true);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500221 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher22e6dd72010-02-23 13:12:43 -0500222 /* cursors are offset into the total surface */
223 x += crtc->x;
224 y += crtc->y;
225 DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
226
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500227 /* XXX: check if evergreen has the same issues as avivo chips */
228 WREG32(EVERGREEN_CUR_POSITION + radeon_crtc->crtc_offset,
229 ((xorigin ? 0 : x) << 16) |
230 (yorigin ? 0 : y));
231 WREG32(EVERGREEN_CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
232 WREG32(EVERGREEN_CUR_SIZE + radeon_crtc->crtc_offset,
233 ((radeon_crtc->cursor_width - 1) << 16) | (radeon_crtc->cursor_height - 1));
234 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235 int w = radeon_crtc->cursor_width;
236 int i = 0;
237 struct drm_crtc *crtc_p;
238
239 /* avivo cursor are offset into the total surface */
240 x += crtc->x;
241 y += crtc->y;
242 DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
243
244 /* avivo cursor image can't end on 128 pixel boundry or
245 * go past the end of the frame if both crtcs are enabled
246 */
247 list_for_each_entry(crtc_p, &crtc->dev->mode_config.crtc_list, head) {
248 if (crtc_p->enabled)
249 i++;
250 }
251 if (i > 1) {
252 int cursor_end, frame_end;
253
254 cursor_end = x - xorigin + w;
255 frame_end = crtc->x + crtc->mode.crtc_hdisplay;
256 if (cursor_end >= frame_end) {
257 w = w - (cursor_end - frame_end);
258 if (!(frame_end & 0x7f))
259 w--;
260 } else {
261 if (!(cursor_end & 0x7f))
262 w--;
263 }
264 if (w <= 0)
265 w = 1;
266 }
267
268 WREG32(AVIVO_D1CUR_POSITION + radeon_crtc->crtc_offset,
269 ((xorigin ? 0 : x) << 16) |
270 (yorigin ? 0 : y));
271 WREG32(AVIVO_D1CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
272 WREG32(AVIVO_D1CUR_SIZE + radeon_crtc->crtc_offset,
273 ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
274 } else {
275 if (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)
276 y *= 2;
277
278 WREG32(RADEON_CUR_HORZ_VERT_OFF + radeon_crtc->crtc_offset,
279 (RADEON_CUR_LOCK
280 | (xorigin << 16)
281 | yorigin));
282 WREG32(RADEON_CUR_HORZ_VERT_POSN + radeon_crtc->crtc_offset,
283 (RADEON_CUR_LOCK
284 | ((xorigin ? 0 : x) << 16)
285 | (yorigin ? 0 : y)));
Alex Deucherc836e862009-07-13 13:51:03 -0400286 /* offset is from DISP(2)_BASE_ADDRESS */
287 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, (radeon_crtc->legacy_cursor_offset +
288 (yorigin * 256)));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289 }
290 radeon_lock_cursor(crtc, false);
291
292 return 0;
293}