Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* |
Alan Cox | c343a83 | 2007-05-25 20:39:30 +0100 | [diff] [blame] | 2 | * pata_it821x.c - IT821x PATA for new ATA layer |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 3 | * (C) 2005 Red Hat Inc |
| 4 | * Alan Cox <alan@redhat.com> |
Bartlomiej Zolnierkiewicz | 374abf2 | 2007-06-11 11:40:07 +0200 | [diff] [blame] | 5 | * (C) 2007 Bartlomiej Zolnierkiewicz |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 6 | * |
| 7 | * based upon |
| 8 | * |
| 9 | * it821x.c |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 10 | * |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 11 | * linux/drivers/ide/pci/it821x.c Version 0.09 December 2004 |
| 12 | * |
| 13 | * Copyright (C) 2004 Red Hat <alan@redhat.com> |
| 14 | * |
| 15 | * May be copied or modified under the terms of the GNU General Public License |
| 16 | * Based in part on the ITE vendor provided SCSI driver. |
| 17 | * |
| 18 | * Documentation available from |
| 19 | * http://www.ite.com.tw/pc/IT8212F_V04.pdf |
| 20 | * Some other documents are NDA. |
| 21 | * |
| 22 | * The ITE8212 isn't exactly a standard IDE controller. It has two |
| 23 | * modes. In pass through mode then it is an IDE controller. In its smart |
| 24 | * mode its actually quite a capable hardware raid controller disguised |
| 25 | * as an IDE controller. Smart mode only understands DMA read/write and |
| 26 | * identify, none of the fancier commands apply. The IT8211 is identical |
| 27 | * in other respects but lacks the raid mode. |
| 28 | * |
| 29 | * Errata: |
| 30 | * o Rev 0x10 also requires master/slave hold the same DMA timings and |
| 31 | * cannot do ATAPI MWDMA. |
| 32 | * o The identify data for raid volumes lacks CHS info (technically ok) |
| 33 | * but also fails to set the LBA28 and other bits. We fix these in |
| 34 | * the IDE probe quirk code. |
| 35 | * o If you write LBA48 sized I/O's (ie > 256 sector) in smart mode |
| 36 | * raid then the controller firmware dies |
| 37 | * o Smart mode without RAID doesn't clear all the necessary identify |
| 38 | * bits to reduce the command set to the one used |
| 39 | * |
| 40 | * This has a few impacts on the driver |
| 41 | * - In pass through mode we do all the work you would expect |
| 42 | * - In smart mode the clocking set up is done by the controller generally |
| 43 | * but we must watch the other limits and filter. |
| 44 | * - There are a few extra vendor commands that actually talk to the |
| 45 | * controller but only work PIO with no IRQ. |
| 46 | * |
| 47 | * Vendor areas of the identify block in smart mode are used for the |
| 48 | * timing and policy set up. Each HDD in raid mode also has a serial |
| 49 | * block on the disk. The hardware extra commands are get/set chip status, |
| 50 | * rebuild, get rebuild status. |
| 51 | * |
| 52 | * In Linux the driver supports pass through mode as if the device was |
| 53 | * just another IDE controller. If the smart mode is running then |
| 54 | * volumes are managed by the controller firmware and each IDE "disk" |
| 55 | * is a raid volume. Even more cute - the controller can do automated |
| 56 | * hotplug and rebuild. |
| 57 | * |
| 58 | * The pass through controller itself is a little demented. It has a |
| 59 | * flaw that it has a single set of PIO/MWDMA timings per channel so |
| 60 | * non UDMA devices restrict each others performance. It also has a |
| 61 | * single clock source per channel so mixed UDMA100/133 performance |
| 62 | * isn't perfect and we have to pick a clock. Thankfully none of this |
| 63 | * matters in smart mode. ATAPI DMA is not currently supported. |
| 64 | * |
| 65 | * It seems the smart mode is a win for RAID1/RAID10 but otherwise not. |
| 66 | * |
| 67 | * TODO |
| 68 | * - ATAPI and other speed filtering |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 69 | * - RAID configuration ioctls |
| 70 | */ |
| 71 | |
| 72 | #include <linux/kernel.h> |
| 73 | #include <linux/module.h> |
| 74 | #include <linux/pci.h> |
| 75 | #include <linux/init.h> |
| 76 | #include <linux/blkdev.h> |
| 77 | #include <linux/delay.h> |
| 78 | #include <scsi/scsi_host.h> |
| 79 | #include <linux/libata.h> |
| 80 | |
| 81 | |
| 82 | #define DRV_NAME "pata_it821x" |
Bartlomiej Zolnierkiewicz | 374abf2 | 2007-06-11 11:40:07 +0200 | [diff] [blame] | 83 | #define DRV_VERSION "0.3.7" |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 84 | |
| 85 | struct it821x_dev |
| 86 | { |
| 87 | unsigned int smart:1, /* Are we in smart raid mode */ |
| 88 | timing10:1; /* Rev 0x10 */ |
| 89 | u8 clock_mode; /* 0, ATA_50 or ATA_66 */ |
| 90 | u8 want[2][2]; /* Mode/Pri log for master slave */ |
| 91 | /* We need these for switching the clock when DMA goes on/off |
| 92 | The high byte is the 66Mhz timing */ |
| 93 | u16 pio[2]; /* Cached PIO values */ |
| 94 | u16 mwdma[2]; /* Cached MWDMA values */ |
| 95 | u16 udma[2]; /* Cached UDMA values (per drive) */ |
| 96 | u16 last_device; /* Master or slave loaded ? */ |
| 97 | }; |
| 98 | |
| 99 | #define ATA_66 0 |
| 100 | #define ATA_50 1 |
| 101 | #define ATA_ANY 2 |
| 102 | |
| 103 | #define UDMA_OFF 0 |
| 104 | #define MWDMA_OFF 0 |
| 105 | |
| 106 | /* |
| 107 | * We allow users to force the card into non raid mode without |
| 108 | * flashing the alternative BIOS. This is also neccessary right now |
| 109 | * for embedded platforms that cannot run a PC BIOS but are using this |
| 110 | * device. |
| 111 | */ |
| 112 | |
| 113 | static int it8212_noraid; |
| 114 | |
| 115 | /** |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 116 | * it821x_program - program the PIO/MWDMA registers |
| 117 | * @ap: ATA port |
| 118 | * @adev: Device to program |
| 119 | * @timing: Timing value (66Mhz in top 8bits, 50 in the low 8) |
| 120 | * |
| 121 | * Program the PIO/MWDMA timing for this channel according to the |
| 122 | * current clock. These share the same register so are managed by |
| 123 | * the DMA start/stop sequence as with the old driver. |
| 124 | */ |
| 125 | |
| 126 | static void it821x_program(struct ata_port *ap, struct ata_device *adev, u16 timing) |
| 127 | { |
| 128 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 129 | struct it821x_dev *itdev = ap->private_data; |
| 130 | int channel = ap->port_no; |
| 131 | u8 conf; |
| 132 | |
| 133 | /* Program PIO/MWDMA timing bits */ |
| 134 | if (itdev->clock_mode == ATA_66) |
| 135 | conf = timing >> 8; |
| 136 | else |
| 137 | conf = timing & 0xFF; |
| 138 | pci_write_config_byte(pdev, 0x54 + 4 * channel, conf); |
| 139 | } |
| 140 | |
| 141 | |
| 142 | /** |
| 143 | * it821x_program_udma - program the UDMA registers |
| 144 | * @ap: ATA port |
| 145 | * @adev: ATA device to update |
| 146 | * @timing: Timing bits. Top 8 are for 66Mhz bottom for 50Mhz |
| 147 | * |
| 148 | * Program the UDMA timing for this drive according to the |
| 149 | * current clock. Handles the dual clocks and also knows about |
| 150 | * the errata on the 0x10 revision. The UDMA errata is partly handled |
| 151 | * here and partly in start_dma. |
| 152 | */ |
| 153 | |
| 154 | static void it821x_program_udma(struct ata_port *ap, struct ata_device *adev, u16 timing) |
| 155 | { |
| 156 | struct it821x_dev *itdev = ap->private_data; |
| 157 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 158 | int channel = ap->port_no; |
| 159 | int unit = adev->devno; |
| 160 | u8 conf; |
| 161 | |
| 162 | /* Program UDMA timing bits */ |
| 163 | if (itdev->clock_mode == ATA_66) |
| 164 | conf = timing >> 8; |
| 165 | else |
| 166 | conf = timing & 0xFF; |
| 167 | if (itdev->timing10 == 0) |
| 168 | pci_write_config_byte(pdev, 0x56 + 4 * channel + unit, conf); |
| 169 | else { |
| 170 | /* Early revision must be programmed for both together */ |
| 171 | pci_write_config_byte(pdev, 0x56 + 4 * channel, conf); |
| 172 | pci_write_config_byte(pdev, 0x56 + 4 * channel + 1, conf); |
| 173 | } |
| 174 | } |
| 175 | |
| 176 | /** |
| 177 | * it821x_clock_strategy |
| 178 | * @ap: ATA interface |
| 179 | * @adev: ATA device being updated |
| 180 | * |
| 181 | * Select between the 50 and 66Mhz base clocks to get the best |
| 182 | * results for this interface. |
| 183 | */ |
| 184 | |
| 185 | static void it821x_clock_strategy(struct ata_port *ap, struct ata_device *adev) |
| 186 | { |
| 187 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 188 | struct it821x_dev *itdev = ap->private_data; |
| 189 | u8 unit = adev->devno; |
| 190 | struct ata_device *pair = ata_dev_pair(adev); |
| 191 | |
| 192 | int clock, altclock; |
| 193 | u8 v; |
| 194 | int sel = 0; |
| 195 | |
| 196 | /* Look for the most wanted clocking */ |
| 197 | if (itdev->want[0][0] > itdev->want[1][0]) { |
| 198 | clock = itdev->want[0][1]; |
| 199 | altclock = itdev->want[1][1]; |
| 200 | } else { |
| 201 | clock = itdev->want[1][1]; |
| 202 | altclock = itdev->want[0][1]; |
| 203 | } |
| 204 | |
| 205 | /* Master doesn't care does the slave ? */ |
| 206 | if (clock == ATA_ANY) |
| 207 | clock = altclock; |
| 208 | |
| 209 | /* Nobody cares - keep the same clock */ |
| 210 | if (clock == ATA_ANY) |
| 211 | return; |
| 212 | /* No change */ |
| 213 | if (clock == itdev->clock_mode) |
| 214 | return; |
| 215 | |
| 216 | /* Load this into the controller */ |
| 217 | if (clock == ATA_66) |
| 218 | itdev->clock_mode = ATA_66; |
| 219 | else { |
| 220 | itdev->clock_mode = ATA_50; |
| 221 | sel = 1; |
| 222 | } |
| 223 | pci_read_config_byte(pdev, 0x50, &v); |
| 224 | v &= ~(1 << (1 + ap->port_no)); |
| 225 | v |= sel << (1 + ap->port_no); |
| 226 | pci_write_config_byte(pdev, 0x50, v); |
| 227 | |
| 228 | /* |
| 229 | * Reprogram the UDMA/PIO of the pair drive for the switch |
| 230 | * MWDMA will be dealt with by the dma switcher |
| 231 | */ |
| 232 | if (pair && itdev->udma[1-unit] != UDMA_OFF) { |
| 233 | it821x_program_udma(ap, pair, itdev->udma[1-unit]); |
| 234 | it821x_program(ap, pair, itdev->pio[1-unit]); |
| 235 | } |
| 236 | /* |
| 237 | * Reprogram the UDMA/PIO of our drive for the switch. |
| 238 | * MWDMA will be dealt with by the dma switcher |
| 239 | */ |
| 240 | if (itdev->udma[unit] != UDMA_OFF) { |
| 241 | it821x_program_udma(ap, adev, itdev->udma[unit]); |
| 242 | it821x_program(ap, adev, itdev->pio[unit]); |
| 243 | } |
| 244 | } |
| 245 | |
| 246 | /** |
| 247 | * it821x_passthru_set_piomode - set PIO mode data |
| 248 | * @ap: ATA interface |
| 249 | * @adev: ATA device |
| 250 | * |
| 251 | * Configure for PIO mode. This is complicated as the register is |
| 252 | * shared by PIO and MWDMA and for both channels. |
| 253 | */ |
| 254 | |
| 255 | static void it821x_passthru_set_piomode(struct ata_port *ap, struct ata_device *adev) |
| 256 | { |
| 257 | /* Spec says 89 ref driver uses 88 */ |
| 258 | static const u16 pio[] = { 0xAA88, 0xA382, 0xA181, 0x3332, 0x3121 }; |
| 259 | static const u8 pio_want[] = { ATA_66, ATA_66, ATA_66, ATA_66, ATA_ANY }; |
| 260 | |
| 261 | struct it821x_dev *itdev = ap->private_data; |
| 262 | int unit = adev->devno; |
| 263 | int mode_wanted = adev->pio_mode - XFER_PIO_0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 264 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 265 | /* We prefer 66Mhz clock for PIO 0-3, don't care for PIO4 */ |
| 266 | itdev->want[unit][1] = pio_want[mode_wanted]; |
| 267 | itdev->want[unit][0] = 1; /* PIO is lowest priority */ |
| 268 | itdev->pio[unit] = pio[mode_wanted]; |
| 269 | it821x_clock_strategy(ap, adev); |
| 270 | it821x_program(ap, adev, itdev->pio[unit]); |
| 271 | } |
| 272 | |
| 273 | /** |
| 274 | * it821x_passthru_set_dmamode - set initial DMA mode data |
| 275 | * @ap: ATA interface |
| 276 | * @adev: ATA device |
| 277 | * |
| 278 | * Set up the DMA modes. The actions taken depend heavily on the mode |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 279 | * to use. If UDMA is used as is hopefully the usual case then the |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 280 | * timing register is private and we need only consider the clock. If |
| 281 | * we are using MWDMA then we have to manage the setting ourself as |
| 282 | * we switch devices and mode. |
| 283 | */ |
| 284 | |
| 285 | static void it821x_passthru_set_dmamode(struct ata_port *ap, struct ata_device *adev) |
| 286 | { |
| 287 | static const u16 dma[] = { 0x8866, 0x3222, 0x3121 }; |
| 288 | static const u8 mwdma_want[] = { ATA_ANY, ATA_66, ATA_ANY }; |
| 289 | static const u16 udma[] = { 0x4433, 0x4231, 0x3121, 0x2121, 0x1111, 0x2211, 0x1111 }; |
| 290 | static const u8 udma_want[] = { ATA_ANY, ATA_50, ATA_ANY, ATA_66, ATA_66, ATA_50, ATA_66 }; |
| 291 | |
| 292 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 293 | struct it821x_dev *itdev = ap->private_data; |
| 294 | int channel = ap->port_no; |
| 295 | int unit = adev->devno; |
| 296 | u8 conf; |
| 297 | |
| 298 | if (adev->dma_mode >= XFER_UDMA_0) { |
| 299 | int mode_wanted = adev->dma_mode - XFER_UDMA_0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 300 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 301 | itdev->want[unit][1] = udma_want[mode_wanted]; |
| 302 | itdev->want[unit][0] = 3; /* UDMA is high priority */ |
| 303 | itdev->mwdma[unit] = MWDMA_OFF; |
| 304 | itdev->udma[unit] = udma[mode_wanted]; |
| 305 | if (mode_wanted >= 5) |
| 306 | itdev->udma[unit] |= 0x8080; /* UDMA 5/6 select on */ |
| 307 | |
| 308 | /* UDMA on. Again revision 0x10 must do the pair */ |
| 309 | pci_read_config_byte(pdev, 0x50, &conf); |
| 310 | if (itdev->timing10) |
| 311 | conf &= channel ? 0x9F: 0xE7; |
| 312 | else |
| 313 | conf &= ~ (1 << (3 + 2 * channel + unit)); |
| 314 | pci_write_config_byte(pdev, 0x50, conf); |
| 315 | it821x_clock_strategy(ap, adev); |
| 316 | it821x_program_udma(ap, adev, itdev->udma[unit]); |
| 317 | } else { |
| 318 | int mode_wanted = adev->dma_mode - XFER_MW_DMA_0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 319 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 320 | itdev->want[unit][1] = mwdma_want[mode_wanted]; |
| 321 | itdev->want[unit][0] = 2; /* MWDMA is low priority */ |
| 322 | itdev->mwdma[unit] = dma[mode_wanted]; |
| 323 | itdev->udma[unit] = UDMA_OFF; |
| 324 | |
| 325 | /* UDMA bits off - Revision 0x10 do them in pairs */ |
| 326 | pci_read_config_byte(pdev, 0x50, &conf); |
| 327 | if (itdev->timing10) |
| 328 | conf |= channel ? 0x60: 0x18; |
| 329 | else |
| 330 | conf |= 1 << (3 + 2 * channel + unit); |
| 331 | pci_write_config_byte(pdev, 0x50, conf); |
| 332 | it821x_clock_strategy(ap, adev); |
| 333 | } |
| 334 | } |
| 335 | |
| 336 | /** |
| 337 | * it821x_passthru_dma_start - DMA start callback |
| 338 | * @qc: Command in progress |
| 339 | * |
| 340 | * Usually drivers set the DMA timing at the point the set_dmamode call |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 341 | * is made. IT821x however requires we load new timings on the |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 342 | * transitions in some cases. |
| 343 | */ |
| 344 | |
| 345 | static void it821x_passthru_bmdma_start(struct ata_queued_cmd *qc) |
| 346 | { |
| 347 | struct ata_port *ap = qc->ap; |
| 348 | struct ata_device *adev = qc->dev; |
| 349 | struct it821x_dev *itdev = ap->private_data; |
| 350 | int unit = adev->devno; |
| 351 | |
| 352 | if (itdev->mwdma[unit] != MWDMA_OFF) |
| 353 | it821x_program(ap, adev, itdev->mwdma[unit]); |
| 354 | else if (itdev->udma[unit] != UDMA_OFF && itdev->timing10) |
| 355 | it821x_program_udma(ap, adev, itdev->udma[unit]); |
| 356 | ata_bmdma_start(qc); |
| 357 | } |
| 358 | |
| 359 | /** |
| 360 | * it821x_passthru_dma_stop - DMA stop callback |
| 361 | * @qc: ATA command |
| 362 | * |
| 363 | * We loaded new timings in dma_start, as a result we need to restore |
| 364 | * the PIO timings in dma_stop so that the next command issue gets the |
| 365 | * right clock values. |
| 366 | */ |
| 367 | |
| 368 | static void it821x_passthru_bmdma_stop(struct ata_queued_cmd *qc) |
| 369 | { |
| 370 | struct ata_port *ap = qc->ap; |
| 371 | struct ata_device *adev = qc->dev; |
| 372 | struct it821x_dev *itdev = ap->private_data; |
| 373 | int unit = adev->devno; |
| 374 | |
| 375 | ata_bmdma_stop(qc); |
| 376 | if (itdev->mwdma[unit] != MWDMA_OFF) |
| 377 | it821x_program(ap, adev, itdev->pio[unit]); |
| 378 | } |
| 379 | |
| 380 | |
| 381 | /** |
| 382 | * it821x_passthru_dev_select - Select master/slave |
| 383 | * @ap: ATA port |
| 384 | * @device: Device number (not pointer) |
| 385 | * |
| 386 | * Device selection hook. If neccessary perform clock switching |
| 387 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 388 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 389 | static void it821x_passthru_dev_select(struct ata_port *ap, |
| 390 | unsigned int device) |
| 391 | { |
| 392 | struct it821x_dev *itdev = ap->private_data; |
| 393 | if (itdev && device != itdev->last_device) { |
| 394 | struct ata_device *adev = &ap->device[device]; |
| 395 | it821x_program(ap, adev, itdev->pio[adev->devno]); |
| 396 | itdev->last_device = device; |
| 397 | } |
| 398 | ata_std_dev_select(ap, device); |
| 399 | } |
| 400 | |
| 401 | /** |
| 402 | * it821x_smart_qc_issue_prot - wrap qc issue prot |
| 403 | * @qc: command |
| 404 | * |
| 405 | * Wrap the command issue sequence for the IT821x. We need to |
| 406 | * perform out own device selection timing loads before the |
| 407 | * usual happenings kick off |
| 408 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 409 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 410 | static unsigned int it821x_smart_qc_issue_prot(struct ata_queued_cmd *qc) |
| 411 | { |
| 412 | switch(qc->tf.command) |
| 413 | { |
| 414 | /* Commands the firmware supports */ |
| 415 | case ATA_CMD_READ: |
| 416 | case ATA_CMD_READ_EXT: |
| 417 | case ATA_CMD_WRITE: |
| 418 | case ATA_CMD_WRITE_EXT: |
| 419 | case ATA_CMD_PIO_READ: |
| 420 | case ATA_CMD_PIO_READ_EXT: |
| 421 | case ATA_CMD_PIO_WRITE: |
| 422 | case ATA_CMD_PIO_WRITE_EXT: |
| 423 | case ATA_CMD_READ_MULTI: |
| 424 | case ATA_CMD_READ_MULTI_EXT: |
| 425 | case ATA_CMD_WRITE_MULTI: |
| 426 | case ATA_CMD_WRITE_MULTI_EXT: |
| 427 | case ATA_CMD_ID_ATA: |
| 428 | /* Arguably should just no-op this one */ |
| 429 | case ATA_CMD_SET_FEATURES: |
| 430 | return ata_qc_issue_prot(qc); |
| 431 | } |
| 432 | printk(KERN_DEBUG "it821x: can't process command 0x%02X\n", qc->tf.command); |
| 433 | return AC_ERR_INVALID; |
| 434 | } |
| 435 | |
| 436 | /** |
| 437 | * it821x_passthru_qc_issue_prot - wrap qc issue prot |
| 438 | * @qc: command |
| 439 | * |
| 440 | * Wrap the command issue sequence for the IT821x. We need to |
| 441 | * perform out own device selection timing loads before the |
| 442 | * usual happenings kick off |
| 443 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 444 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 445 | static unsigned int it821x_passthru_qc_issue_prot(struct ata_queued_cmd *qc) |
| 446 | { |
| 447 | it821x_passthru_dev_select(qc->ap, qc->dev->devno); |
| 448 | return ata_qc_issue_prot(qc); |
| 449 | } |
| 450 | |
| 451 | /** |
| 452 | * it821x_smart_set_mode - mode setting |
| 453 | * @ap: interface to set up |
Alan | b229a7b | 2007-01-24 11:47:07 +0000 | [diff] [blame] | 454 | * @unused: device that failed (error only) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 455 | * |
| 456 | * Use a non standard set_mode function. We don't want to be tuned. |
| 457 | * The BIOS configured everything. Our job is not to fiddle. We |
| 458 | * read the dma enabled bits from the PCI configuration of the device |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 459 | * and respect them. |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 460 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 461 | |
Alan | b229a7b | 2007-01-24 11:47:07 +0000 | [diff] [blame] | 462 | static int it821x_smart_set_mode(struct ata_port *ap, struct ata_device **unused) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 463 | { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 464 | int i; |
| 465 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 466 | for (i = 0; i < ATA_MAX_DEVICES; i++) { |
| 467 | struct ata_device *dev = &ap->device[i]; |
| 468 | if (ata_dev_enabled(dev)) { |
| 469 | /* We don't really care */ |
| 470 | dev->pio_mode = XFER_PIO_0; |
| 471 | dev->dma_mode = XFER_MW_DMA_0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 472 | /* We do need the right mode information for DMA or PIO |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 473 | and this comes from the current configuration flags */ |
Bartlomiej Zolnierkiewicz | 374abf2 | 2007-06-11 11:40:07 +0200 | [diff] [blame] | 474 | if (ata_id_has_dma(dev->id)) { |
Alan | 616ece2 | 2007-02-20 18:15:03 +0000 | [diff] [blame] | 475 | ata_dev_printk(dev, KERN_INFO, "configured for DMA\n"); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 476 | dev->xfer_mode = XFER_MW_DMA_0; |
| 477 | dev->xfer_shift = ATA_SHIFT_MWDMA; |
| 478 | dev->flags &= ~ATA_DFLAG_PIO; |
| 479 | } else { |
Alan | 616ece2 | 2007-02-20 18:15:03 +0000 | [diff] [blame] | 480 | ata_dev_printk(dev, KERN_INFO, "configured for PIO\n"); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 481 | dev->xfer_mode = XFER_PIO_0; |
| 482 | dev->xfer_shift = ATA_SHIFT_PIO; |
| 483 | dev->flags |= ATA_DFLAG_PIO; |
| 484 | } |
| 485 | } |
| 486 | } |
Alan | b229a7b | 2007-01-24 11:47:07 +0000 | [diff] [blame] | 487 | return 0; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 488 | } |
| 489 | |
| 490 | /** |
| 491 | * it821x_dev_config - Called each device identify |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 492 | * @adev: Device that has just been identified |
| 493 | * |
| 494 | * Perform the initial setup needed for each device that is chip |
| 495 | * special. In our case we need to lock the sector count to avoid |
| 496 | * blowing the brains out of the firmware with large LBA48 requests |
| 497 | * |
| 498 | * FIXME: When FUA appears we need to block FUA too. And SMART and |
| 499 | * basically we need to filter commands for this chip. |
| 500 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 501 | |
Alan | cd0d3bb | 2007-03-02 00:56:15 +0000 | [diff] [blame] | 502 | static void it821x_dev_config(struct ata_device *adev) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 503 | { |
Tejun Heo | 8bfa79f | 2007-01-02 20:19:40 +0900 | [diff] [blame] | 504 | unsigned char model_num[ATA_ID_PROD_LEN + 1]; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 505 | |
Tejun Heo | 8bfa79f | 2007-01-02 20:19:40 +0900 | [diff] [blame] | 506 | ata_id_c_string(adev->id, model_num, ATA_ID_PROD, sizeof(model_num)); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 507 | |
| 508 | if (adev->max_sectors > 255) |
| 509 | adev->max_sectors = 255; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 510 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 511 | if (strstr(model_num, "Integrated Technology Express")) { |
| 512 | /* RAID mode */ |
| 513 | printk(KERN_INFO "IT821x %sRAID%d volume", |
| 514 | adev->id[147]?"Bootable ":"", |
| 515 | adev->id[129]); |
| 516 | if (adev->id[129] != 1) |
| 517 | printk("(%dK stripe)", adev->id[146]); |
| 518 | printk(".\n"); |
| 519 | } |
| 520 | } |
| 521 | |
| 522 | |
| 523 | /** |
| 524 | * it821x_check_atapi_dma - ATAPI DMA handler |
| 525 | * @qc: Command we are about to issue |
| 526 | * |
| 527 | * Decide if this ATAPI command can be issued by DMA on this |
| 528 | * controller. Return 0 if it can be. |
| 529 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 530 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 531 | static int it821x_check_atapi_dma(struct ata_queued_cmd *qc) |
| 532 | { |
| 533 | struct ata_port *ap = qc->ap; |
| 534 | struct it821x_dev *itdev = ap->private_data; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 535 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 536 | /* No ATAPI DMA in smart mode */ |
| 537 | if (itdev->smart) |
| 538 | return -EOPNOTSUPP; |
| 539 | /* No ATAPI DMA on rev 10 */ |
| 540 | if (itdev->timing10) |
| 541 | return -EOPNOTSUPP; |
| 542 | /* Cool */ |
| 543 | return 0; |
| 544 | } |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 545 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 546 | |
| 547 | /** |
| 548 | * it821x_port_start - port setup |
| 549 | * @ap: ATA port being set up |
| 550 | * |
| 551 | * The it821x needs to maintain private data structures and also to |
| 552 | * use the standard PCI interface which lacks support for this |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 553 | * functionality. We instead set up the private data on the port |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 554 | * start hook, and tear it down on port stop |
| 555 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 556 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 557 | static int it821x_port_start(struct ata_port *ap) |
| 558 | { |
| 559 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 560 | struct it821x_dev *itdev; |
| 561 | u8 conf; |
| 562 | |
| 563 | int ret = ata_port_start(ap); |
| 564 | if (ret < 0) |
| 565 | return ret; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 566 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 567 | itdev = devm_kzalloc(&pdev->dev, sizeof(struct it821x_dev), GFP_KERNEL); |
| 568 | if (itdev == NULL) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 569 | return -ENOMEM; |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 570 | ap->private_data = itdev; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 571 | |
| 572 | pci_read_config_byte(pdev, 0x50, &conf); |
| 573 | |
| 574 | if (conf & 1) { |
| 575 | itdev->smart = 1; |
| 576 | /* Long I/O's although allowed in LBA48 space cause the |
| 577 | onboard firmware to enter the twighlight zone */ |
| 578 | /* No ATAPI DMA in this mode either */ |
| 579 | } |
| 580 | /* Pull the current clocks from 0x50 */ |
| 581 | if (conf & (1 << (1 + ap->port_no))) |
| 582 | itdev->clock_mode = ATA_50; |
| 583 | else |
| 584 | itdev->clock_mode = ATA_66; |
| 585 | |
| 586 | itdev->want[0][1] = ATA_ANY; |
| 587 | itdev->want[1][1] = ATA_ANY; |
| 588 | itdev->last_device = -1; |
| 589 | |
Auke Kok | 44c1013 | 2007-06-08 15:46:36 -0700 | [diff] [blame] | 590 | if (pdev->revision == 0x11) { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 591 | itdev->timing10 = 1; |
| 592 | /* Need to disable ATAPI DMA for this case */ |
| 593 | if (!itdev->smart) |
| 594 | printk(KERN_WARNING DRV_NAME": Revision 0x10, workarounds activated.\n"); |
| 595 | } |
| 596 | |
| 597 | return 0; |
| 598 | } |
| 599 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 600 | static struct scsi_host_template it821x_sht = { |
| 601 | .module = THIS_MODULE, |
| 602 | .name = DRV_NAME, |
| 603 | .ioctl = ata_scsi_ioctl, |
| 604 | .queuecommand = ata_scsi_queuecmd, |
| 605 | .can_queue = ATA_DEF_QUEUE, |
| 606 | .this_id = ATA_SHT_THIS_ID, |
| 607 | .sg_tablesize = LIBATA_MAX_PRD, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 608 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 609 | .emulated = ATA_SHT_EMULATED, |
| 610 | .use_clustering = ATA_SHT_USE_CLUSTERING, |
| 611 | .proc_name = DRV_NAME, |
| 612 | .dma_boundary = ATA_DMA_BOUNDARY, |
| 613 | .slave_configure = ata_scsi_slave_config, |
Tejun Heo | afdfe89 | 2006-11-29 11:26:47 +0900 | [diff] [blame] | 614 | .slave_destroy = ata_scsi_slave_destroy, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 615 | .bios_param = ata_std_bios_param, |
| 616 | }; |
| 617 | |
| 618 | static struct ata_port_operations it821x_smart_port_ops = { |
| 619 | .set_mode = it821x_smart_set_mode, |
| 620 | .port_disable = ata_port_disable, |
| 621 | .tf_load = ata_tf_load, |
| 622 | .tf_read = ata_tf_read, |
| 623 | .mode_filter = ata_pci_default_filter, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 624 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 625 | .check_status = ata_check_status, |
| 626 | .check_atapi_dma= it821x_check_atapi_dma, |
| 627 | .exec_command = ata_exec_command, |
| 628 | .dev_select = ata_std_dev_select, |
| 629 | .dev_config = it821x_dev_config, |
| 630 | |
| 631 | .freeze = ata_bmdma_freeze, |
| 632 | .thaw = ata_bmdma_thaw, |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 633 | .error_handler = ata_bmdma_error_handler, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 634 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 635 | .cable_detect = ata_cable_unknown, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 636 | |
| 637 | .bmdma_setup = ata_bmdma_setup, |
| 638 | .bmdma_start = ata_bmdma_start, |
| 639 | .bmdma_stop = ata_bmdma_stop, |
| 640 | .bmdma_status = ata_bmdma_status, |
| 641 | |
| 642 | .qc_prep = ata_qc_prep, |
| 643 | .qc_issue = it821x_smart_qc_issue_prot, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 644 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 645 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 646 | |
| 647 | .irq_handler = ata_interrupt, |
| 648 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 649 | .irq_on = ata_irq_on, |
| 650 | .irq_ack = ata_irq_ack, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 651 | |
| 652 | .port_start = it821x_port_start, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 653 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 654 | |
| 655 | static struct ata_port_operations it821x_passthru_port_ops = { |
| 656 | .port_disable = ata_port_disable, |
| 657 | .set_piomode = it821x_passthru_set_piomode, |
| 658 | .set_dmamode = it821x_passthru_set_dmamode, |
| 659 | .mode_filter = ata_pci_default_filter, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 660 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 661 | .tf_load = ata_tf_load, |
| 662 | .tf_read = ata_tf_read, |
| 663 | .check_status = ata_check_status, |
| 664 | .exec_command = ata_exec_command, |
| 665 | .check_atapi_dma= it821x_check_atapi_dma, |
| 666 | .dev_select = it821x_passthru_dev_select, |
| 667 | |
| 668 | .freeze = ata_bmdma_freeze, |
| 669 | .thaw = ata_bmdma_thaw, |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 670 | .error_handler = ata_bmdma_error_handler, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 671 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 672 | .cable_detect = ata_cable_unknown, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 673 | |
| 674 | .bmdma_setup = ata_bmdma_setup, |
| 675 | .bmdma_start = it821x_passthru_bmdma_start, |
| 676 | .bmdma_stop = it821x_passthru_bmdma_stop, |
| 677 | .bmdma_status = ata_bmdma_status, |
| 678 | |
| 679 | .qc_prep = ata_qc_prep, |
| 680 | .qc_issue = it821x_passthru_qc_issue_prot, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 681 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 682 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 683 | |
| 684 | .irq_clear = ata_bmdma_irq_clear, |
| 685 | .irq_handler = ata_interrupt, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 686 | .irq_on = ata_irq_on, |
| 687 | .irq_ack = ata_irq_ack, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 688 | |
| 689 | .port_start = it821x_port_start, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 690 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 691 | |
Randy Dunlap | 112cc2b | 2007-06-25 10:42:22 -0700 | [diff] [blame] | 692 | static void it821x_disable_raid(struct pci_dev *pdev) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 693 | { |
| 694 | /* Reset local CPU, and set BIOS not ready */ |
| 695 | pci_write_config_byte(pdev, 0x5E, 0x01); |
| 696 | |
| 697 | /* Set to bypass mode, and reset PCI bus */ |
| 698 | pci_write_config_byte(pdev, 0x50, 0x00); |
| 699 | pci_write_config_word(pdev, PCI_COMMAND, |
| 700 | PCI_COMMAND_PARITY | PCI_COMMAND_IO | |
| 701 | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER); |
| 702 | pci_write_config_word(pdev, 0x40, 0xA0F3); |
| 703 | |
| 704 | pci_write_config_dword(pdev,0x4C, 0x02040204); |
| 705 | pci_write_config_byte(pdev, 0x42, 0x36); |
| 706 | pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x20); |
| 707 | } |
| 708 | |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 709 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 710 | static int it821x_init_one(struct pci_dev *pdev, const struct pci_device_id *id) |
| 711 | { |
| 712 | u8 conf; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 713 | |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 714 | static const struct ata_port_info info_smart = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 715 | .sht = &it821x_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 716 | .flags = ATA_FLAG_SLAVE_POSS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 717 | .pio_mask = 0x1f, |
| 718 | .mwdma_mask = 0x07, |
| 719 | .port_ops = &it821x_smart_port_ops |
| 720 | }; |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 721 | static const struct ata_port_info info_passthru = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 722 | .sht = &it821x_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 723 | .flags = ATA_FLAG_SLAVE_POSS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 724 | .pio_mask = 0x1f, |
| 725 | .mwdma_mask = 0x07, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 726 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 727 | .port_ops = &it821x_passthru_port_ops |
| 728 | }; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 729 | |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 730 | const struct ata_port_info *ppi[] = { NULL, NULL }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 731 | static char *mode[2] = { "pass through", "smart" }; |
| 732 | |
| 733 | /* Force the card into bypass mode if so requested */ |
| 734 | if (it8212_noraid) { |
| 735 | printk(KERN_INFO DRV_NAME ": forcing bypass mode.\n"); |
| 736 | it821x_disable_raid(pdev); |
| 737 | } |
| 738 | pci_read_config_byte(pdev, 0x50, &conf); |
| 739 | conf &= 1; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 740 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 741 | printk(KERN_INFO DRV_NAME ": controller in %s mode.\n", mode[conf]); |
| 742 | if (conf == 0) |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 743 | ppi[0] = &info_passthru; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 744 | else |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 745 | ppi[0] = &info_smart; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 746 | |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 747 | return ata_pci_init_one(pdev, ppi); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 748 | } |
| 749 | |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 750 | #ifdef CONFIG_PM |
Alan | f535d53 | 2006-11-27 16:14:36 +0000 | [diff] [blame] | 751 | static int it821x_reinit_one(struct pci_dev *pdev) |
| 752 | { |
| 753 | /* Resume - turn raid back off if need be */ |
| 754 | if (it8212_noraid) |
| 755 | it821x_disable_raid(pdev); |
| 756 | return ata_pci_device_resume(pdev); |
| 757 | } |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 758 | #endif |
Alan | f535d53 | 2006-11-27 16:14:36 +0000 | [diff] [blame] | 759 | |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 760 | static const struct pci_device_id it821x[] = { |
| 761 | { PCI_VDEVICE(ITE, PCI_DEVICE_ID_ITE_8211), }, |
| 762 | { PCI_VDEVICE(ITE, PCI_DEVICE_ID_ITE_8212), }, |
| 763 | |
| 764 | { }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 765 | }; |
| 766 | |
| 767 | static struct pci_driver it821x_pci_driver = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 768 | .name = DRV_NAME, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 769 | .id_table = it821x, |
| 770 | .probe = it821x_init_one, |
Alan | f535d53 | 2006-11-27 16:14:36 +0000 | [diff] [blame] | 771 | .remove = ata_pci_remove_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 772 | #ifdef CONFIG_PM |
Alan | f535d53 | 2006-11-27 16:14:36 +0000 | [diff] [blame] | 773 | .suspend = ata_pci_device_suspend, |
| 774 | .resume = it821x_reinit_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 775 | #endif |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 776 | }; |
| 777 | |
| 778 | static int __init it821x_init(void) |
| 779 | { |
| 780 | return pci_register_driver(&it821x_pci_driver); |
| 781 | } |
| 782 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 783 | static void __exit it821x_exit(void) |
| 784 | { |
| 785 | pci_unregister_driver(&it821x_pci_driver); |
| 786 | } |
| 787 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 788 | MODULE_AUTHOR("Alan Cox"); |
| 789 | MODULE_DESCRIPTION("low-level driver for the IT8211/IT8212 IDE RAID controller"); |
| 790 | MODULE_LICENSE("GPL"); |
| 791 | MODULE_DEVICE_TABLE(pci, it821x); |
| 792 | MODULE_VERSION(DRV_VERSION); |
| 793 | |
| 794 | |
| 795 | module_param_named(noraid, it8212_noraid, int, S_IRUGO); |
Stas Sergeev | 5fe675e | 2007-06-20 22:42:13 +0400 | [diff] [blame] | 796 | MODULE_PARM_DESC(noraid, "Force card into bypass mode"); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 797 | |
| 798 | module_init(it821x_init); |
| 799 | module_exit(it821x_exit); |