blob: 8a321be24835a96ad4e85cc810ffce1805c1fc11 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 */
26
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040028#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/moduleparam.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/if_vlan.h>
36#include <linux/ip.h>
37#include <linux/delay.h>
38#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010039#include <linux/dma-mapping.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080040#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040041#include <asm/irq.h>
42
43#include "skge.h"
44
45#define DRV_NAME "skge"
Stephen Hemminger6fc47e32006-08-28 16:19:39 -070046#define DRV_VERSION "1.7"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040047#define PFX DRV_NAME " "
48
49#define DEFAULT_TX_RING_SIZE 128
50#define DEFAULT_RX_RING_SIZE 512
51#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070052#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040053#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070054#define RX_COPY_THRESHOLD 128
55#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040056#define PHY_RETRIES 1000
57#define ETH_JUMBO_MTU 9000
58#define TX_WATCHDOG (5 * HZ)
59#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070060#define BLINK_MS 250
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040061
62MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
63MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
64MODULE_LICENSE("GPL");
65MODULE_VERSION(DRV_VERSION);
66
67static const u32 default_msg
68 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
69 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
70
71static int debug = -1; /* defaults above */
72module_param(debug, int, 0);
73MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
74
75static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070076 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
77 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
78 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
79 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070080 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070081 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070082 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
83 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
84 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070085 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Francois Romieu86f0cd52005-08-24 01:14:23 +020086 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040087 { 0 }
88};
89MODULE_DEVICE_TABLE(pci, skge_id_table);
90
91static int skge_up(struct net_device *dev);
92static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -080093static void skge_phy_reset(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040094static void skge_tx_clean(struct skge_port *skge);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080095static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
96static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040097static void genesis_get_stats(struct skge_port *skge, u64 *data);
98static void yukon_get_stats(struct skge_port *skge, u64 *data);
99static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700101static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400102
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700103/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400104static const int txqaddr[] = { Q_XA1, Q_XA2 };
105static const int rxqaddr[] = { Q_R1, Q_R2 };
106static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
107static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
108
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400109static int skge_get_regs_len(struct net_device *dev)
110{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700111 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400112}
113
114/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700115 * Returns copy of whole control register region
116 * Note: skip RAM address register because accessing it will
117 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400118 */
119static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
120 void *p)
121{
122 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400123 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400124
125 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700126 memset(p, 0, regs->len);
127 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400128
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700129 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
130 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400131}
132
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800133/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400134static int wol_supported(const struct skge_hw *hw)
135{
136 return !((hw->chip_id == CHIP_ID_GENESIS ||
Stephen Hemminger981d0372005-06-27 11:33:06 -0700137 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400138}
139
140static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
141{
142 struct skge_port *skge = netdev_priv(dev);
143
144 wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
145 wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
146}
147
148static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
149{
150 struct skge_port *skge = netdev_priv(dev);
151 struct skge_hw *hw = skge->hw;
152
Stephen Hemminger95566062005-06-27 11:33:02 -0700153 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400154 return -EOPNOTSUPP;
155
156 if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
157 return -EOPNOTSUPP;
158
159 skge->wol = wol->wolopts == WAKE_MAGIC;
160
161 if (skge->wol) {
162 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
163
164 skge_write16(hw, WOL_CTRL_STAT,
165 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
166 WOL_CTL_ENA_MAGIC_PKT_UNIT);
167 } else
168 skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
169
170 return 0;
171}
172
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800173/* Determine supported/advertised modes based on hardware.
174 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700175 */
176static u32 skge_supported_modes(const struct skge_hw *hw)
177{
178 u32 supported;
179
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700180 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700181 supported = SUPPORTED_10baseT_Half
182 | SUPPORTED_10baseT_Full
183 | SUPPORTED_100baseT_Half
184 | SUPPORTED_100baseT_Full
185 | SUPPORTED_1000baseT_Half
186 | SUPPORTED_1000baseT_Full
187 | SUPPORTED_Autoneg| SUPPORTED_TP;
188
189 if (hw->chip_id == CHIP_ID_GENESIS)
190 supported &= ~(SUPPORTED_10baseT_Half
191 | SUPPORTED_10baseT_Full
192 | SUPPORTED_100baseT_Half
193 | SUPPORTED_100baseT_Full);
194
195 else if (hw->chip_id == CHIP_ID_YUKON)
196 supported &= ~SUPPORTED_1000baseT_Half;
197 } else
198 supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
199 | SUPPORTED_Autoneg;
200
201 return supported;
202}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400203
204static int skge_get_settings(struct net_device *dev,
205 struct ethtool_cmd *ecmd)
206{
207 struct skge_port *skge = netdev_priv(dev);
208 struct skge_hw *hw = skge->hw;
209
210 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700211 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400212
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700213 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400214 ecmd->port = PORT_TP;
215 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700216 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400217 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400218
219 ecmd->advertising = skge->advertising;
220 ecmd->autoneg = skge->autoneg;
221 ecmd->speed = skge->speed;
222 ecmd->duplex = skge->duplex;
223 return 0;
224}
225
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400226static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
227{
228 struct skge_port *skge = netdev_priv(dev);
229 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700230 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400231
232 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700233 ecmd->advertising = supported;
234 skge->duplex = -1;
235 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400236 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700237 u32 setting;
238
Stephen Hemminger2c668512005-07-22 16:26:07 -0700239 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400240 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700241 if (ecmd->duplex == DUPLEX_FULL)
242 setting = SUPPORTED_1000baseT_Full;
243 else if (ecmd->duplex == DUPLEX_HALF)
244 setting = SUPPORTED_1000baseT_Half;
245 else
246 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400247 break;
248 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700249 if (ecmd->duplex == DUPLEX_FULL)
250 setting = SUPPORTED_100baseT_Full;
251 else if (ecmd->duplex == DUPLEX_HALF)
252 setting = SUPPORTED_100baseT_Half;
253 else
254 return -EINVAL;
255 break;
256
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400257 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700258 if (ecmd->duplex == DUPLEX_FULL)
259 setting = SUPPORTED_10baseT_Full;
260 else if (ecmd->duplex == DUPLEX_HALF)
261 setting = SUPPORTED_10baseT_Half;
262 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400263 return -EINVAL;
264 break;
265 default:
266 return -EINVAL;
267 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700268
269 if ((setting & supported) == 0)
270 return -EINVAL;
271
272 skge->speed = ecmd->speed;
273 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400274 }
275
276 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400277 skge->advertising = ecmd->advertising;
278
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800279 if (netif_running(dev))
280 skge_phy_reset(skge);
281
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400282 return (0);
283}
284
285static void skge_get_drvinfo(struct net_device *dev,
286 struct ethtool_drvinfo *info)
287{
288 struct skge_port *skge = netdev_priv(dev);
289
290 strcpy(info->driver, DRV_NAME);
291 strcpy(info->version, DRV_VERSION);
292 strcpy(info->fw_version, "N/A");
293 strcpy(info->bus_info, pci_name(skge->hw->pdev));
294}
295
296static const struct skge_stat {
297 char name[ETH_GSTRING_LEN];
298 u16 xmac_offset;
299 u16 gma_offset;
300} skge_stats[] = {
301 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
302 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
303
304 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
305 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
306 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
307 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
308 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
309 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
310 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
311 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
312
313 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
314 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
315 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
316 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
317 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
318 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
319
320 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
321 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
322 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
323 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
324 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
325};
326
327static int skge_get_stats_count(struct net_device *dev)
328{
329 return ARRAY_SIZE(skge_stats);
330}
331
332static void skge_get_ethtool_stats(struct net_device *dev,
333 struct ethtool_stats *stats, u64 *data)
334{
335 struct skge_port *skge = netdev_priv(dev);
336
337 if (skge->hw->chip_id == CHIP_ID_GENESIS)
338 genesis_get_stats(skge, data);
339 else
340 yukon_get_stats(skge, data);
341}
342
343/* Use hardware MIB variables for critical path statistics and
344 * transmit feedback not reported at interrupt.
345 * Other errors are accounted for in interrupt handler.
346 */
347static struct net_device_stats *skge_get_stats(struct net_device *dev)
348{
349 struct skge_port *skge = netdev_priv(dev);
350 u64 data[ARRAY_SIZE(skge_stats)];
351
352 if (skge->hw->chip_id == CHIP_ID_GENESIS)
353 genesis_get_stats(skge, data);
354 else
355 yukon_get_stats(skge, data);
356
357 skge->net_stats.tx_bytes = data[0];
358 skge->net_stats.rx_bytes = data[1];
359 skge->net_stats.tx_packets = data[2] + data[4] + data[6];
360 skge->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger4c180fc2006-03-23 11:07:26 -0800361 skge->net_stats.multicast = data[3] + data[5];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400362 skge->net_stats.collisions = data[10];
363 skge->net_stats.tx_aborted_errors = data[12];
364
365 return &skge->net_stats;
366}
367
368static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
369{
370 int i;
371
Stephen Hemminger95566062005-06-27 11:33:02 -0700372 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400373 case ETH_SS_STATS:
374 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
375 memcpy(data + i * ETH_GSTRING_LEN,
376 skge_stats[i].name, ETH_GSTRING_LEN);
377 break;
378 }
379}
380
381static void skge_get_ring_param(struct net_device *dev,
382 struct ethtool_ringparam *p)
383{
384 struct skge_port *skge = netdev_priv(dev);
385
386 p->rx_max_pending = MAX_RX_RING_SIZE;
387 p->tx_max_pending = MAX_TX_RING_SIZE;
388 p->rx_mini_max_pending = 0;
389 p->rx_jumbo_max_pending = 0;
390
391 p->rx_pending = skge->rx_ring.count;
392 p->tx_pending = skge->tx_ring.count;
393 p->rx_mini_pending = 0;
394 p->rx_jumbo_pending = 0;
395}
396
397static int skge_set_ring_param(struct net_device *dev,
398 struct ethtool_ringparam *p)
399{
400 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800401 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400402
403 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700404 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400405 return -EINVAL;
406
407 skge->rx_ring.count = p->rx_pending;
408 skge->tx_ring.count = p->tx_pending;
409
410 if (netif_running(dev)) {
411 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800412 err = skge_up(dev);
413 if (err)
414 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400415 }
416
417 return 0;
418}
419
420static u32 skge_get_msglevel(struct net_device *netdev)
421{
422 struct skge_port *skge = netdev_priv(netdev);
423 return skge->msg_enable;
424}
425
426static void skge_set_msglevel(struct net_device *netdev, u32 value)
427{
428 struct skge_port *skge = netdev_priv(netdev);
429 skge->msg_enable = value;
430}
431
432static int skge_nway_reset(struct net_device *dev)
433{
434 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400435
436 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
437 return -EINVAL;
438
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800439 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400440 return 0;
441}
442
443static int skge_set_sg(struct net_device *dev, u32 data)
444{
445 struct skge_port *skge = netdev_priv(dev);
446 struct skge_hw *hw = skge->hw;
447
448 if (hw->chip_id == CHIP_ID_GENESIS && data)
449 return -EOPNOTSUPP;
450 return ethtool_op_set_sg(dev, data);
451}
452
453static int skge_set_tx_csum(struct net_device *dev, u32 data)
454{
455 struct skge_port *skge = netdev_priv(dev);
456 struct skge_hw *hw = skge->hw;
457
458 if (hw->chip_id == CHIP_ID_GENESIS && data)
459 return -EOPNOTSUPP;
460
461 return ethtool_op_set_tx_csum(dev, data);
462}
463
464static u32 skge_get_rx_csum(struct net_device *dev)
465{
466 struct skge_port *skge = netdev_priv(dev);
467
468 return skge->rx_csum;
469}
470
471/* Only Yukon supports checksum offload. */
472static int skge_set_rx_csum(struct net_device *dev, u32 data)
473{
474 struct skge_port *skge = netdev_priv(dev);
475
476 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
477 return -EOPNOTSUPP;
478
479 skge->rx_csum = data;
480 return 0;
481}
482
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400483static void skge_get_pauseparam(struct net_device *dev,
484 struct ethtool_pauseparam *ecmd)
485{
486 struct skge_port *skge = netdev_priv(dev);
487
488 ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
489 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
490 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
491 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
492
493 ecmd->autoneg = skge->autoneg;
494}
495
496static int skge_set_pauseparam(struct net_device *dev,
497 struct ethtool_pauseparam *ecmd)
498{
499 struct skge_port *skge = netdev_priv(dev);
500
501 skge->autoneg = ecmd->autoneg;
502 if (ecmd->rx_pause && ecmd->tx_pause)
503 skge->flow_control = FLOW_MODE_SYMMETRIC;
Stephen Hemminger95566062005-06-27 11:33:02 -0700504 else if (ecmd->rx_pause && !ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400505 skge->flow_control = FLOW_MODE_REM_SEND;
Stephen Hemminger95566062005-06-27 11:33:02 -0700506 else if (!ecmd->rx_pause && ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400507 skge->flow_control = FLOW_MODE_LOC_SEND;
508 else
509 skge->flow_control = FLOW_MODE_NONE;
510
Stephen Hemmingere8df8552005-12-14 15:47:45 -0800511 if (netif_running(dev))
512 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400513 return 0;
514}
515
516/* Chip internal frequency for clock calculations */
517static inline u32 hwkhz(const struct skge_hw *hw)
518{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700519 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400520}
521
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800522/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400523static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
524{
525 return (ticks * 1000) / hwkhz(hw);
526}
527
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800528/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400529static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
530{
531 return hwkhz(hw) * usec / 1000;
532}
533
534static int skge_get_coalesce(struct net_device *dev,
535 struct ethtool_coalesce *ecmd)
536{
537 struct skge_port *skge = netdev_priv(dev);
538 struct skge_hw *hw = skge->hw;
539 int port = skge->port;
540
541 ecmd->rx_coalesce_usecs = 0;
542 ecmd->tx_coalesce_usecs = 0;
543
544 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
545 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
546 u32 msk = skge_read32(hw, B2_IRQM_MSK);
547
548 if (msk & rxirqmask[port])
549 ecmd->rx_coalesce_usecs = delay;
550 if (msk & txirqmask[port])
551 ecmd->tx_coalesce_usecs = delay;
552 }
553
554 return 0;
555}
556
557/* Note: interrupt timer is per board, but can turn on/off per port */
558static int skge_set_coalesce(struct net_device *dev,
559 struct ethtool_coalesce *ecmd)
560{
561 struct skge_port *skge = netdev_priv(dev);
562 struct skge_hw *hw = skge->hw;
563 int port = skge->port;
564 u32 msk = skge_read32(hw, B2_IRQM_MSK);
565 u32 delay = 25;
566
567 if (ecmd->rx_coalesce_usecs == 0)
568 msk &= ~rxirqmask[port];
569 else if (ecmd->rx_coalesce_usecs < 25 ||
570 ecmd->rx_coalesce_usecs > 33333)
571 return -EINVAL;
572 else {
573 msk |= rxirqmask[port];
574 delay = ecmd->rx_coalesce_usecs;
575 }
576
577 if (ecmd->tx_coalesce_usecs == 0)
578 msk &= ~txirqmask[port];
579 else if (ecmd->tx_coalesce_usecs < 25 ||
580 ecmd->tx_coalesce_usecs > 33333)
581 return -EINVAL;
582 else {
583 msk |= txirqmask[port];
584 delay = min(delay, ecmd->rx_coalesce_usecs);
585 }
586
587 skge_write32(hw, B2_IRQM_MSK, msk);
588 if (msk == 0)
589 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
590 else {
591 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
592 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
593 }
594 return 0;
595}
596
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700597enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
598static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400599{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400600 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700601 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400602
Stephen Hemmingerd85b5142006-06-06 10:11:11 -0700603 mutex_lock(&hw->phy_mutex);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700604 if (hw->chip_id == CHIP_ID_GENESIS) {
605 switch (mode) {
606 case LED_MODE_OFF:
607 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
608 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
609 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
610 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
611 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400612
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700613 case LED_MODE_ON:
614 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
615 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
616
617 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
618 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
619
620 break;
621
622 case LED_MODE_TST:
623 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
624 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
625 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
626
627 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
628 break;
629 }
630 } else {
631 switch (mode) {
632 case LED_MODE_OFF:
633 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
634 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
635 PHY_M_LED_MO_DUP(MO_LED_OFF) |
636 PHY_M_LED_MO_10(MO_LED_OFF) |
637 PHY_M_LED_MO_100(MO_LED_OFF) |
638 PHY_M_LED_MO_1000(MO_LED_OFF) |
639 PHY_M_LED_MO_RX(MO_LED_OFF));
640 break;
641 case LED_MODE_ON:
642 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
643 PHY_M_LED_PULS_DUR(PULS_170MS) |
644 PHY_M_LED_BLINK_RT(BLINK_84MS) |
645 PHY_M_LEDC_TX_CTRL |
646 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700647
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700648 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
649 PHY_M_LED_MO_RX(MO_LED_OFF) |
650 (skge->speed == SPEED_100 ?
651 PHY_M_LED_MO_100(MO_LED_ON) : 0));
652 break;
653 case LED_MODE_TST:
654 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
655 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
656 PHY_M_LED_MO_DUP(MO_LED_ON) |
657 PHY_M_LED_MO_10(MO_LED_ON) |
658 PHY_M_LED_MO_100(MO_LED_ON) |
659 PHY_M_LED_MO_1000(MO_LED_ON) |
660 PHY_M_LED_MO_RX(MO_LED_ON));
661 }
662 }
Stephen Hemmingerd85b5142006-06-06 10:11:11 -0700663 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400664}
665
666/* blink LED's for finding board */
667static int skge_phys_id(struct net_device *dev, u32 data)
668{
669 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700670 unsigned long ms;
671 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400672
Stephen Hemminger95566062005-06-27 11:33:02 -0700673 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700674 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
675 else
676 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400677
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700678 while (ms > 0) {
679 skge_led(skge, mode);
680 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400681
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700682 if (msleep_interruptible(BLINK_MS))
683 break;
684 ms -= BLINK_MS;
685 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400686
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700687 /* back to regular LED state */
688 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400689
690 return 0;
691}
692
693static struct ethtool_ops skge_ethtool_ops = {
694 .get_settings = skge_get_settings,
695 .set_settings = skge_set_settings,
696 .get_drvinfo = skge_get_drvinfo,
697 .get_regs_len = skge_get_regs_len,
698 .get_regs = skge_get_regs,
699 .get_wol = skge_get_wol,
700 .set_wol = skge_set_wol,
701 .get_msglevel = skge_get_msglevel,
702 .set_msglevel = skge_set_msglevel,
703 .nway_reset = skge_nway_reset,
704 .get_link = ethtool_op_get_link,
705 .get_ringparam = skge_get_ring_param,
706 .set_ringparam = skge_set_ring_param,
707 .get_pauseparam = skge_get_pauseparam,
708 .set_pauseparam = skge_set_pauseparam,
709 .get_coalesce = skge_get_coalesce,
710 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400711 .get_sg = ethtool_op_get_sg,
712 .set_sg = skge_set_sg,
713 .get_tx_csum = ethtool_op_get_tx_csum,
714 .set_tx_csum = skge_set_tx_csum,
715 .get_rx_csum = skge_get_rx_csum,
716 .set_rx_csum = skge_set_rx_csum,
717 .get_strings = skge_get_strings,
718 .phys_id = skge_phys_id,
719 .get_stats_count = skge_get_stats_count,
720 .get_ethtool_stats = skge_get_ethtool_stats,
John W. Linville56230d52005-09-12 10:48:57 -0400721 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400722};
723
724/*
725 * Allocate ring elements and chain them together
726 * One-to-one association of board descriptors with ring elements
727 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800728static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400729{
730 struct skge_tx_desc *d;
731 struct skge_element *e;
732 int i;
733
Stephen Hemmingerff7907a2006-03-21 10:57:03 -0800734 ring->start = kcalloc(sizeof(*e), ring->count, GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400735 if (!ring->start)
736 return -ENOMEM;
737
738 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
739 e->desc = d;
740 if (i == ring->count - 1) {
741 e->next = ring->start;
742 d->next_offset = base;
743 } else {
744 e->next = e + 1;
745 d->next_offset = base + (i+1) * sizeof(*d);
746 }
747 }
748 ring->to_use = ring->to_clean = ring->start;
749
750 return 0;
751}
752
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700753/* Allocate and setup a new buffer for receiving */
754static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
755 struct sk_buff *skb, unsigned int bufsize)
756{
757 struct skge_rx_desc *rd = e->desc;
758 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400759
760 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
761 PCI_DMA_FROMDEVICE);
762
763 rd->dma_lo = map;
764 rd->dma_hi = map >> 32;
765 e->skb = skb;
766 rd->csum1_start = ETH_HLEN;
767 rd->csum2_start = ETH_HLEN;
768 rd->csum1 = 0;
769 rd->csum2 = 0;
770
771 wmb();
772
773 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
774 pci_unmap_addr_set(e, mapaddr, map);
775 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400776}
777
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700778/* Resume receiving using existing skb,
779 * Note: DMA address is not changed by chip.
780 * MTU not changed while receiver active.
781 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800782static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700783{
784 struct skge_rx_desc *rd = e->desc;
785
786 rd->csum2 = 0;
787 rd->csum2_start = ETH_HLEN;
788
789 wmb();
790
791 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
792}
793
794
795/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400796static void skge_rx_clean(struct skge_port *skge)
797{
798 struct skge_hw *hw = skge->hw;
799 struct skge_ring *ring = &skge->rx_ring;
800 struct skge_element *e;
801
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700802 e = ring->start;
803 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400804 struct skge_rx_desc *rd = e->desc;
805 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700806 if (e->skb) {
807 pci_unmap_single(hw->pdev,
808 pci_unmap_addr(e, mapaddr),
809 pci_unmap_len(e, maplen),
810 PCI_DMA_FROMDEVICE);
811 dev_kfree_skb(e->skb);
812 e->skb = NULL;
813 }
814 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400815}
816
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700817
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400818/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700819 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400820 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700821static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400822{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700823 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400824 struct skge_ring *ring = &skge->rx_ring;
825 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400826
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700827 e = ring->start;
828 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -0700829 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400830
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700831 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
832 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700833 if (!skb)
834 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400835
Stephen Hemminger383181a2005-09-19 15:37:16 -0700836 skb_reserve(skb, NET_IP_ALIGN);
837 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700838 } while ( (e = e->next) != ring->start);
839
840 ring->to_clean = ring->start;
841 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400842}
843
844static void skge_link_up(struct skge_port *skge)
845{
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700846 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700847 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
848
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400849 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -0800850 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400851
852 if (netif_msg_link(skge))
853 printk(KERN_INFO PFX
854 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
855 skge->netdev->name, skge->speed,
856 skge->duplex == DUPLEX_FULL ? "full" : "half",
857 (skge->flow_control == FLOW_MODE_NONE) ? "none" :
858 (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
859 (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
860 (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
861 "unknown");
862}
863
864static void skge_link_down(struct skge_port *skge)
865{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700866 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400867 netif_carrier_off(skge->netdev);
868 netif_stop_queue(skge->netdev);
869
870 if (netif_msg_link(skge))
871 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
872}
873
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800874static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400875{
876 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400877
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700878 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -0800879 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400880
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700881 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800882 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700883 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -0800884 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400885 }
886
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800887 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700888 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800889 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700890
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800891 return 0;
892}
893
894static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
895{
896 u16 v = 0;
897 if (__xm_phy_read(hw, port, reg, &v))
898 printk(KERN_WARNING PFX "%s: phy read timed out\n",
899 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400900 return v;
901}
902
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800903static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400904{
905 int i;
906
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700907 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400908 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700909 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400910 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700911 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400912 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800913 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400914
915 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700916 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -0800917 for (i = 0; i < PHY_RETRIES; i++) {
918 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
919 return 0;
920 udelay(1);
921 }
922 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400923}
924
925static void genesis_init(struct skge_hw *hw)
926{
927 /* set blink source counter */
928 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
929 skge_write8(hw, B2_BSC_CTRL, BSC_START);
930
931 /* configure mac arbiter */
932 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
933
934 /* configure mac arbiter timeout values */
935 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
936 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
937 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
938 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
939
940 skge_write8(hw, B3_MA_RCINI_RX1, 0);
941 skge_write8(hw, B3_MA_RCINI_RX2, 0);
942 skge_write8(hw, B3_MA_RCINI_TX1, 0);
943 skge_write8(hw, B3_MA_RCINI_TX2, 0);
944
945 /* configure packet arbiter timeout */
946 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
947 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
948 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
949 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
950 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
951}
952
953static void genesis_reset(struct skge_hw *hw, int port)
954{
Stephen Hemminger45bada62005-06-27 11:33:12 -0700955 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400956
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700957 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
958
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400959 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700960 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
961 xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
962 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
963 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
964 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400965
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700966 /* disable Broadcom PHY IRQ */
967 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400968
Stephen Hemminger45bada62005-06-27 11:33:12 -0700969 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400970}
971
972
Stephen Hemminger45bada62005-06-27 11:33:12 -0700973/* Convert mode to MII values */
974static const u16 phy_pause_map[] = {
975 [FLOW_MODE_NONE] = 0,
976 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
977 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
978 [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
979};
980
981
982/* Check status of Broadcom phy link */
983static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400984{
Stephen Hemminger45bada62005-06-27 11:33:12 -0700985 struct net_device *dev = hw->dev[port];
986 struct skge_port *skge = netdev_priv(dev);
987 u16 status;
988
989 /* read twice because of latch */
990 (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
991 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
992
Stephen Hemminger45bada62005-06-27 11:33:12 -0700993 if ((status & PHY_ST_LSYNC) == 0) {
994 u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
995 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
996 xm_write16(hw, port, XM_MMU_CMD, cmd);
997 /* dummy read to ensure writing */
998 (void) xm_read16(hw, port, XM_MMU_CMD);
999
1000 if (netif_carrier_ok(dev))
1001 skge_link_down(skge);
1002 } else {
1003 if (skge->autoneg == AUTONEG_ENABLE &&
1004 (status & PHY_ST_AN_OVER)) {
1005 u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
1006 u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1007
1008 if (lpa & PHY_B_AN_RF) {
1009 printk(KERN_NOTICE PFX "%s: remote fault\n",
1010 dev->name);
1011 return;
1012 }
1013
1014 /* Check Duplex mismatch */
Stephen Hemminger2c668512005-07-22 16:26:07 -07001015 switch (aux & PHY_B_AS_AN_RES_MSK) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001016 case PHY_B_RES_1000FD:
1017 skge->duplex = DUPLEX_FULL;
1018 break;
1019 case PHY_B_RES_1000HD:
1020 skge->duplex = DUPLEX_HALF;
1021 break;
1022 default:
1023 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1024 dev->name);
1025 return;
1026 }
1027
1028
1029 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1030 switch (aux & PHY_B_AS_PAUSE_MSK) {
1031 case PHY_B_AS_PAUSE_MSK:
1032 skge->flow_control = FLOW_MODE_SYMMETRIC;
1033 break;
1034 case PHY_B_AS_PRR:
1035 skge->flow_control = FLOW_MODE_REM_SEND;
1036 break;
1037 case PHY_B_AS_PRT:
1038 skge->flow_control = FLOW_MODE_LOC_SEND;
1039 break;
1040 default:
1041 skge->flow_control = FLOW_MODE_NONE;
1042 }
1043
1044 skge->speed = SPEED_1000;
1045 }
1046
1047 if (!netif_carrier_ok(dev))
1048 genesis_link_up(skge);
1049 }
1050}
1051
1052/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1053 * Phy on for 100 or 10Mbit operation
1054 */
1055static void bcom_phy_init(struct skge_port *skge, int jumbo)
1056{
1057 struct skge_hw *hw = skge->hw;
1058 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001059 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001060 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001061
1062 /* magic workaround patterns for Broadcom */
1063 static const struct {
1064 u16 reg;
1065 u16 val;
1066 } A1hack[] = {
1067 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1068 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1069 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1070 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1071 }, C0hack[] = {
1072 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1073 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1074 };
1075
Stephen Hemminger45bada62005-06-27 11:33:12 -07001076 /* read Id from external PHY (all have the same address) */
1077 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1078
1079 /* Optimize MDIO transfer by suppressing preamble. */
1080 r = xm_read16(hw, port, XM_MMU_CMD);
1081 r |= XM_MMU_NO_PRE;
1082 xm_write16(hw, port, XM_MMU_CMD,r);
1083
Stephen Hemminger2c668512005-07-22 16:26:07 -07001084 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001085 case PHY_BCOM_ID1_C0:
1086 /*
1087 * Workaround BCOM Errata for the C0 type.
1088 * Write magic patterns to reserved registers.
1089 */
1090 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1091 xm_phy_write(hw, port,
1092 C0hack[i].reg, C0hack[i].val);
1093
1094 break;
1095 case PHY_BCOM_ID1_A1:
1096 /*
1097 * Workaround BCOM Errata for the A1 type.
1098 * Write magic patterns to reserved registers.
1099 */
1100 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1101 xm_phy_write(hw, port,
1102 A1hack[i].reg, A1hack[i].val);
1103 break;
1104 }
1105
1106 /*
1107 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1108 * Disable Power Management after reset.
1109 */
1110 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1111 r |= PHY_B_AC_DIS_PM;
1112 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1113
1114 /* Dummy read */
1115 xm_read16(hw, port, XM_ISRC);
1116
1117 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1118 ctl = PHY_CT_SP1000; /* always 1000mbit */
1119
1120 if (skge->autoneg == AUTONEG_ENABLE) {
1121 /*
1122 * Workaround BCOM Errata #1 for the C5 type.
1123 * 1000Base-T Link Acquisition Failure in Slave Mode
1124 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1125 */
1126 u16 adv = PHY_B_1000C_RD;
1127 if (skge->advertising & ADVERTISED_1000baseT_Half)
1128 adv |= PHY_B_1000C_AHD;
1129 if (skge->advertising & ADVERTISED_1000baseT_Full)
1130 adv |= PHY_B_1000C_AFD;
1131 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1132
1133 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1134 } else {
1135 if (skge->duplex == DUPLEX_FULL)
1136 ctl |= PHY_CT_DUP_MD;
1137 /* Force to slave */
1138 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1139 }
1140
1141 /* Set autonegotiation pause parameters */
1142 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1143 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1144
1145 /* Handle Jumbo frames */
1146 if (jumbo) {
1147 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1148 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1149
1150 ext |= PHY_B_PEC_HIGH_LA;
1151
1152 }
1153
1154 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1155 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1156
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001157 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001158 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1159
1160 bcom_check_link(hw, port);
1161}
1162
1163static void genesis_mac_init(struct skge_hw *hw, int port)
1164{
1165 struct net_device *dev = hw->dev[port];
1166 struct skge_port *skge = netdev_priv(dev);
1167 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1168 int i;
1169 u32 r;
1170 const u8 zero[6] = { 0 };
1171
Stephen Hemminger07811912006-02-22 10:28:34 -08001172 for (i = 0; i < 10; i++) {
1173 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1174 MFF_SET_MAC_RST);
1175 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1176 goto reset_ok;
1177 udelay(1);
1178 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001179
Stephen Hemminger07811912006-02-22 10:28:34 -08001180 printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
1181
1182 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001183 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001184 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001185
1186 /*
1187 * Perform additional initialization for external PHYs,
1188 * namely for the 1000baseTX cards that use the XMAC's
1189 * GMII mode.
1190 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001191 /* Take external Phy out of reset */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001192 r = skge_read32(hw, B2_GP_IO);
1193 if (port == 0)
1194 r |= GP_DIR_0|GP_IO_0;
1195 else
1196 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001197
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001198 skge_write32(hw, B2_GP_IO, r);
Stephen Hemminger07811912006-02-22 10:28:34 -08001199
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001200
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001201 /* Enable GMII interface */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001202 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001203
Stephen Hemminger45bada62005-06-27 11:33:12 -07001204 bcom_phy_init(skge, jumbo);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001205
Stephen Hemminger45bada62005-06-27 11:33:12 -07001206 /* Set Station Address */
1207 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001208
Stephen Hemminger45bada62005-06-27 11:33:12 -07001209 /* We don't use match addresses so clear */
1210 for (i = 1; i < 16; i++)
1211 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001212
Stephen Hemminger07811912006-02-22 10:28:34 -08001213 /* Clear MIB counters */
1214 xm_write16(hw, port, XM_STAT_CMD,
1215 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1216 /* Clear two times according to Errata #3 */
1217 xm_write16(hw, port, XM_STAT_CMD,
1218 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1219
Stephen Hemminger45bada62005-06-27 11:33:12 -07001220 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1221 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001222
1223 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001224 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1225 if (jumbo)
1226 r |= XM_RX_BIG_PK_OK;
1227
1228 if (skge->duplex == DUPLEX_HALF) {
1229 /*
1230 * If in manual half duplex mode the other side might be in
1231 * full duplex mode, so ignore if a carrier extension is not seen
1232 * on frames received
1233 */
1234 r |= XM_RX_DIS_CEXT;
1235 }
1236 xm_write16(hw, port, XM_RX_CMD, r);
1237
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001238
1239 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001240 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1241
1242 /*
1243 * Bump up the transmit threshold. This helps hold off transmit
1244 * underruns when we're blasting traffic from both ports at once.
1245 */
1246 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001247
1248 /*
1249 * Enable the reception of all error frames. This is is
1250 * a necessary evil due to the design of the XMAC. The
1251 * XMAC's receive FIFO is only 8K in size, however jumbo
1252 * frames can be up to 9000 bytes in length. When bad
1253 * frame filtering is enabled, the XMAC's RX FIFO operates
1254 * in 'store and forward' mode. For this to work, the
1255 * entire frame has to fit into the FIFO, but that means
1256 * that jumbo frames larger than 8192 bytes will be
1257 * truncated. Disabling all bad frame filtering causes
1258 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001259 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001260 * RX FIFO as soon as the FIFO threshold is reached.
1261 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001262 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001263
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001264
1265 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001266 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1267 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1268 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001269 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001270 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1271
1272 /*
1273 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1274 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1275 * and 'Octets Tx OK Hi Cnt Ov'.
1276 */
1277 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001278
1279 /* Configure MAC arbiter */
1280 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1281
1282 /* configure timeout values */
1283 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1284 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1285 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1286 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1287
1288 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1289 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1290 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1291 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1292
1293 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001294 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1295 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1296 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001297
1298 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001299 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1300 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1301 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001302
Stephen Hemminger45bada62005-06-27 11:33:12 -07001303 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001304 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001305 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001306 } else {
1307 /* enable timeout timers if normal frames */
1308 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001309 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001310 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001311}
1312
1313static void genesis_stop(struct skge_port *skge)
1314{
1315 struct skge_hw *hw = skge->hw;
1316 int port = skge->port;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001317 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001318
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001319 genesis_reset(hw, port);
1320
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001321 /* Clear Tx packet arbiter timeout IRQ */
1322 skge_write16(hw, B3_PA_CTRL,
1323 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1324
1325 /*
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001326 * If the transfer sticks at the MAC the STOP command will not
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001327 * terminate if we don't flush the XMAC's transmit FIFO !
1328 */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001329 xm_write32(hw, port, XM_MODE,
1330 xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001331
1332
1333 /* Reset the MAC */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001334 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001335
1336 /* For external PHYs there must be special handling */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001337 reg = skge_read32(hw, B2_GP_IO);
1338 if (port == 0) {
1339 reg |= GP_DIR_0;
1340 reg &= ~GP_IO_0;
1341 } else {
1342 reg |= GP_DIR_2;
1343 reg &= ~GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001344 }
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001345 skge_write32(hw, B2_GP_IO, reg);
1346 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001347
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001348 xm_write16(hw, port, XM_MMU_CMD,
1349 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001350 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1351
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001352 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001353}
1354
1355
1356static void genesis_get_stats(struct skge_port *skge, u64 *data)
1357{
1358 struct skge_hw *hw = skge->hw;
1359 int port = skge->port;
1360 int i;
1361 unsigned long timeout = jiffies + HZ;
1362
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001363 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001364 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1365
1366 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001367 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001368 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1369 if (time_after(jiffies, timeout))
1370 break;
1371 udelay(10);
1372 }
1373
1374 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001375 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1376 | xm_read32(hw, port, XM_TXO_OK_LO);
1377 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1378 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001379
1380 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001381 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001382}
1383
1384static void genesis_mac_intr(struct skge_hw *hw, int port)
1385{
1386 struct skge_port *skge = netdev_priv(hw->dev[port]);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001387 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001388
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001389 if (netif_msg_intr(skge))
1390 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1391 skge->netdev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001392
1393 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001394 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001395 ++skge->net_stats.tx_fifo_errors;
1396 }
1397 if (status & XM_IS_RXF_OV) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001398 xm_write32(hw, port, XM_MODE, XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001399 ++skge->net_stats.rx_fifo_errors;
1400 }
1401}
1402
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001403static void genesis_link_up(struct skge_port *skge)
1404{
1405 struct skge_hw *hw = skge->hw;
1406 int port = skge->port;
1407 u16 cmd;
1408 u32 mode, msk;
1409
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001410 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001411
1412 /*
1413 * enabling pause frame reception is required for 1000BT
1414 * because the XMAC is not reset if the link is going down
1415 */
1416 if (skge->flow_control == FLOW_MODE_NONE ||
1417 skge->flow_control == FLOW_MODE_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001418 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001419 cmd |= XM_MMU_IGN_PF;
1420 else
1421 /* Enable Pause Frame Reception */
1422 cmd &= ~XM_MMU_IGN_PF;
1423
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001424 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001425
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001426 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001427 if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
1428 skge->flow_control == FLOW_MODE_LOC_SEND) {
1429 /*
1430 * Configure Pause Frame Generation
1431 * Use internal and external Pause Frame Generation.
1432 * Sending pause frames is edge triggered.
1433 * Send a Pause frame with the maximum pause time if
1434 * internal oder external FIFO full condition occurs.
1435 * Send a zero pause time frame to re-start transmission.
1436 */
1437 /* XM_PAUSE_DA = '010000C28001' (default) */
1438 /* XM_MAC_PTIME = 0xffff (maximum) */
1439 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001440 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001441
1442 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001443 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001444 } else {
1445 /*
1446 * disable pause frame generation is required for 1000BT
1447 * because the XMAC is not reset if the link is going down
1448 */
1449 /* Disable Pause Mode in Mode Register */
1450 mode &= ~XM_PAUSE_MODE;
1451
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001452 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001453 }
1454
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001455 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001456
1457 msk = XM_DEF_MSK;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001458 /* disable GP0 interrupt bit for external Phy */
1459 msk |= XM_IS_INP_ASS;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001460
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001461 xm_write16(hw, port, XM_IMSK, msk);
1462 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001463
1464 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001465 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001466 if (skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001467 cmd |= XM_MMU_GMII_FD;
1468
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001469 /*
1470 * Workaround BCOM Errata (#10523) for all BCom Phys
1471 * Enable Power Management after link up
1472 */
1473 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1474 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1475 & ~PHY_B_AC_DIS_PM);
1476 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001477
1478 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001479 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001480 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1481 skge_link_up(skge);
1482}
1483
1484
Stephen Hemminger45bada62005-06-27 11:33:12 -07001485static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001486{
1487 struct skge_hw *hw = skge->hw;
1488 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001489 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001490
Stephen Hemminger45bada62005-06-27 11:33:12 -07001491 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001492 if (netif_msg_intr(skge))
1493 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1494 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001495
1496 if (isrc & PHY_B_IS_PSE)
1497 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1498 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001499
1500 /* Workaround BCom Errata:
1501 * enable and disable loopback mode if "NO HCD" occurs.
1502 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001503 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001504 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1505 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001506 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001507 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001508 ctrl & ~PHY_CT_LOOP);
1509 }
1510
Stephen Hemminger45bada62005-06-27 11:33:12 -07001511 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1512 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001513
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001514}
1515
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001516static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1517{
1518 int i;
1519
1520 gma_write16(hw, port, GM_SMI_DATA, val);
1521 gma_write16(hw, port, GM_SMI_CTRL,
1522 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1523 for (i = 0; i < PHY_RETRIES; i++) {
1524 udelay(1);
1525
1526 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1527 return 0;
1528 }
1529
1530 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1531 hw->dev[port]->name);
1532 return -EIO;
1533}
1534
1535static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1536{
1537 int i;
1538
1539 gma_write16(hw, port, GM_SMI_CTRL,
1540 GM_SMI_CT_PHY_AD(hw->phy_addr)
1541 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1542
1543 for (i = 0; i < PHY_RETRIES; i++) {
1544 udelay(1);
1545 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1546 goto ready;
1547 }
1548
1549 return -ETIMEDOUT;
1550 ready:
1551 *val = gma_read16(hw, port, GM_SMI_DATA);
1552 return 0;
1553}
1554
1555static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1556{
1557 u16 v = 0;
1558 if (__gm_phy_read(hw, port, reg, &v))
1559 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1560 hw->dev[port]->name);
1561 return v;
1562}
1563
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001564/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001565static void yukon_init(struct skge_hw *hw, int port)
1566{
1567 struct skge_port *skge = netdev_priv(hw->dev[port]);
1568 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001569
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001570 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001571 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001572
1573 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1574 PHY_M_EC_MAC_S_MSK);
1575 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1576
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001577 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001578
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001579 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001580 }
1581
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001582 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001583 if (skge->autoneg == AUTONEG_DISABLE)
1584 ctrl &= ~PHY_CT_ANE;
1585
1586 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001587 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001588
1589 ctrl = 0;
1590 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001591 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001592
1593 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001594 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001595 if (skge->advertising & ADVERTISED_1000baseT_Full)
1596 ct1000 |= PHY_M_1000C_AFD;
1597 if (skge->advertising & ADVERTISED_1000baseT_Half)
1598 ct1000 |= PHY_M_1000C_AHD;
1599 if (skge->advertising & ADVERTISED_100baseT_Full)
1600 adv |= PHY_M_AN_100_FD;
1601 if (skge->advertising & ADVERTISED_100baseT_Half)
1602 adv |= PHY_M_AN_100_HD;
1603 if (skge->advertising & ADVERTISED_10baseT_Full)
1604 adv |= PHY_M_AN_10_FD;
1605 if (skge->advertising & ADVERTISED_10baseT_Half)
1606 adv |= PHY_M_AN_10_HD;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001607 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001608 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
1609
Stephen Hemminger45bada62005-06-27 11:33:12 -07001610 /* Set Flow-control capabilities */
1611 adv |= phy_pause_map[skge->flow_control];
1612
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001613 /* Restart Auto-negotiation */
1614 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1615 } else {
1616 /* forced speed/duplex settings */
1617 ct1000 = PHY_M_1000C_MSE;
1618
1619 if (skge->duplex == DUPLEX_FULL)
1620 ctrl |= PHY_CT_DUP_MD;
1621
1622 switch (skge->speed) {
1623 case SPEED_1000:
1624 ctrl |= PHY_CT_SP1000;
1625 break;
1626 case SPEED_100:
1627 ctrl |= PHY_CT_SP100;
1628 break;
1629 }
1630
1631 ctrl |= PHY_CT_RESET;
1632 }
1633
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001634 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001635
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001636 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
1637 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001638
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001639 /* Enable phy interrupt on autonegotiation complete (or link up) */
1640 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001641 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001642 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001643 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001644}
1645
1646static void yukon_reset(struct skge_hw *hw, int port)
1647{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001648 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
1649 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
1650 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
1651 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
1652 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001653
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001654 gma_write16(hw, port, GM_RX_CTRL,
1655 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001656 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
1657}
1658
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001659/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
1660static int is_yukon_lite_a0(struct skge_hw *hw)
1661{
1662 u32 reg;
1663 int ret;
1664
1665 if (hw->chip_id != CHIP_ID_YUKON)
1666 return 0;
1667
1668 reg = skge_read32(hw, B2_FAR);
1669 skge_write8(hw, B2_FAR + 3, 0xff);
1670 ret = (skge_read8(hw, B2_FAR + 3) != 0);
1671 skge_write32(hw, B2_FAR, reg);
1672 return ret;
1673}
1674
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001675static void yukon_mac_init(struct skge_hw *hw, int port)
1676{
1677 struct skge_port *skge = netdev_priv(hw->dev[port]);
1678 int i;
1679 u32 reg;
1680 const u8 *addr = hw->dev[port]->dev_addr;
1681
1682 /* WA code for COMA mode -- set PHY reset */
1683 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001684 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1685 reg = skge_read32(hw, B2_GP_IO);
1686 reg |= GP_DIR_9 | GP_IO_9;
1687 skge_write32(hw, B2_GP_IO, reg);
1688 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001689
1690 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001691 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1692 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001693
1694 /* WA code for COMA mode -- clear PHY reset */
1695 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001696 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1697 reg = skge_read32(hw, B2_GP_IO);
1698 reg |= GP_DIR_9;
1699 reg &= ~GP_IO_9;
1700 skge_write32(hw, B2_GP_IO, reg);
1701 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001702
1703 /* Set hardware config mode */
1704 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
1705 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001706 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001707
1708 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001709 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
1710 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
1711 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001712
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001713 if (skge->autoneg == AUTONEG_DISABLE) {
1714 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001715 gma_write16(hw, port, GM_GP_CTRL,
1716 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001717
1718 switch (skge->speed) {
1719 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001720 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001721 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001722 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001723 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001724 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001725 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001726 break;
1727 case SPEED_10:
1728 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
1729 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001730 }
1731
1732 if (skge->duplex == DUPLEX_FULL)
1733 reg |= GM_GPCR_DUP_FULL;
1734 } else
1735 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001736
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001737 switch (skge->flow_control) {
1738 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001739 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001740 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1741 break;
1742 case FLOW_MODE_LOC_SEND:
1743 /* disable Rx flow-control */
1744 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1745 }
1746
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001747 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001748 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001749
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001750 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001751
1752 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001753 reg = gma_read16(hw, port, GM_PHY_ADDR);
1754 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001755
1756 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001757 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
1758 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001759
1760 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001761 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001762
1763 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001764 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001765 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
1766
1767 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001768 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001769
1770 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001771 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001772 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
1773 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
1774 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
1775
1776 /* serial mode register */
1777 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
1778 if (hw->dev[port]->mtu > 1500)
1779 reg |= GM_SMOD_JUMBO_ENA;
1780
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001781 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001782
1783 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001784 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001785 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001786 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001787
1788 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001789 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
1790 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
1791 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001792
1793 /* Initialize Mac Fifo */
1794
1795 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001796 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001797 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001798
1799 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
1800 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001801 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001802
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001803 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
1804 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07001805 /*
1806 * because Pause Packet Truncation in GMAC is not working
1807 * we have to increase the Flush Threshold to 64 bytes
1808 * in order to flush pause packets in Rx FIFO on Yukon-1
1809 */
1810 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001811
1812 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001813 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1814 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001815}
1816
Stephen Hemminger355ec572005-11-08 10:33:43 -08001817/* Go into power down mode */
1818static void yukon_suspend(struct skge_hw *hw, int port)
1819{
1820 u16 ctrl;
1821
1822 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
1823 ctrl |= PHY_M_PC_POL_R_DIS;
1824 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
1825
1826 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
1827 ctrl |= PHY_CT_RESET;
1828 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
1829
1830 /* switch IEEE compatible power down mode on */
1831 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
1832 ctrl |= PHY_CT_PDOWN;
1833 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
1834}
1835
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001836static void yukon_stop(struct skge_port *skge)
1837{
1838 struct skge_hw *hw = skge->hw;
1839 int port = skge->port;
1840
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001841 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1842 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001843
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001844 gma_write16(hw, port, GM_GP_CTRL,
1845 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07001846 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001847 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001848
Stephen Hemminger355ec572005-11-08 10:33:43 -08001849 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001850
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001851 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001852 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1853 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001854}
1855
1856static void yukon_get_stats(struct skge_port *skge, u64 *data)
1857{
1858 struct skge_hw *hw = skge->hw;
1859 int port = skge->port;
1860 int i;
1861
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001862 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
1863 | gma_read32(hw, port, GM_TXO_OK_LO);
1864 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
1865 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001866
1867 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001868 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001869 skge_stats[i].gma_offset);
1870}
1871
1872static void yukon_mac_intr(struct skge_hw *hw, int port)
1873{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001874 struct net_device *dev = hw->dev[port];
1875 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001876 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001877
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001878 if (netif_msg_intr(skge))
1879 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1880 dev->name, status);
1881
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001882 if (status & GM_IS_RX_FF_OR) {
1883 ++skge->net_stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001884 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001885 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001886
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001887 if (status & GM_IS_TX_FF_UR) {
1888 ++skge->net_stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001889 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001890 }
1891
1892}
1893
1894static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
1895{
Stephen Hemminger95566062005-06-27 11:33:02 -07001896 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001897 case PHY_M_PS_SPEED_1000:
1898 return SPEED_1000;
1899 case PHY_M_PS_SPEED_100:
1900 return SPEED_100;
1901 default:
1902 return SPEED_10;
1903 }
1904}
1905
1906static void yukon_link_up(struct skge_port *skge)
1907{
1908 struct skge_hw *hw = skge->hw;
1909 int port = skge->port;
1910 u16 reg;
1911
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001912 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001913 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001914
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001915 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001916 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
1917 reg |= GM_GPCR_DUP_FULL;
1918
1919 /* enable Rx/Tx */
1920 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001921 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001922
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001923 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001924 skge_link_up(skge);
1925}
1926
1927static void yukon_link_down(struct skge_port *skge)
1928{
1929 struct skge_hw *hw = skge->hw;
1930 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001931 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001932
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001933 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001934
1935 ctrl = gma_read16(hw, port, GM_GP_CTRL);
1936 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1937 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001938
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001939 if (skge->flow_control == FLOW_MODE_REM_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001940 /* restore Asymmetric Pause bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001941 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
1942 gm_phy_read(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001943 PHY_MARV_AUNE_ADV)
1944 | PHY_M_AN_ASP);
1945
1946 }
1947
1948 yukon_reset(hw, port);
1949 skge_link_down(skge);
1950
1951 yukon_init(hw, port);
1952}
1953
1954static void yukon_phy_intr(struct skge_port *skge)
1955{
1956 struct skge_hw *hw = skge->hw;
1957 int port = skge->port;
1958 const char *reason = NULL;
1959 u16 istatus, phystat;
1960
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001961 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1962 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001963
1964 if (netif_msg_intr(skge))
1965 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
1966 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001967
1968 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001969 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001970 & PHY_M_AN_RF) {
1971 reason = "remote fault";
1972 goto failed;
1973 }
1974
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001975 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001976 reason = "master/slave fault";
1977 goto failed;
1978 }
1979
1980 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
1981 reason = "speed/duplex";
1982 goto failed;
1983 }
1984
1985 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
1986 ? DUPLEX_FULL : DUPLEX_HALF;
1987 skge->speed = yukon_speed(hw, phystat);
1988
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001989 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1990 switch (phystat & PHY_M_PS_PAUSE_MSK) {
1991 case PHY_M_PS_PAUSE_MSK:
1992 skge->flow_control = FLOW_MODE_SYMMETRIC;
1993 break;
1994 case PHY_M_PS_RX_P_EN:
1995 skge->flow_control = FLOW_MODE_REM_SEND;
1996 break;
1997 case PHY_M_PS_TX_P_EN:
1998 skge->flow_control = FLOW_MODE_LOC_SEND;
1999 break;
2000 default:
2001 skge->flow_control = FLOW_MODE_NONE;
2002 }
2003
2004 if (skge->flow_control == FLOW_MODE_NONE ||
2005 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002006 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002007 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002008 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002009 yukon_link_up(skge);
2010 return;
2011 }
2012
2013 if (istatus & PHY_M_IS_LSP_CHANGE)
2014 skge->speed = yukon_speed(hw, phystat);
2015
2016 if (istatus & PHY_M_IS_DUP_CHANGE)
2017 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2018 if (istatus & PHY_M_IS_LST_CHANGE) {
2019 if (phystat & PHY_M_PS_LINK_UP)
2020 yukon_link_up(skge);
2021 else
2022 yukon_link_down(skge);
2023 }
2024 return;
2025 failed:
2026 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2027 skge->netdev->name, reason);
2028
2029 /* XXX restart autonegotiation? */
2030}
2031
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002032static void skge_phy_reset(struct skge_port *skge)
2033{
2034 struct skge_hw *hw = skge->hw;
2035 int port = skge->port;
2036
2037 netif_stop_queue(skge->netdev);
2038 netif_carrier_off(skge->netdev);
2039
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002040 mutex_lock(&hw->phy_mutex);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002041 if (hw->chip_id == CHIP_ID_GENESIS) {
2042 genesis_reset(hw, port);
2043 genesis_mac_init(hw, port);
2044 } else {
2045 yukon_reset(hw, port);
2046 yukon_init(hw, port);
2047 }
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002048 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002049}
2050
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002051/* Basic MII support */
2052static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2053{
2054 struct mii_ioctl_data *data = if_mii(ifr);
2055 struct skge_port *skge = netdev_priv(dev);
2056 struct skge_hw *hw = skge->hw;
2057 int err = -EOPNOTSUPP;
2058
2059 if (!netif_running(dev))
2060 return -ENODEV; /* Phy still in reset */
2061
2062 switch(cmd) {
2063 case SIOCGMIIPHY:
2064 data->phy_id = hw->phy_addr;
2065
2066 /* fallthru */
2067 case SIOCGMIIREG: {
2068 u16 val = 0;
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002069 mutex_lock(&hw->phy_mutex);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002070 if (hw->chip_id == CHIP_ID_GENESIS)
2071 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2072 else
2073 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002074 mutex_unlock(&hw->phy_mutex);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002075 data->val_out = val;
2076 break;
2077 }
2078
2079 case SIOCSMIIREG:
2080 if (!capable(CAP_NET_ADMIN))
2081 return -EPERM;
2082
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002083 mutex_lock(&hw->phy_mutex);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002084 if (hw->chip_id == CHIP_ID_GENESIS)
2085 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2086 data->val_in);
2087 else
2088 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2089 data->val_in);
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002090 mutex_unlock(&hw->phy_mutex);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002091 break;
2092 }
2093 return err;
2094}
2095
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002096static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
2097{
2098 u32 end;
2099
2100 start /= 8;
2101 len /= 8;
2102 end = start + len - 1;
2103
2104 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2105 skge_write32(hw, RB_ADDR(q, RB_START), start);
2106 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2107 skge_write32(hw, RB_ADDR(q, RB_RP), start);
2108 skge_write32(hw, RB_ADDR(q, RB_END), end);
2109
2110 if (q == Q_R1 || q == Q_R2) {
2111 /* Set thresholds on receive queue's */
2112 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2113 start + (2*len)/3);
2114 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2115 start + (len/3));
2116 } else {
2117 /* Enable store & forward on Tx queue's because
2118 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2119 */
2120 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2121 }
2122
2123 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2124}
2125
2126/* Setup Bus Memory Interface */
2127static void skge_qset(struct skge_port *skge, u16 q,
2128 const struct skge_element *e)
2129{
2130 struct skge_hw *hw = skge->hw;
2131 u32 watermark = 0x600;
2132 u64 base = skge->dma + (e->desc - skge->mem);
2133
2134 /* optimization to reduce window on 32bit/33mhz */
2135 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2136 watermark /= 2;
2137
2138 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2139 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2140 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2141 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2142}
2143
2144static int skge_up(struct net_device *dev)
2145{
2146 struct skge_port *skge = netdev_priv(dev);
2147 struct skge_hw *hw = skge->hw;
2148 int port = skge->port;
2149 u32 chunk, ram_addr;
2150 size_t rx_size, tx_size;
2151 int err;
2152
2153 if (netif_msg_ifup(skge))
2154 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2155
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002156 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002157 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002158 else
2159 skge->rx_buf_size = RX_BUF_SIZE;
2160
2161
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002162 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2163 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2164 skge->mem_size = tx_size + rx_size;
2165 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2166 if (!skge->mem)
2167 return -ENOMEM;
2168
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002169 BUG_ON(skge->dma & 7);
2170
2171 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
2172 printk(KERN_ERR PFX "pci_alloc_consistent region crosses 4G boundary\n");
2173 err = -EINVAL;
2174 goto free_pci_mem;
2175 }
2176
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002177 memset(skge->mem, 0, skge->mem_size);
2178
Stephen Hemminger203babb2006-03-21 10:57:05 -08002179 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2180 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002181 goto free_pci_mem;
2182
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002183 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002184 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002185 goto free_rx_ring;
2186
Stephen Hemminger203babb2006-03-21 10:57:05 -08002187 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2188 skge->dma + rx_size);
2189 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002190 goto free_rx_ring;
2191
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002192 /* Initialize MAC */
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002193 mutex_lock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002194 if (hw->chip_id == CHIP_ID_GENESIS)
2195 genesis_mac_init(hw, port);
2196 else
2197 yukon_mac_init(hw, port);
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002198 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002199
2200 /* Configure RAMbuffers */
Stephen Hemminger981d0372005-06-27 11:33:06 -07002201 chunk = hw->ram_size / ((hw->ports + 1)*2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002202 ram_addr = hw->ram_offset + 2 * chunk * port;
2203
2204 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2205 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2206
2207 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2208 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2209 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2210
2211 /* Start receiver BMU */
2212 wmb();
2213 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002214 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002215
Edgar E. Iglesias239e44e2006-08-14 23:00:24 -07002216 netif_poll_enable(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002217 return 0;
2218
2219 free_rx_ring:
2220 skge_rx_clean(skge);
2221 kfree(skge->rx_ring.start);
2222 free_pci_mem:
2223 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002224 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002225
2226 return err;
2227}
2228
2229static int skge_down(struct net_device *dev)
2230{
2231 struct skge_port *skge = netdev_priv(dev);
2232 struct skge_hw *hw = skge->hw;
2233 int port = skge->port;
2234
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002235 if (skge->mem == NULL)
2236 return 0;
2237
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002238 if (netif_msg_ifdown(skge))
2239 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2240
2241 netif_stop_queue(dev);
2242
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002243 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2244 if (hw->chip_id == CHIP_ID_GENESIS)
2245 genesis_stop(skge);
2246 else
2247 yukon_stop(skge);
2248
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002249 /* Stop transmitter */
2250 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2251 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2252 RB_RST_SET|RB_DIS_OP_MD);
2253
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002254
2255 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002256 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002257 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2258
2259 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002260 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2261 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002262
2263 /* Reset PCI FIFO */
2264 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2265 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2266
2267 /* Reset the RAM Buffer async Tx queue */
2268 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2269 /* stop receiver */
2270 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2271 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2272 RB_RST_SET|RB_DIS_OP_MD);
2273 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2274
2275 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002276 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2277 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002278 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002279 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2280 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002281 }
2282
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002283 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002284
Edgar E. Iglesias239e44e2006-08-14 23:00:24 -07002285 netif_poll_disable(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002286 skge_tx_clean(skge);
2287 skge_rx_clean(skge);
2288
2289 kfree(skge->rx_ring.start);
2290 kfree(skge->tx_ring.start);
2291 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002292 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002293 return 0;
2294}
2295
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002296static inline int skge_avail(const struct skge_ring *ring)
2297{
2298 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2299 + (ring->to_clean - ring->to_use) - 1;
2300}
2301
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002302static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2303{
2304 struct skge_port *skge = netdev_priv(dev);
2305 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002306 struct skge_element *e;
2307 struct skge_tx_desc *td;
2308 int i;
2309 u32 control, len;
2310 u64 map;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002311 unsigned long flags;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002312
Herbert Xu5b057c62006-06-23 02:06:41 -07002313 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002314 return NETDEV_TX_OK;
2315
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002316 if (!spin_trylock_irqsave(&skge->tx_lock, flags))
Stephen Hemminger203babb2006-03-21 10:57:05 -08002317 /* Collision - tell upper layer to requeue */
2318 return NETDEV_TX_LOCKED;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002319
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002320 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1)) {
Jeff Garzik98684a92005-12-13 11:35:22 -05002321 if (!netif_queue_stopped(dev)) {
Stephen Hemmingeree1c8192005-12-06 15:01:49 -08002322 netif_stop_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002323
Stephen Hemmingeree1c8192005-12-06 15:01:49 -08002324 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
2325 dev->name);
2326 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002327 spin_unlock_irqrestore(&skge->tx_lock, flags);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002328 return NETDEV_TX_BUSY;
2329 }
2330
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002331 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002332 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002333 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002334 e->skb = skb;
2335 len = skb_headlen(skb);
2336 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2337 pci_unmap_addr_set(e, mapaddr, map);
2338 pci_unmap_len_set(e, maplen, len);
2339
2340 td->dma_lo = map;
2341 td->dma_hi = map >> 32;
2342
2343 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002344 int offset = skb->h.raw - skb->data;
2345
2346 /* This seems backwards, but it is what the sk98lin
2347 * does. Looks like hardware is wrong?
2348 */
Jeff Garzikea182d42005-12-01 04:31:32 -05002349 if (skb->h.ipiph->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002350 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002351 control = BMU_TCP_CHECK;
2352 else
2353 control = BMU_UDP_CHECK;
2354
2355 td->csum_offs = 0;
2356 td->csum_start = offset;
2357 td->csum_write = offset + skb->csum;
2358 } else
2359 control = BMU_CHECK;
2360
2361 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2362 control |= BMU_EOF| BMU_IRQ_EOF;
2363 else {
2364 struct skge_tx_desc *tf = td;
2365
2366 control |= BMU_STFWD;
2367 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2368 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2369
2370 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2371 frag->size, PCI_DMA_TODEVICE);
2372
2373 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002374 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002375 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002376 BUG_ON(tf->control & BMU_OWN);
2377
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002378 tf->dma_lo = map;
2379 tf->dma_hi = (u64) map >> 32;
2380 pci_unmap_addr_set(e, mapaddr, map);
2381 pci_unmap_len_set(e, maplen, frag->size);
2382
2383 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2384 }
2385 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2386 }
2387 /* Make sure all the descriptors written */
2388 wmb();
2389 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2390 wmb();
2391
2392 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2393
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002394 if (unlikely(netif_msg_tx_queued(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002395 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002396 dev->name, e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002397
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002398 skge->tx_ring.to_use = e->next;
Stephen Hemminger9db96472006-06-06 10:11:12 -07002399 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002400 pr_debug("%s: transmit queue full\n", dev->name);
2401 netif_stop_queue(dev);
2402 }
2403
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002404 spin_unlock_irqrestore(&skge->tx_lock, flags);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002405
Stephen Hemmingerc68ce712006-03-21 10:57:04 -08002406 dev->trans_start = jiffies;
2407
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002408 return NETDEV_TX_OK;
2409}
2410
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002411
2412/* Free resources associated with this reing element */
2413static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2414 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002415{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002416 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002417
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002418 BUG_ON(!e->skb);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002419
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002420 /* skb header vs. fragment */
2421 if (control & BMU_STF)
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002422 pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002423 pci_unmap_len(e, maplen),
2424 PCI_DMA_TODEVICE);
2425 else
2426 pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
2427 pci_unmap_len(e, maplen),
2428 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002429
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002430 if (control & BMU_EOF) {
2431 if (unlikely(netif_msg_tx_done(skge)))
2432 printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
2433 skge->netdev->name, e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002434
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002435 dev_kfree_skb_any(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002436 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002437 e->skb = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002438}
2439
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002440/* Free all buffers in transmit ring */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002441static void skge_tx_clean(struct skge_port *skge)
2442{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002443 struct skge_element *e;
2444 unsigned long flags;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002445
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002446 spin_lock_irqsave(&skge->tx_lock, flags);
2447 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2448 struct skge_tx_desc *td = e->desc;
2449 skge_tx_free(skge, e, td->control);
2450 td->control = 0;
2451 }
2452
2453 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002454 netif_wake_queue(skge->netdev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002455 spin_unlock_irqrestore(&skge->tx_lock, flags);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002456}
2457
2458static void skge_tx_timeout(struct net_device *dev)
2459{
2460 struct skge_port *skge = netdev_priv(dev);
2461
2462 if (netif_msg_timer(skge))
2463 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2464
2465 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
2466 skge_tx_clean(skge);
2467}
2468
2469static int skge_change_mtu(struct net_device *dev, int new_mtu)
2470{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002471 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002472
Stephen Hemminger95566062005-06-27 11:33:02 -07002473 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002474 return -EINVAL;
2475
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002476 if (!netif_running(dev)) {
2477 dev->mtu = new_mtu;
2478 return 0;
2479 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002480
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002481 skge_down(dev);
2482
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002483 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002484
2485 err = skge_up(dev);
2486 if (err)
2487 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002488
2489 return err;
2490}
2491
2492static void genesis_set_multicast(struct net_device *dev)
2493{
2494 struct skge_port *skge = netdev_priv(dev);
2495 struct skge_hw *hw = skge->hw;
2496 int port = skge->port;
2497 int i, count = dev->mc_count;
2498 struct dev_mc_list *list = dev->mc_list;
2499 u32 mode;
2500 u8 filter[8];
2501
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002502 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002503 mode |= XM_MD_ENA_HASH;
2504 if (dev->flags & IFF_PROMISC)
2505 mode |= XM_MD_ENA_PROM;
2506 else
2507 mode &= ~XM_MD_ENA_PROM;
2508
2509 if (dev->flags & IFF_ALLMULTI)
2510 memset(filter, 0xff, sizeof(filter));
2511 else {
2512 memset(filter, 0, sizeof(filter));
Stephen Hemminger95566062005-06-27 11:33:02 -07002513 for (i = 0; list && i < count; i++, list = list->next) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07002514 u32 crc, bit;
2515 crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
2516 bit = ~crc & 0x3f;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002517 filter[bit/8] |= 1 << (bit%8);
2518 }
2519 }
2520
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002521 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002522 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002523}
2524
2525static void yukon_set_multicast(struct net_device *dev)
2526{
2527 struct skge_port *skge = netdev_priv(dev);
2528 struct skge_hw *hw = skge->hw;
2529 int port = skge->port;
2530 struct dev_mc_list *list = dev->mc_list;
2531 u16 reg;
2532 u8 filter[8];
2533
2534 memset(filter, 0, sizeof(filter));
2535
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002536 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002537 reg |= GM_RXCR_UCF_ENA;
2538
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002539 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002540 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2541 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2542 memset(filter, 0xff, sizeof(filter));
2543 else if (dev->mc_count == 0) /* no multicast */
2544 reg &= ~GM_RXCR_MCF_ENA;
2545 else {
2546 int i;
2547 reg |= GM_RXCR_MCF_ENA;
2548
Stephen Hemminger95566062005-06-27 11:33:02 -07002549 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002550 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
2551 filter[bit/8] |= 1 << (bit%8);
2552 }
2553 }
2554
2555
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002556 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002557 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002558 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002559 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002560 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002561 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002562 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002563 (u16)filter[6] | ((u16)filter[7] << 8));
2564
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002565 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002566}
2567
Stephen Hemminger383181a2005-09-19 15:37:16 -07002568static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2569{
2570 if (hw->chip_id == CHIP_ID_GENESIS)
2571 return status >> XMR_FS_LEN_SHIFT;
2572 else
2573 return status >> GMR_FS_LEN_SHIFT;
2574}
2575
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002576static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2577{
2578 if (hw->chip_id == CHIP_ID_GENESIS)
2579 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2580 else
2581 return (status & GMR_FS_ANY_ERR) ||
2582 (status & GMR_FS_RX_OK) == 0;
2583}
2584
Stephen Hemminger383181a2005-09-19 15:37:16 -07002585
2586/* Get receive buffer from descriptor.
2587 * Handles copy of small buffers and reallocation failures
2588 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002589static struct sk_buff *skge_rx_get(struct net_device *dev,
2590 struct skge_element *e,
2591 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002592{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002593 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002594 struct sk_buff *skb;
2595 u16 len = control & BMU_BBC;
2596
2597 if (unlikely(netif_msg_rx_status(skge)))
2598 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002599 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07002600 status, len);
2601
2602 if (len > skge->rx_buf_size)
2603 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002604
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002605 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002606 goto error;
2607
2608 if (bad_phy_status(skge->hw, status))
2609 goto error;
2610
2611 if (phy_length(skge->hw, status) != len)
2612 goto error;
2613
2614 if (len < RX_COPY_THRESHOLD) {
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002615 skb = netdev_alloc_skb(dev, len + 2);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002616 if (!skb)
2617 goto resubmit;
2618
2619 skb_reserve(skb, 2);
2620 pci_dma_sync_single_for_cpu(skge->hw->pdev,
2621 pci_unmap_addr(e, mapaddr),
2622 len, PCI_DMA_FROMDEVICE);
2623 memcpy(skb->data, e->skb->data, len);
2624 pci_dma_sync_single_for_device(skge->hw->pdev,
2625 pci_unmap_addr(e, mapaddr),
2626 len, PCI_DMA_FROMDEVICE);
2627 skge_rx_reuse(e, skge->rx_buf_size);
2628 } else {
2629 struct sk_buff *nskb;
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002630 nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002631 if (!nskb)
2632 goto resubmit;
2633
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002634 skb_reserve(nskb, NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002635 pci_unmap_single(skge->hw->pdev,
2636 pci_unmap_addr(e, mapaddr),
2637 pci_unmap_len(e, maplen),
2638 PCI_DMA_FROMDEVICE);
2639 skb = e->skb;
2640 prefetch(skb->data);
2641 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
2642 }
2643
2644 skb_put(skb, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002645 if (skge->rx_csum) {
2646 skb->csum = csum;
2647 skb->ip_summed = CHECKSUM_HW;
2648 }
2649
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002650 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002651
2652 return skb;
2653error:
2654
2655 if (netif_msg_rx_err(skge))
2656 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002657 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07002658 control, status);
2659
2660 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002661 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
2662 skge->net_stats.rx_length_errors++;
2663 if (status & XMR_FS_FRA_ERR)
2664 skge->net_stats.rx_frame_errors++;
2665 if (status & XMR_FS_FCS_ERR)
2666 skge->net_stats.rx_crc_errors++;
2667 } else {
2668 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
2669 skge->net_stats.rx_length_errors++;
2670 if (status & GMR_FS_FRAGMENT)
2671 skge->net_stats.rx_frame_errors++;
2672 if (status & GMR_FS_CRC_ERR)
2673 skge->net_stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002674 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002675
Stephen Hemminger383181a2005-09-19 15:37:16 -07002676resubmit:
2677 skge_rx_reuse(e, skge->rx_buf_size);
2678 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002679}
2680
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002681/* Free all buffers in Tx ring which are no longer owned by device */
2682static void skge_txirq(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002683{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002684 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002685 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002686 struct skge_element *e;
2687
2688 rmb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002689
2690 spin_lock(&skge->tx_lock);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002691 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002692 struct skge_tx_desc *td = e->desc;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002693
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002694 if (td->control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002695 break;
2696
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002697 skge_tx_free(skge, e, td->control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002698 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002699 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002700
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002701 if (netif_queue_stopped(skge->netdev)
2702 && skge_avail(&skge->tx_ring) > TX_LOW_WATER)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002703 netif_wake_queue(skge->netdev);
2704
2705 spin_unlock(&skge->tx_lock);
2706}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002707
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002708static int skge_poll(struct net_device *dev, int *budget)
2709{
2710 struct skge_port *skge = netdev_priv(dev);
2711 struct skge_hw *hw = skge->hw;
2712 struct skge_ring *ring = &skge->rx_ring;
2713 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002714 int to_do = min(dev->quota, *budget);
2715 int work_done = 0;
2716
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002717 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002718 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002719 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07002720 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002721
2722 rmb();
2723 control = rd->control;
2724 if (control & BMU_OWN)
2725 break;
2726
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002727 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002728 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002729 dev->last_rx = jiffies;
2730 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002731
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002732 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08002733 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002734 }
2735 ring->to_clean = e;
2736
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002737 /* restart receiver */
2738 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08002739 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002740
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002741 *budget -= work_done;
2742 dev->quota -= work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002743
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002744 if (work_done >= to_do)
2745 return 1; /* not done */
2746
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08002747 netif_rx_complete(dev);
Stephen Hemmingerc68ce712006-03-21 10:57:04 -08002748
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002749 spin_lock_irq(&hw->hw_lock);
2750 hw->intr_mask |= rxirqmask[skge->port];
Stephen Hemminger80dd8572006-02-22 10:28:35 -08002751 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07002752 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002753 spin_unlock_irq(&hw->hw_lock);
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002754
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002755 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002756}
2757
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002758/* Parity errors seem to happen when Genesis is connected to a switch
2759 * with no other ports present. Heartbeat error??
2760 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002761static void skge_mac_parity(struct skge_hw *hw, int port)
2762{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002763 struct net_device *dev = hw->dev[port];
2764
2765 if (dev) {
2766 struct skge_port *skge = netdev_priv(dev);
2767 ++skge->net_stats.tx_heartbeat_errors;
2768 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002769
2770 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002771 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002772 MFF_CLR_PERR);
2773 else
2774 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002775 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07002776 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002777 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
2778}
2779
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002780static void skge_mac_intr(struct skge_hw *hw, int port)
2781{
Stephen Hemminger95566062005-06-27 11:33:02 -07002782 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002783 genesis_mac_intr(hw, port);
2784 else
2785 yukon_mac_intr(hw, port);
2786}
2787
2788/* Handle device specific framing and timeout interrupts */
2789static void skge_error_irq(struct skge_hw *hw)
2790{
2791 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2792
2793 if (hw->chip_id == CHIP_ID_GENESIS) {
2794 /* clear xmac errors */
2795 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002796 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002797 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002798 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002799 } else {
2800 /* Timestamp (unused) overflow */
2801 if (hwstatus & IS_IRQ_TIST_OV)
2802 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002803 }
2804
2805 if (hwstatus & IS_RAM_RD_PAR) {
2806 printk(KERN_ERR PFX "Ram read data parity error\n");
2807 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
2808 }
2809
2810 if (hwstatus & IS_RAM_WR_PAR) {
2811 printk(KERN_ERR PFX "Ram write data parity error\n");
2812 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
2813 }
2814
2815 if (hwstatus & IS_M1_PAR_ERR)
2816 skge_mac_parity(hw, 0);
2817
2818 if (hwstatus & IS_M2_PAR_ERR)
2819 skge_mac_parity(hw, 1);
2820
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08002821 if (hwstatus & IS_R1_PAR_ERR) {
2822 printk(KERN_ERR PFX "%s: receive queue parity error\n",
2823 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002824 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08002825 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002826
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08002827 if (hwstatus & IS_R2_PAR_ERR) {
2828 printk(KERN_ERR PFX "%s: receive queue parity error\n",
2829 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002830 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08002831 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002832
2833 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08002834 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002835
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08002836 pci_read_config_word(hw->pdev, PCI_COMMAND, &pci_cmd);
2837 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
2838
2839 printk(KERN_ERR PFX "%s: PCI error cmd=%#x status=%#x\n",
2840 pci_name(hw->pdev), pci_cmd, pci_status);
2841
2842 /* Write the error bits back to clear them. */
2843 pci_status &= PCI_STATUS_ERROR_BITS;
2844 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2845 pci_write_config_word(hw->pdev, PCI_COMMAND,
2846 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
2847 pci_write_config_word(hw->pdev, PCI_STATUS, pci_status);
2848 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002849
Stephen Hemminger050ec182005-08-16 14:00:54 -07002850 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002851 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2852 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08002853 printk(KERN_INFO PFX "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002854 hw->intr_mask &= ~IS_HW_ERR;
2855 }
2856 }
2857}
2858
2859/*
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002860 * Interrupt from PHY are handled in work queue
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002861 * because accessing phy registers requires spin wait which might
2862 * cause excess interrupt latency.
2863 */
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002864static void skge_extirq(void *arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002865{
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002866 struct skge_hw *hw = arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002867 int port;
2868
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002869 mutex_lock(&hw->phy_mutex);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08002870 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002871 struct net_device *dev = hw->dev[port];
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08002872 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002873
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08002874 if (netif_running(dev)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002875 if (hw->chip_id != CHIP_ID_GENESIS)
2876 yukon_phy_intr(skge);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07002877 else
Stephen Hemminger45bada62005-06-27 11:33:12 -07002878 bcom_phy_intr(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002879 }
2880 }
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002881 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002882
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002883 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002884 hw->intr_mask |= IS_EXT_REG;
2885 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07002886 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002887 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002888}
2889
2890static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
2891{
2892 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08002893 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07002894 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002895
Stephen Hemminger29365c92006-09-01 15:53:48 -07002896 spin_lock(&hw->hw_lock);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08002897 /* Reading this register masks IRQ */
2898 status = skge_read32(hw, B0_SP_ISRC);
2899 if (status == 0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07002900 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002901
Stephen Hemminger29365c92006-09-01 15:53:48 -07002902 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002903 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08002904 if (status & IS_EXT_REG) {
2905 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002906 schedule_work(&hw->phy_work);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08002907 }
2908
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002909 if (status & IS_XA1_F) {
2910 skge_write8(hw, Q_ADDR(Q_XA1, Q_CSR), CSR_IRQ_CL_F);
2911 skge_txirq(hw->dev[0]);
2912 }
2913
2914 if (status & IS_R1_F) {
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08002915 skge_write8(hw, Q_ADDR(Q_R1, Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002916 hw->intr_mask &= ~IS_R1_F;
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08002917 netif_rx_schedule(hw->dev[0]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002918 }
2919
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07002920 if (status & IS_PA_TO_TX1)
2921 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
2922
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002923 if (status & IS_PA_TO_RX1) {
2924 struct skge_port *skge = netdev_priv(hw->dev[0]);
2925
2926 ++skge->net_stats.rx_over_errors;
2927 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
2928 }
2929
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07002930
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002931 if (status & IS_MAC1)
2932 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07002933
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002934 if (hw->dev[1]) {
2935 if (status & IS_XA2_F) {
2936 skge_write8(hw, Q_ADDR(Q_XA2, Q_CSR), CSR_IRQ_CL_F);
2937 skge_txirq(hw->dev[1]);
2938 }
2939
2940 if (status & IS_R2_F) {
2941 skge_write8(hw, Q_ADDR(Q_R2, Q_CSR), CSR_IRQ_CL_F);
2942 hw->intr_mask &= ~IS_R2_F;
2943 netif_rx_schedule(hw->dev[1]);
2944 }
2945
2946 if (status & IS_PA_TO_RX2) {
2947 struct skge_port *skge = netdev_priv(hw->dev[1]);
2948 ++skge->net_stats.rx_over_errors;
2949 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
2950 }
2951
2952 if (status & IS_PA_TO_TX2)
2953 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
2954
2955 if (status & IS_MAC2)
2956 skge_mac_intr(hw, 1);
2957 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002958
2959 if (status & IS_HW_ERR)
2960 skge_error_irq(hw);
2961
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002962 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07002963 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07002964out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002965 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002966
Stephen Hemminger29365c92006-09-01 15:53:48 -07002967 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002968}
2969
2970#ifdef CONFIG_NET_POLL_CONTROLLER
2971static void skge_netpoll(struct net_device *dev)
2972{
2973 struct skge_port *skge = netdev_priv(dev);
2974
2975 disable_irq(dev->irq);
2976 skge_intr(dev->irq, skge->hw, NULL);
2977 enable_irq(dev->irq);
2978}
2979#endif
2980
2981static int skge_set_mac_address(struct net_device *dev, void *p)
2982{
2983 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002984 struct skge_hw *hw = skge->hw;
2985 unsigned port = skge->port;
2986 const struct sockaddr *addr = p;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002987
2988 if (!is_valid_ether_addr(addr->sa_data))
2989 return -EADDRNOTAVAIL;
2990
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002991 mutex_lock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002992 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002993 memcpy_toio(hw->regs + B2_MAC_1 + port*8,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002994 dev->dev_addr, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002995 memcpy_toio(hw->regs + B2_MAC_2 + port*8,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002996 dev->dev_addr, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002997
2998 if (hw->chip_id == CHIP_ID_GENESIS)
2999 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3000 else {
3001 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3002 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3003 }
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003004 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003005
3006 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003007}
3008
3009static const struct {
3010 u8 id;
3011 const char *name;
3012} skge_chips[] = {
3013 { CHIP_ID_GENESIS, "Genesis" },
3014 { CHIP_ID_YUKON, "Yukon" },
3015 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3016 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003017};
3018
3019static const char *skge_board_name(const struct skge_hw *hw)
3020{
3021 int i;
3022 static char buf[16];
3023
3024 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3025 if (skge_chips[i].id == hw->chip_id)
3026 return skge_chips[i].name;
3027
3028 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3029 return buf;
3030}
3031
3032
3033/*
3034 * Setup the board data structure, but don't bring up
3035 * the port(s)
3036 */
3037static int skge_reset(struct skge_hw *hw)
3038{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003039 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003040 u16 ctst, pci_status;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003041 u8 t8, mac_cfg, pmd_type, phy_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003042 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003043
3044 ctst = skge_read16(hw, B0_CTST);
3045
3046 /* do a SW reset */
3047 skge_write8(hw, B0_CTST, CS_RST_SET);
3048 skge_write8(hw, B0_CTST, CS_RST_CLR);
3049
3050 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003051 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3052 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003053
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003054 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3055 pci_write_config_word(hw->pdev, PCI_STATUS,
3056 pci_status | PCI_STATUS_ERROR_BITS);
3057 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003058 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3059
3060 /* restore CLK_RUN bits (for Yukon-Lite) */
3061 skge_write16(hw, B0_CTST,
3062 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3063
3064 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003065 phy_type = skge_read8(hw, B2_E_1) & 0xf;
3066 pmd_type = skge_read8(hw, B2_PMD_TYP);
3067 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003068
Stephen Hemminger95566062005-06-27 11:33:02 -07003069 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003070 case CHIP_ID_GENESIS:
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003071 switch (phy_type) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003072 case SK_PHY_BCOM:
3073 hw->phy_addr = PHY_ADDR_BCOM;
3074 break;
3075 default:
3076 printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003077 pci_name(hw->pdev), phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003078 return -EOPNOTSUPP;
3079 }
3080 break;
3081
3082 case CHIP_ID_YUKON:
3083 case CHIP_ID_YUKON_LITE:
3084 case CHIP_ID_YUKON_LP:
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003085 if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
3086 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003087
3088 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003089 break;
3090
3091 default:
3092 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
3093 pci_name(hw->pdev), hw->chip_id);
3094 return -EOPNOTSUPP;
3095 }
3096
Stephen Hemminger981d0372005-06-27 11:33:06 -07003097 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3098 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3099 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003100
3101 /* read the adapters RAM size */
3102 t8 = skge_read8(hw, B2_E_0);
3103 if (hw->chip_id == CHIP_ID_GENESIS) {
3104 if (t8 == 3) {
3105 /* special case: 4 x 64k x 36, offset = 0x80000 */
3106 hw->ram_size = 0x100000;
3107 hw->ram_offset = 0x80000;
3108 } else
3109 hw->ram_size = t8 * 512;
3110 }
3111 else if (t8 == 0)
3112 hw->ram_size = 0x20000;
3113 else
3114 hw->ram_size = t8 * 4096;
3115
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003116 hw->intr_mask = IS_HW_ERR | IS_EXT_REG | IS_PORT_1;
3117 if (hw->ports > 1)
3118 hw->intr_mask |= IS_PORT_2;
3119
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003120 if (hw->chip_id == CHIP_ID_GENESIS)
3121 genesis_init(hw);
3122 else {
3123 /* switch power to VCC (WA for VAUX problem) */
3124 skge_write8(hw, B0_POWER_CTRL,
3125 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003126
Stephen Hemminger050ec182005-08-16 14:00:54 -07003127 /* avoid boards with stuck Hardware error bits */
3128 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3129 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
3130 printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
3131 hw->intr_mask &= ~IS_HW_ERR;
3132 }
3133
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003134 /* Clear PHY COMA */
3135 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3136 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3137 reg &= ~PCI_PHY_COMA;
3138 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3139 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3140
3141
Stephen Hemminger981d0372005-06-27 11:33:06 -07003142 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003143 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3144 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003145 }
3146 }
3147
3148 /* turn off hardware timer (unused) */
3149 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3150 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3151 skge_write8(hw, B0_LED, LED_STAT_ON);
3152
3153 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003154 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003155 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003156
3157 /* Initialize ram interface */
3158 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3159
3160 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3161 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3162 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3163 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3164 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3165 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3166 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3167 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3168 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3169 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3170 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3171 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3172
3173 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3174
3175 /* Set interrupt moderation for Transmit only
3176 * Receive interrupts avoided by NAPI
3177 */
3178 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3179 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3180 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3181
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003182 skge_write32(hw, B0_IMSK, hw->intr_mask);
3183
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003184 mutex_lock(&hw->phy_mutex);
Stephen Hemminger981d0372005-06-27 11:33:06 -07003185 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003186 if (hw->chip_id == CHIP_ID_GENESIS)
3187 genesis_reset(hw, i);
3188 else
3189 yukon_reset(hw, i);
3190 }
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003191 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003192
3193 return 0;
3194}
3195
3196/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003197static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3198 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003199{
3200 struct skge_port *skge;
3201 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3202
3203 if (!dev) {
3204 printk(KERN_ERR "skge etherdev alloc failed");
3205 return NULL;
3206 }
3207
3208 SET_MODULE_OWNER(dev);
3209 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3210 dev->open = skge_up;
3211 dev->stop = skge_down;
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08003212 dev->do_ioctl = skge_ioctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003213 dev->hard_start_xmit = skge_xmit_frame;
3214 dev->get_stats = skge_get_stats;
3215 if (hw->chip_id == CHIP_ID_GENESIS)
3216 dev->set_multicast_list = genesis_set_multicast;
3217 else
3218 dev->set_multicast_list = yukon_set_multicast;
3219
3220 dev->set_mac_address = skge_set_mac_address;
3221 dev->change_mtu = skge_change_mtu;
3222 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3223 dev->tx_timeout = skge_tx_timeout;
3224 dev->watchdog_timeo = TX_WATCHDOG;
3225 dev->poll = skge_poll;
3226 dev->weight = NAPI_WEIGHT;
3227#ifdef CONFIG_NET_POLL_CONTROLLER
3228 dev->poll_controller = skge_netpoll;
3229#endif
3230 dev->irq = hw->pdev->irq;
3231 dev->features = NETIF_F_LLTX;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003232 if (highmem)
3233 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003234
3235 skge = netdev_priv(dev);
3236 skge->netdev = dev;
3237 skge->hw = hw;
3238 skge->msg_enable = netif_msg_init(debug, default_msg);
3239 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3240 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3241
3242 /* Auto speed and flow control */
3243 skge->autoneg = AUTONEG_ENABLE;
3244 skge->flow_control = FLOW_MODE_SYMMETRIC;
3245 skge->duplex = -1;
3246 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003247 skge->advertising = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003248
3249 hw->dev[port] = dev;
3250
3251 skge->port = port;
3252
3253 spin_lock_init(&skge->tx_lock);
3254
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003255 if (hw->chip_id != CHIP_ID_GENESIS) {
3256 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3257 skge->rx_csum = 1;
3258 }
3259
3260 /* read the mac address */
3261 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003262 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003263
3264 /* device is off until link detection */
3265 netif_carrier_off(dev);
3266 netif_stop_queue(dev);
3267
3268 return dev;
3269}
3270
3271static void __devinit skge_show_addr(struct net_device *dev)
3272{
3273 const struct skge_port *skge = netdev_priv(dev);
3274
3275 if (netif_msg_probe(skge))
3276 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3277 dev->name,
3278 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3279 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3280}
3281
3282static int __devinit skge_probe(struct pci_dev *pdev,
3283 const struct pci_device_id *ent)
3284{
3285 struct net_device *dev, *dev1;
3286 struct skge_hw *hw;
3287 int err, using_dac = 0;
3288
Stephen Hemminger203babb2006-03-21 10:57:05 -08003289 err = pci_enable_device(pdev);
3290 if (err) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003291 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3292 pci_name(pdev));
3293 goto err_out;
3294 }
3295
Stephen Hemminger203babb2006-03-21 10:57:05 -08003296 err = pci_request_regions(pdev, DRV_NAME);
3297 if (err) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003298 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3299 pci_name(pdev));
3300 goto err_out_disable_pdev;
3301 }
3302
3303 pci_set_master(pdev);
3304
Stephen Hemminger93aea712006-03-21 10:57:02 -08003305 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003306 using_dac = 1;
Stephen Hemminger77783a72006-01-05 16:26:05 -08003307 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
Stephen Hemminger93aea712006-03-21 10:57:02 -08003308 } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3309 using_dac = 0;
3310 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3311 }
3312
3313 if (err) {
3314 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3315 pci_name(pdev));
3316 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003317 }
3318
3319#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003320 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003321 {
3322 u32 reg;
3323
3324 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3325 reg |= PCI_REV_DESC;
3326 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3327 }
3328#endif
3329
3330 err = -ENOMEM;
Stephen Hemminger7e863062005-11-08 10:33:41 -08003331 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003332 if (!hw) {
3333 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3334 pci_name(pdev));
3335 goto err_out_free_regions;
3336 }
3337
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003338 hw->pdev = pdev;
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003339 mutex_init(&hw->phy_mutex);
3340 INIT_WORK(&hw->phy_work, skge_extirq, hw);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003341 spin_lock_init(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003342
3343 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3344 if (!hw->regs) {
3345 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3346 pci_name(pdev));
3347 goto err_out_free_hw;
3348 }
3349
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003350 err = skge_reset(hw);
3351 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003352 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003353
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003354 printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
3355 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003356 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003357
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003358 dev = skge_devinit(hw, 0, using_dac);
3359 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003360 goto err_out_led_off;
3361
Stephen Hemminger631ae322006-06-06 10:11:14 -07003362 if (!is_valid_ether_addr(dev->dev_addr)) {
3363 printk(KERN_ERR PFX "%s: bad (zero?) ethernet address in rom\n",
3364 pci_name(pdev));
3365 err = -EIO;
3366 goto err_out_free_netdev;
3367 }
3368
Stephen Hemminger203babb2006-03-21 10:57:05 -08003369 err = register_netdev(dev);
3370 if (err) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003371 printk(KERN_ERR PFX "%s: cannot register net device\n",
3372 pci_name(pdev));
3373 goto err_out_free_netdev;
3374 }
3375
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003376 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
3377 if (err) {
3378 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3379 dev->name, pdev->irq);
3380 goto err_out_unregister;
3381 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003382 skge_show_addr(dev);
3383
Stephen Hemminger981d0372005-06-27 11:33:06 -07003384 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003385 if (register_netdev(dev1) == 0)
3386 skge_show_addr(dev1);
3387 else {
3388 /* Failure to register second port need not be fatal */
3389 printk(KERN_WARNING PFX "register of second port failed\n");
3390 hw->dev[1] = NULL;
3391 free_netdev(dev1);
3392 }
3393 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003394 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003395
3396 return 0;
3397
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003398err_out_unregister:
3399 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003400err_out_free_netdev:
3401 free_netdev(dev);
3402err_out_led_off:
3403 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003404err_out_iounmap:
3405 iounmap(hw->regs);
3406err_out_free_hw:
3407 kfree(hw);
3408err_out_free_regions:
3409 pci_release_regions(pdev);
3410err_out_disable_pdev:
3411 pci_disable_device(pdev);
3412 pci_set_drvdata(pdev, NULL);
3413err_out:
3414 return err;
3415}
3416
3417static void __devexit skge_remove(struct pci_dev *pdev)
3418{
3419 struct skge_hw *hw = pci_get_drvdata(pdev);
3420 struct net_device *dev0, *dev1;
3421
Stephen Hemminger95566062005-06-27 11:33:02 -07003422 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003423 return;
3424
3425 if ((dev1 = hw->dev[1]))
3426 unregister_netdev(dev1);
3427 dev0 = hw->dev[0];
3428 unregister_netdev(dev0);
3429
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003430 spin_lock_irq(&hw->hw_lock);
3431 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003432 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003433 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003434 spin_unlock_irq(&hw->hw_lock);
3435
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003436 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003437 skge_write8(hw, B0_CTST, CS_RST_SET);
3438
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003439 flush_scheduled_work();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003440
3441 free_irq(pdev->irq, hw);
3442 pci_release_regions(pdev);
3443 pci_disable_device(pdev);
3444 if (dev1)
3445 free_netdev(dev1);
3446 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003447
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003448 iounmap(hw->regs);
3449 kfree(hw);
3450 pci_set_drvdata(pdev, NULL);
3451}
3452
3453#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07003454static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003455{
3456 struct skge_hw *hw = pci_get_drvdata(pdev);
3457 int i, wol = 0;
3458
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003459 pci_save_state(pdev);
3460 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003461 struct net_device *dev = hw->dev[i];
3462
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003463 if (netif_running(dev)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003464 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003465
3466 netif_carrier_off(dev);
3467 if (skge->wol)
3468 netif_stop_queue(dev);
3469 else
3470 skge_down(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003471 wol |= skge->wol;
3472 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003473 netif_device_detach(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003474 }
3475
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003476 skge_write32(hw, B0_IMSK, 0);
Pavel Machek2a569572005-07-07 17:56:40 -07003477 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003478 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3479
3480 return 0;
3481}
3482
3483static int skge_resume(struct pci_dev *pdev)
3484{
3485 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003486 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003487
3488 pci_set_power_state(pdev, PCI_D0);
3489 pci_restore_state(pdev);
3490 pci_enable_wake(pdev, PCI_D0, 0);
3491
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003492 err = skge_reset(hw);
3493 if (err)
3494 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003495
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003496 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003497 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003498
3499 netif_device_attach(dev);
3500 if (netif_running(dev)) {
3501 err = skge_up(dev);
3502
3503 if (err) {
3504 printk(KERN_ERR PFX "%s: could not up: %d\n",
3505 dev->name, err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08003506 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003507 goto out;
3508 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003509 }
3510 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003511out:
3512 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003513}
3514#endif
3515
3516static struct pci_driver skge_driver = {
3517 .name = DRV_NAME,
3518 .id_table = skge_id_table,
3519 .probe = skge_probe,
3520 .remove = __devexit_p(skge_remove),
3521#ifdef CONFIG_PM
3522 .suspend = skge_suspend,
3523 .resume = skge_resume,
3524#endif
3525};
3526
3527static int __init skge_init_module(void)
3528{
Jeff Garzik29917622006-08-19 17:48:59 -04003529 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003530}
3531
3532static void __exit skge_cleanup_module(void)
3533{
3534 pci_unregister_driver(&skge_driver);
3535}
3536
3537module_init(skge_init_module);
3538module_exit(skge_cleanup_module);