blob: 98adff70d07c94eb1b7cd29f94d5725c0d1f58a5 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#ifndef __DRIVERS_USB_DWC3_CORE_H
40#define __DRIVERS_USB_DWC3_CORE_H
41
42#include <linux/device.h>
43#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030044#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030045#include <linux/list.h>
46#include <linux/dma-mapping.h>
47#include <linux/mm.h>
48#include <linux/debugfs.h>
49
50#include <linux/usb/ch9.h>
51#include <linux/usb/gadget.h>
52
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +020053#include "dwc3_otg.h"
54
Felipe Balbi72246da2011-08-19 18:10:58 +030055/* Global constants */
56#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz4a187332012-04-23 14:53:37 +020057#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030058
Pavankumar Kondetid393e172012-06-12 16:07:29 +053059#define DWC3_EVENT_BUFFERS_SIZE (2 * PAGE_SIZE)
Felipe Balbi72246da2011-08-19 18:10:58 +030060#define DWC3_EVENT_TYPE_MASK 0xfe
61
62#define DWC3_EVENT_TYPE_DEV 0
63#define DWC3_EVENT_TYPE_CARKIT 3
64#define DWC3_EVENT_TYPE_I2C 4
65
66#define DWC3_DEVICE_EVENT_DISCONNECT 0
67#define DWC3_DEVICE_EVENT_RESET 1
68#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
69#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
70#define DWC3_DEVICE_EVENT_WAKEUP 4
71#define DWC3_DEVICE_EVENT_EOPF 6
72#define DWC3_DEVICE_EVENT_SOF 7
73#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
74#define DWC3_DEVICE_EVENT_CMD_CMPL 10
75#define DWC3_DEVICE_EVENT_OVERFLOW 11
Pavankumar Kondeti33fe6f12012-06-12 16:21:46 +053076#define DWC3_DEVICE_EVENT_VENDOR_DEV_TEST_LMP 12
Felipe Balbi72246da2011-08-19 18:10:58 +030077
78#define DWC3_GEVNTCOUNT_MASK 0xfffc
79#define DWC3_GSNPSID_MASK 0xffff0000
80#define DWC3_GSNPSREV_MASK 0xffff
81
Ido Shayevitz4a187332012-04-23 14:53:37 +020082/* DWC3 registers memory space boundries */
83#define DWC3_XHCI_REGS_START 0x0
84#define DWC3_XHCI_REGS_END 0x7fff
85#define DWC3_GLOBALS_REGS_START 0xc100
86#define DWC3_GLOBALS_REGS_END 0xc6ff
87#define DWC3_DEVICE_REGS_START 0xc700
88#define DWC3_DEVICE_REGS_END 0xcbff
89#define DWC3_OTG_REGS_START 0xcc00
90#define DWC3_OTG_REGS_END 0xccff
91
Felipe Balbi72246da2011-08-19 18:10:58 +030092/* Global Registers */
93#define DWC3_GSBUSCFG0 0xc100
94#define DWC3_GSBUSCFG1 0xc104
95#define DWC3_GTXTHRCFG 0xc108
96#define DWC3_GRXTHRCFG 0xc10c
97#define DWC3_GCTL 0xc110
98#define DWC3_GEVTEN 0xc114
99#define DWC3_GSTS 0xc118
100#define DWC3_GSNPSID 0xc120
101#define DWC3_GGPIO 0xc124
102#define DWC3_GUID 0xc128
103#define DWC3_GUCTL 0xc12c
104#define DWC3_GBUSERRADDR0 0xc130
105#define DWC3_GBUSERRADDR1 0xc134
106#define DWC3_GPRTBIMAP0 0xc138
107#define DWC3_GPRTBIMAP1 0xc13c
108#define DWC3_GHWPARAMS0 0xc140
109#define DWC3_GHWPARAMS1 0xc144
110#define DWC3_GHWPARAMS2 0xc148
111#define DWC3_GHWPARAMS3 0xc14c
112#define DWC3_GHWPARAMS4 0xc150
113#define DWC3_GHWPARAMS5 0xc154
114#define DWC3_GHWPARAMS6 0xc158
115#define DWC3_GHWPARAMS7 0xc15c
116#define DWC3_GDBGFIFOSPACE 0xc160
117#define DWC3_GDBGLTSSM 0xc164
118#define DWC3_GPRTBIMAP_HS0 0xc180
119#define DWC3_GPRTBIMAP_HS1 0xc184
120#define DWC3_GPRTBIMAP_FS0 0xc188
121#define DWC3_GPRTBIMAP_FS1 0xc18c
122
123#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
124#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
125
126#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
127
128#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
129
130#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
131#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
132
133#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
134#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
135#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
136#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
137
138#define DWC3_GHWPARAMS8 0xc600
139
140/* Device Registers */
141#define DWC3_DCFG 0xc700
142#define DWC3_DCTL 0xc704
143#define DWC3_DEVTEN 0xc708
144#define DWC3_DSTS 0xc70c
145#define DWC3_DGCMDPAR 0xc710
146#define DWC3_DGCMD 0xc714
147#define DWC3_DALEPENA 0xc720
148#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
149#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
150#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
151#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
152
153/* OTG Registers */
154#define DWC3_OCFG 0xcc00
155#define DWC3_OCTL 0xcc04
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200156#define DWC3_OEVT 0xcc08
157#define DWC3_OEVTEN 0xcc0c
158#define DWC3_OSTS 0xcc10
Felipe Balbi72246da2011-08-19 18:10:58 +0300159
160/* Bit fields */
161
162/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800163#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Felipe Balbif4aadbe2011-09-08 17:39:59 +0300164#define DWC3_GCTL_U2RSTECN (1 << 16)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800165#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300166#define DWC3_GCTL_CLK_BUS (0)
167#define DWC3_GCTL_CLK_PIPE (1)
168#define DWC3_GCTL_CLK_PIPEHALF (2)
169#define DWC3_GCTL_CLK_MASK (3)
170
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300171#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800172#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300173#define DWC3_GCTL_PRTCAP_HOST 1
174#define DWC3_GCTL_PRTCAP_DEVICE 2
175#define DWC3_GCTL_PRTCAP_OTG 3
176
177#define DWC3_GCTL_CORESOFTRESET (1 << 11)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800178#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800179#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300180#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300181#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300182
183/* Global USB2 PHY Configuration Register */
184#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
185#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
186
187/* Global USB3 PIPE Control Register */
188#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
189#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
Pavankumar Kondetife2c0632012-06-12 15:21:13 +0530190#define DWC3_GUSB3PIPECTL_DELAY_P1P2P3 (7 << 19)
Felipe Balbi72246da2011-08-19 18:10:58 +0300191
Felipe Balbi457e84b2012-01-18 18:04:09 +0200192/* Global TX Fifo Size Register */
193#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
194#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
195
Felipe Balbiaabb7072011-09-30 10:58:50 +0300196/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800197#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300198#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
199#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
200
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200201/* Global HWPARAMS6 Register */
202#define DWC3_GHWPARAMS6_SRP_SUPPORT (1 << 10)
203
Felipe Balbi72246da2011-08-19 18:10:58 +0300204/* Device Configuration Register */
205#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
206#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
207
208#define DWC3_DCFG_SPEED_MASK (7 << 0)
209#define DWC3_DCFG_SUPERSPEED (4 << 0)
210#define DWC3_DCFG_HIGHSPEED (0 << 0)
211#define DWC3_DCFG_FULLSPEED2 (1 << 0)
212#define DWC3_DCFG_LOWSPEED (2 << 0)
213#define DWC3_DCFG_FULLSPEED1 (3 << 0)
214
215/* Device Control Register */
216#define DWC3_DCTL_RUN_STOP (1 << 31)
217#define DWC3_DCTL_CSFTRST (1 << 30)
218#define DWC3_DCTL_LSFTRST (1 << 29)
219
220#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
221#define DWC3_DCTL_HIRD_THRES(n) (((n) & DWC3_DCTL_HIRD_THRES_MASK) >> 24)
222
223#define DWC3_DCTL_APPL1RES (1 << 23)
224
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200225#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
226#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
227
228#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
229#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
230#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
231#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
232#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
233
Felipe Balbi72246da2011-08-19 18:10:58 +0300234#define DWC3_DCTL_INITU2ENA (1 << 12)
235#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
236#define DWC3_DCTL_INITU1ENA (1 << 10)
237#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
238#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
239
240#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
241#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
242
243#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
244#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
245#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
246#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
247#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
248#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
249#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
250
251/* Device Event Enable Register */
252#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
253#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
254#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
255#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
256#define DWC3_DEVTEN_SOFEN (1 << 7)
257#define DWC3_DEVTEN_EOPFEN (1 << 6)
258#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
259#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
260#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
261#define DWC3_DEVTEN_USBRSTEN (1 << 1)
262#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
263
264/* Device Status Register */
265#define DWC3_DSTS_PWRUPREQ (1 << 24)
266#define DWC3_DSTS_COREIDLE (1 << 23)
267#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
268
269#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
270#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
271
272#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
273
274#define DWC3_DSTS_SOFFN_MASK (0x3ff << 3)
275#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
276
277#define DWC3_DSTS_CONNECTSPD (7 << 0)
278
279#define DWC3_DSTS_SUPERSPEED (4 << 0)
280#define DWC3_DSTS_HIGHSPEED (0 << 0)
281#define DWC3_DSTS_FULLSPEED2 (1 << 0)
282#define DWC3_DSTS_LOWSPEED (2 << 0)
283#define DWC3_DSTS_FULLSPEED1 (3 << 0)
284
285/* Device Generic Command Register */
286#define DWC3_DGCMD_SET_LMP 0x01
287#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
288#define DWC3_DGCMD_XMIT_FUNCTION 0x03
289#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
290#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
291#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
292#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
293
294/* Device Endpoint Command Register */
295#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800296#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
297#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Felipe Balbi72246da2011-08-19 18:10:58 +0300298#define DWC3_DEPCMD_STATUS_MASK (0x0f << 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800299#define DWC3_DEPCMD_STATUS(x) (((x) & DWC3_DEPCMD_STATUS_MASK) >> 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300300#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
301#define DWC3_DEPCMD_CMDACT (1 << 10)
302#define DWC3_DEPCMD_CMDIOC (1 << 8)
303
304#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
305#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
306#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
307#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
308#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
309#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
310#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
311#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
312#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
313
314/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
315#define DWC3_DALEPENA_EP(n) (1 << n)
316
317#define DWC3_DEPCMD_TYPE_CONTROL 0
318#define DWC3_DEPCMD_TYPE_ISOC 1
319#define DWC3_DEPCMD_TYPE_BULK 2
320#define DWC3_DEPCMD_TYPE_INTR 3
321
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200322/* OTG Events Register */
323#define DWC3_OEVT_DEVICEMODE (1 << 31)
324#define DWC3_OEVTEN_OTGCONIDSTSCHNGEVNT (1 << 24)
325#define DWC3_OEVTEN_OTGADEVBHOSTENDEVNT (1 << 20)
326#define DWC3_OEVTEN_OTGADEVHOSTEVNT (1 << 19)
327#define DWC3_OEVTEN_OTGADEVHNPCHNGEVNT (1 << 18)
328#define DWC3_OEVTEN_OTGADEVSRPDETEVNT (1 << 17)
329#define DWC3_OEVTEN_OTGADEVSESSENDDETEVNT (1 << 16)
330#define DWC3_OEVTEN_OTGBDEVBHOSTENDEVNT (1 << 11)
331#define DWC3_OEVTEN_OTGBDEVHNPCHNGEVNT (1 << 10)
332#define DWC3_OEVTEN_OTGBDEVSESSVLDDETEVNT (1 << 9)
333#define DWC3_OEVTEN_OTGBDEVVBUSCHNGEVNT (1 << 8)
334
335/* OTG OSTS register */
336#define DWC3_OTG_OSTS_OTGSTATE_SHIFT (8)
337#define DWC3_OTG_OSTS_OTGSTATE (0xF << DWC3_OTG_OSTS_OTGSTATE_SHIFT)
338#define DWC3_OTG_OSTS_PERIPHERALSTATE (1 << 4)
339#define DWC3_OTG_OSTS_XHCIPRTPOWER (1 << 3)
340#define DWC3_OTG_OSTS_BSESVALID (1 << 2)
341#define DWC3_OTG_OSTS_VBUSVALID (1 << 1)
342#define DWC3_OTG_OSTS_CONIDSTS (1 << 0)
343
344/* OTG OSTS register */
345#define DWC3_OTG_OCTL_PERIMODE (1 << 6)
346#define DWC3_OTG_OCTL_PRTPWRCTL (1 << 5)
347#define DWC3_OTG_OCTL_HNPREQ (1 << 4)
348#define DWC3_OTG_OCTL_SESREQ (1 << 3)
349#define DWC3_OTG_OCTL_TERMSELDLPULSE (1 << 2)
350#define DWC3_OTG_OCTL_DEVSETHNPEN (1 << 1)
351#define DWC3_OTG_OCTL_HSTSETHNPEN (1 << 0)
352
Felipe Balbi72246da2011-08-19 18:10:58 +0300353/* Structures */
354
Felipe Balbif6bafc62012-02-06 11:04:53 +0200355struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300356
357/**
358 * struct dwc3_event_buffer - Software event buffer representation
359 * @list: a list of event buffers
360 * @buf: _THE_ buffer
361 * @length: size of this buffer
362 * @dma: dma_addr_t
363 * @dwc: pointer to DWC controller
364 */
365struct dwc3_event_buffer {
366 void *buf;
367 unsigned length;
368 unsigned int lpos;
369
370 dma_addr_t dma;
371
372 struct dwc3 *dwc;
373};
374
375#define DWC3_EP_FLAG_STALLED (1 << 0)
376#define DWC3_EP_FLAG_WEDGED (1 << 1)
377
378#define DWC3_EP_DIRECTION_TX true
379#define DWC3_EP_DIRECTION_RX false
380
381#define DWC3_TRB_NUM 32
382#define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
383
384/**
385 * struct dwc3_ep - device side endpoint representation
386 * @endpoint: usb endpoint
387 * @request_list: list of requests for this endpoint
388 * @req_queued: list of requests on this ep which have TRBs setup
389 * @trb_pool: array of transaction buffers
390 * @trb_pool_dma: dma address of @trb_pool
391 * @free_slot: next slot which is going to be used
392 * @busy_slot: first slot which is owned by HW
393 * @desc: usb_endpoint_descriptor pointer
394 * @dwc: pointer to DWC controller
395 * @flags: endpoint flags (wedged, stalled, ...)
396 * @current_trb: index of current used trb
397 * @number: endpoint number (1 - 15)
398 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
399 * @res_trans_idx: Resource transfer index
400 * @interval: the intervall on which the ISOC transfer is started
401 * @name: a human readable name e.g. ep1out-bulk
402 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300403 * @stream_capable: true when streams are enabled
Felipe Balbi72246da2011-08-19 18:10:58 +0300404 */
405struct dwc3_ep {
406 struct usb_ep endpoint;
407 struct list_head request_list;
408 struct list_head req_queued;
409
Felipe Balbif6bafc62012-02-06 11:04:53 +0200410 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300411 dma_addr_t trb_pool_dma;
412 u32 free_slot;
413 u32 busy_slot;
414 const struct usb_endpoint_descriptor *desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200415 const struct usb_ss_ep_comp_descriptor *comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300416 struct dwc3 *dwc;
417
418 unsigned flags;
419#define DWC3_EP_ENABLED (1 << 0)
420#define DWC3_EP_STALL (1 << 1)
421#define DWC3_EP_WEDGE (1 << 2)
422#define DWC3_EP_BUSY (1 << 4)
423#define DWC3_EP_PENDING_REQUEST (1 << 5)
Felipe Balbi72246da2011-08-19 18:10:58 +0300424
Felipe Balbi984f66a2011-08-27 22:26:00 +0300425 /* This last one is specific to EP0 */
426#define DWC3_EP0_DIR_IN (1 << 31)
427
Felipe Balbi72246da2011-08-19 18:10:58 +0300428 unsigned current_trb;
429
430 u8 number;
431 u8 type;
432 u8 res_trans_idx;
433 u32 interval;
434
435 char name[20];
436
437 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300438 unsigned stream_capable:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300439};
440
441enum dwc3_phy {
442 DWC3_PHY_UNKNOWN = 0,
443 DWC3_PHY_USB3,
444 DWC3_PHY_USB2,
445};
446
Felipe Balbib53c7722011-08-30 15:50:40 +0300447enum dwc3_ep0_next {
448 DWC3_EP0_UNKNOWN = 0,
449 DWC3_EP0_COMPLETE,
450 DWC3_EP0_NRDY_SETUP,
451 DWC3_EP0_NRDY_DATA,
452 DWC3_EP0_NRDY_STATUS,
453};
454
Felipe Balbi72246da2011-08-19 18:10:58 +0300455enum dwc3_ep0_state {
456 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300457 EP0_SETUP_PHASE,
458 EP0_DATA_PHASE,
459 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300460};
461
462enum dwc3_link_state {
463 /* In SuperSpeed */
464 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
465 DWC3_LINK_STATE_U1 = 0x01,
466 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
467 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
468 DWC3_LINK_STATE_SS_DIS = 0x04,
469 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
470 DWC3_LINK_STATE_SS_INACT = 0x06,
471 DWC3_LINK_STATE_POLL = 0x07,
472 DWC3_LINK_STATE_RECOV = 0x08,
473 DWC3_LINK_STATE_HRESET = 0x09,
474 DWC3_LINK_STATE_CMPLY = 0x0a,
475 DWC3_LINK_STATE_LPBK = 0x0b,
476 DWC3_LINK_STATE_MASK = 0x0f,
477};
478
479enum dwc3_device_state {
480 DWC3_DEFAULT_STATE,
481 DWC3_ADDRESS_STATE,
482 DWC3_CONFIGURED_STATE,
483};
484
Felipe Balbif6bafc62012-02-06 11:04:53 +0200485/* TRB Length, PCM and Status */
486#define DWC3_TRB_SIZE_MASK (0x00ffffff)
487#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
488#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
489#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28) >> 28))
Felipe Balbi72246da2011-08-19 18:10:58 +0300490
Felipe Balbif6bafc62012-02-06 11:04:53 +0200491#define DWC3_TRBSTS_OK 0
492#define DWC3_TRBSTS_MISSED_ISOC 1
493#define DWC3_TRBSTS_SETUP_PENDING 2
Felipe Balbi72246da2011-08-19 18:10:58 +0300494
Felipe Balbif6bafc62012-02-06 11:04:53 +0200495/* TRB Control */
496#define DWC3_TRB_CTRL_HWO (1 << 0)
497#define DWC3_TRB_CTRL_LST (1 << 1)
498#define DWC3_TRB_CTRL_CHN (1 << 2)
499#define DWC3_TRB_CTRL_CSP (1 << 3)
500#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
501#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
502#define DWC3_TRB_CTRL_IOC (1 << 11)
503#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
504
505#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
506#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
507#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
508#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
509#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
510#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
511#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
512#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300513
514/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200515 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300516 * @bpl: DW0-3
517 * @bph: DW4-7
518 * @size: DW8-B
519 * @trl: DWC-F
520 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200521struct dwc3_trb {
522 u32 bpl;
523 u32 bph;
524 u32 size;
525 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300526} __packed;
527
Felipe Balbi72246da2011-08-19 18:10:58 +0300528/**
Felipe Balbia3299492011-09-30 10:58:48 +0300529 * dwc3_hwparams - copy of HWPARAMS registers
530 * @hwparams0 - GHWPARAMS0
531 * @hwparams1 - GHWPARAMS1
532 * @hwparams2 - GHWPARAMS2
533 * @hwparams3 - GHWPARAMS3
534 * @hwparams4 - GHWPARAMS4
535 * @hwparams5 - GHWPARAMS5
536 * @hwparams6 - GHWPARAMS6
537 * @hwparams7 - GHWPARAMS7
538 * @hwparams8 - GHWPARAMS8
539 */
540struct dwc3_hwparams {
541 u32 hwparams0;
542 u32 hwparams1;
543 u32 hwparams2;
544 u32 hwparams3;
545 u32 hwparams4;
546 u32 hwparams5;
547 u32 hwparams6;
548 u32 hwparams7;
549 u32 hwparams8;
550};
551
Felipe Balbi0949e992011-10-12 10:44:56 +0300552/* HWPARAMS0 */
553#define DWC3_MODE(n) ((n) & 0x7)
554
555#define DWC3_MODE_DEVICE 0
556#define DWC3_MODE_HOST 1
557#define DWC3_MODE_DRD 2
558#define DWC3_MODE_HUB 3
559
Felipe Balbi457e84b2012-01-18 18:04:09 +0200560#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
561
Felipe Balbi0949e992011-10-12 10:44:56 +0300562/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200563#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
564
565/* HWPARAMS7 */
566#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300567
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100568struct dwc3_request {
569 struct usb_request request;
570 struct list_head list;
571 struct dwc3_ep *dep;
572
573 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200574 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100575 dma_addr_t trb_dma;
576
577 unsigned direction:1;
578 unsigned mapped:1;
579 unsigned queued:1;
580};
581
Felipe Balbia3299492011-09-30 10:58:48 +0300582/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300583 * struct dwc3 - representation of our controller
Felipe Balbi91db07d2011-08-27 01:40:52 +0300584 * @ctrl_req: usb control request which is used for ep0
585 * @ep0_trb: trb which is used for the ctrl_req
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300586 * @ep0_bounce: bounce buffer for ep0
Felipe Balbi91db07d2011-08-27 01:40:52 +0300587 * @setup_buf: used while precessing STD USB requests
588 * @ctrl_req_addr: dma address of ctrl_req
589 * @ep0_trb: dma address of ep0_trb
590 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300591 * @ep0_bounce_addr: dma address of ep0_bounce
Felipe Balbi72246da2011-08-19 18:10:58 +0300592 * @lock: for synchronizing
593 * @dev: pointer to our struct device
Felipe Balbid07e8812011-10-12 14:08:26 +0300594 * @xhci: pointer to our xHCI child
Felipe Balbi72246da2011-08-19 18:10:58 +0300595 * @event_buffer_list: a list of event buffers
596 * @gadget: device side representation of the peripheral controller
597 * @gadget_driver: pointer to the gadget driver
598 * @regs: base address for our registers
599 * @regs_size: address space size
600 * @irq: IRQ number
Felipe Balbi9f622b22011-10-12 10:31:04 +0300601 * @num_event_buffers: calculated number of event buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300602 * @u1u2: only used on revisions <1.83a for workaround
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300603 * @maximum_speed: maximum speed requested (mainly for testing purposes)
Felipe Balbi72246da2011-08-19 18:10:58 +0300604 * @revision: revision register contents
Felipe Balbi0949e992011-10-12 10:44:56 +0300605 * @mode: mode of operation
Felipe Balbi72246da2011-08-19 18:10:58 +0300606 * @is_selfpowered: true when we are selfpowered
607 * @three_stage_setup: set if we perform a three phase setup
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300608 * @ep0_bounced: true when we used bounce buffer
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300609 * @ep0_expect_in: true when we expect a DATA IN transfer
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300610 * @start_config_issued: true when StartConfig command has been issued
Felipe Balbidf62df52011-10-14 15:11:49 +0300611 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
Felipe Balbi457e84b2012-01-18 18:04:09 +0200612 * @needs_fifo_resize: not all users might want fifo resizing, flag it
613 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
Felipe Balbib53c7722011-08-30 15:50:40 +0300614 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300615 * @ep0state: state of endpoint zero
616 * @link_state: link state
617 * @speed: device speed (super, high, full, low)
618 * @mem: points to start of memory which is used for this struct.
Felipe Balbia3299492011-09-30 10:58:48 +0300619 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300620 * @root: debugfs root folder pointer
621 */
622struct dwc3 {
623 struct usb_ctrlrequest *ctrl_req;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200624 struct dwc3_trb *ep0_trb;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300625 void *ep0_bounce;
Felipe Balbi72246da2011-08-19 18:10:58 +0300626 u8 *setup_buf;
627 dma_addr_t ctrl_req_addr;
628 dma_addr_t ep0_trb_addr;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300629 dma_addr_t ep0_bounce_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100630 struct dwc3_request ep0_usb_req;
Felipe Balbi72246da2011-08-19 18:10:58 +0300631 /* device lock */
632 spinlock_t lock;
633 struct device *dev;
634
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200635 struct dwc3_otg *dotg;
Felipe Balbid07e8812011-10-12 14:08:26 +0300636 struct platform_device *xhci;
Ido Shayevitz4a187332012-04-23 14:53:37 +0200637 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300638
Felipe Balbi457d3f22011-10-24 12:03:13 +0300639 struct dwc3_event_buffer **ev_buffs;
Felipe Balbi72246da2011-08-19 18:10:58 +0300640 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
641
642 struct usb_gadget gadget;
643 struct usb_gadget_driver *gadget_driver;
644
645 void __iomem *regs;
646 size_t regs_size;
647
Felipe Balbi9f622b22011-10-12 10:31:04 +0300648 u32 num_event_buffers;
Felipe Balbifae2b902011-10-14 13:00:30 +0300649 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300650 u32 maximum_speed;
Felipe Balbi72246da2011-08-19 18:10:58 +0300651 u32 revision;
Felipe Balbi0949e992011-10-12 10:44:56 +0300652 u32 mode;
Felipe Balbi72246da2011-08-19 18:10:58 +0300653
654#define DWC3_REVISION_173A 0x5533173a
655#define DWC3_REVISION_175A 0x5533175a
656#define DWC3_REVISION_180A 0x5533180a
657#define DWC3_REVISION_183A 0x5533183a
658#define DWC3_REVISION_185A 0x5533185a
659#define DWC3_REVISION_188A 0x5533188a
660#define DWC3_REVISION_190A 0x5533190a
Pavankumar Kondetife2c0632012-06-12 15:21:13 +0530661#define DWC3_REVISION_230A 0x5533230a
Felipe Balbi72246da2011-08-19 18:10:58 +0300662
663 unsigned is_selfpowered:1;
664 unsigned three_stage_setup:1;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300665 unsigned ep0_bounced:1;
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300666 unsigned ep0_expect_in:1;
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300667 unsigned start_config_issued:1;
Felipe Balbidf62df52011-10-14 15:11:49 +0300668 unsigned setup_packet_pending:1;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100669 unsigned delayed_status:1;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200670 unsigned needs_fifo_resize:1;
671 unsigned resize_fifos:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300672
Felipe Balbib53c7722011-08-30 15:50:40 +0300673 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +0300674 enum dwc3_ep0_state ep0state;
675 enum dwc3_link_state link_state;
676 enum dwc3_device_state dev_state;
677
678 u8 speed;
679 void *mem;
680
Felipe Balbia3299492011-09-30 10:58:48 +0300681 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +0300682 struct dentry *root;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200683
684 u8 test_mode;
685 u8 test_mode_nr;
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200686
687 /* Indicate if the gadget was powered by the otg driver */
688 bool vbus_active;
689
690 /* Indicate if software connect was issued by the usb_gadget_driver */
691 bool softconnect;
Felipe Balbi72246da2011-08-19 18:10:58 +0300692};
693
694/* -------------------------------------------------------------------------- */
695
Felipe Balbi72246da2011-08-19 18:10:58 +0300696/* -------------------------------------------------------------------------- */
697
698struct dwc3_event_type {
699 u32 is_devspec:1;
700 u32 type:6;
701 u32 reserved8_31:25;
702} __packed;
703
704#define DWC3_DEPEVT_XFERCOMPLETE 0x01
705#define DWC3_DEPEVT_XFERINPROGRESS 0x02
706#define DWC3_DEPEVT_XFERNOTREADY 0x03
707#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
708#define DWC3_DEPEVT_STREAMEVT 0x06
709#define DWC3_DEPEVT_EPCMDCMPLT 0x07
710
711/**
712 * struct dwc3_event_depvt - Device Endpoint Events
713 * @one_bit: indicates this is an endpoint event (not used)
714 * @endpoint_number: number of the endpoint
715 * @endpoint_event: The event we have:
716 * 0x00 - Reserved
717 * 0x01 - XferComplete
718 * 0x02 - XferInProgress
719 * 0x03 - XferNotReady
720 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
721 * 0x05 - Reserved
722 * 0x06 - StreamEvt
723 * 0x07 - EPCmdCmplt
724 * @reserved11_10: Reserved, don't use.
725 * @status: Indicates the status of the event. Refer to databook for
726 * more information.
727 * @parameters: Parameters of the current event. Refer to databook for
728 * more information.
729 */
730struct dwc3_event_depevt {
731 u32 one_bit:1;
732 u32 endpoint_number:5;
733 u32 endpoint_event:4;
734 u32 reserved11_10:2;
735 u32 status:4;
Felipe Balbi40aa41f2012-01-18 17:06:03 +0200736
737/* Within XferNotReady */
738#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
739
740/* Within XferComplete */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800741#define DEPEVT_STATUS_BUSERR (1 << 0)
742#define DEPEVT_STATUS_SHORT (1 << 1)
743#define DEPEVT_STATUS_IOC (1 << 2)
Felipe Balbi72246da2011-08-19 18:10:58 +0300744#define DEPEVT_STATUS_LST (1 << 3)
Felipe Balbidc137f02011-08-27 22:04:32 +0300745
Felipe Balbi879631a2011-09-30 10:58:47 +0300746/* Stream event only */
747#define DEPEVT_STREAMEVT_FOUND 1
748#define DEPEVT_STREAMEVT_NOTFOUND 2
749
Felipe Balbidc137f02011-08-27 22:04:32 +0300750/* Control-only Status */
751#define DEPEVT_STATUS_CONTROL_SETUP 0
752#define DEPEVT_STATUS_CONTROL_DATA 1
753#define DEPEVT_STATUS_CONTROL_STATUS 2
754
Felipe Balbi72246da2011-08-19 18:10:58 +0300755 u32 parameters:16;
756} __packed;
757
758/**
759 * struct dwc3_event_devt - Device Events
760 * @one_bit: indicates this is a non-endpoint event (not used)
761 * @device_event: indicates it's a device event. Should read as 0x00
762 * @type: indicates the type of device event.
763 * 0 - DisconnEvt
764 * 1 - USBRst
765 * 2 - ConnectDone
766 * 3 - ULStChng
767 * 4 - WkUpEvt
768 * 5 - Reserved
769 * 6 - EOPF
770 * 7 - SOF
771 * 8 - Reserved
772 * 9 - ErrticErr
773 * 10 - CmdCmplt
774 * 11 - EvntOverflow
775 * 12 - VndrDevTstRcved
776 * @reserved15_12: Reserved, not used
777 * @event_info: Information about this event
778 * @reserved31_24: Reserved, not used
779 */
780struct dwc3_event_devt {
781 u32 one_bit:1;
782 u32 device_event:7;
783 u32 type:4;
784 u32 reserved15_12:4;
785 u32 event_info:8;
786 u32 reserved31_24:8;
787} __packed;
788
789/**
790 * struct dwc3_event_gevt - Other Core Events
791 * @one_bit: indicates this is a non-endpoint event (not used)
792 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
793 * @phy_port_number: self-explanatory
794 * @reserved31_12: Reserved, not used.
795 */
796struct dwc3_event_gevt {
797 u32 one_bit:1;
798 u32 device_event:7;
799 u32 phy_port_number:4;
800 u32 reserved31_12:20;
801} __packed;
802
803/**
804 * union dwc3_event - representation of Event Buffer contents
805 * @raw: raw 32-bit event
806 * @type: the type of the event
807 * @depevt: Device Endpoint Event
808 * @devt: Device Event
809 * @gevt: Global Event
810 */
811union dwc3_event {
812 u32 raw;
813 struct dwc3_event_type type;
814 struct dwc3_event_depevt depevt;
815 struct dwc3_event_devt devt;
816 struct dwc3_event_gevt gevt;
817};
818
819/*
820 * DWC3 Features to be used as Driver Data
821 */
822
823#define DWC3_HAS_PERIPHERAL BIT(0)
824#define DWC3_HAS_XHCI BIT(1)
825#define DWC3_HAS_OTG BIT(3)
826
Felipe Balbid07e8812011-10-12 14:08:26 +0300827/* prototypes */
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100828void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200829int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100830
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200831int dwc3_otg_init(struct dwc3 *dwc);
832void dwc3_otg_exit(struct dwc3 *dwc);
833
Felipe Balbid07e8812011-10-12 14:08:26 +0300834int dwc3_host_init(struct dwc3 *dwc);
835void dwc3_host_exit(struct dwc3 *dwc);
836
Felipe Balbif80b45e2011-10-12 14:15:49 +0300837int dwc3_gadget_init(struct dwc3 *dwc);
838void dwc3_gadget_exit(struct dwc3 *dwc);
839
Felipe Balbi8300dd22011-10-18 13:54:01 +0300840extern int dwc3_get_device_id(void);
841extern void dwc3_put_device_id(int id);
842
Felipe Balbi72246da2011-08-19 18:10:58 +0300843#endif /* __DRIVERS_USB_DWC3_CORE_H */