Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 1 | /* linux/arch/arm/mach-exynos4/include/mach/map.h |
| 2 | * |
| 3 | * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd. |
| 4 | * http://www.samsung.com/ |
| 5 | * |
| 6 | * EXYNOS4 - Memory map definitions |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #ifndef __ASM_ARCH_MAP_H |
| 14 | #define __ASM_ARCH_MAP_H __FILE__ |
| 15 | |
| 16 | #include <plat/map-base.h> |
| 17 | |
| 18 | /* |
| 19 | * EXYNOS4 UART offset is 0x10000 but the older S5P SoCs are 0x400. |
| 20 | * So need to define it, and here is to avoid redefinition warning. |
| 21 | */ |
| 22 | #define S3C_UART_OFFSET (0x10000) |
| 23 | |
| 24 | #include <plat/map-s5p.h> |
| 25 | |
| 26 | #define EXYNOS4_PA_SYSRAM 0x02020000 |
| 27 | |
Sylwester Nawrocki | 604eefe | 2011-03-12 08:58:01 +0900 | [diff] [blame] | 28 | #define EXYNOS4_PA_FIMC0 0x11800000 |
| 29 | #define EXYNOS4_PA_FIMC1 0x11810000 |
| 30 | #define EXYNOS4_PA_FIMC2 0x11820000 |
| 31 | #define EXYNOS4_PA_FIMC3 0x11830000 |
| 32 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 33 | #define EXYNOS4_PA_I2S0 0x03830000 |
| 34 | #define EXYNOS4_PA_I2S1 0xE3100000 |
| 35 | #define EXYNOS4_PA_I2S2 0xE2A00000 |
| 36 | |
| 37 | #define EXYNOS4_PA_PCM0 0x03840000 |
| 38 | #define EXYNOS4_PA_PCM1 0x13980000 |
| 39 | #define EXYNOS4_PA_PCM2 0x13990000 |
| 40 | |
| 41 | #define EXYNOS4_PA_SROM_BANK(x) (0x04000000 + ((x) * 0x01000000)) |
| 42 | |
| 43 | #define EXYNOS4_PA_ONENAND 0x0C000000 |
| 44 | #define EXYNOS4_PA_ONENAND_DMA 0x0C600000 |
| 45 | |
| 46 | #define EXYNOS4_PA_CHIPID 0x10000000 |
| 47 | |
| 48 | #define EXYNOS4_PA_SYSCON 0x10010000 |
| 49 | #define EXYNOS4_PA_PMU 0x10020000 |
| 50 | #define EXYNOS4_PA_CMU 0x10030000 |
| 51 | |
Changhwan Youn | 2b74015 | 2011-03-11 10:39:35 +0900 | [diff] [blame] | 52 | #define EXYNOS4_PA_SYSTIMER 0x10050000 |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 53 | #define EXYNOS4_PA_WATCHDOG 0x10060000 |
| 54 | #define EXYNOS4_PA_RTC 0x10070000 |
| 55 | |
Naveen Krishna Ch | 344021c | 2011-03-05 09:48:31 +0900 | [diff] [blame^] | 56 | #define EXYNOS4_PA_KEYPAD 0x100A0000 |
| 57 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 58 | #define EXYNOS4_PA_DMC0 0x10400000 |
| 59 | |
| 60 | #define EXYNOS4_PA_COMBINER 0x10448000 |
| 61 | |
| 62 | #define EXYNOS4_PA_COREPERI 0x10500000 |
| 63 | #define EXYNOS4_PA_GIC_CPU 0x10500100 |
| 64 | #define EXYNOS4_PA_TWD 0x10500600 |
| 65 | #define EXYNOS4_PA_GIC_DIST 0x10501000 |
| 66 | #define EXYNOS4_PA_L2CC 0x10502000 |
| 67 | |
| 68 | #define EXYNOS4_PA_MDMA 0x10810000 |
| 69 | #define EXYNOS4_PA_PDMA0 0x12680000 |
| 70 | #define EXYNOS4_PA_PDMA1 0x12690000 |
| 71 | |
| 72 | #define EXYNOS4_PA_SYSMMU_MDMA 0x10A40000 |
| 73 | #define EXYNOS4_PA_SYSMMU_SSS 0x10A50000 |
| 74 | #define EXYNOS4_PA_SYSMMU_FIMC0 0x11A20000 |
| 75 | #define EXYNOS4_PA_SYSMMU_FIMC1 0x11A30000 |
| 76 | #define EXYNOS4_PA_SYSMMU_FIMC2 0x11A40000 |
| 77 | #define EXYNOS4_PA_SYSMMU_FIMC3 0x11A50000 |
| 78 | #define EXYNOS4_PA_SYSMMU_JPEG 0x11A60000 |
| 79 | #define EXYNOS4_PA_SYSMMU_FIMD0 0x11E20000 |
| 80 | #define EXYNOS4_PA_SYSMMU_FIMD1 0x12220000 |
| 81 | #define EXYNOS4_PA_SYSMMU_PCIe 0x12620000 |
| 82 | #define EXYNOS4_PA_SYSMMU_G2D 0x12A20000 |
| 83 | #define EXYNOS4_PA_SYSMMU_ROTATOR 0x12A30000 |
| 84 | #define EXYNOS4_PA_SYSMMU_MDMA2 0x12A40000 |
| 85 | #define EXYNOS4_PA_SYSMMU_TV 0x12E20000 |
| 86 | #define EXYNOS4_PA_SYSMMU_MFC_L 0x13620000 |
| 87 | #define EXYNOS4_PA_SYSMMU_MFC_R 0x13630000 |
| 88 | |
| 89 | #define EXYNOS4_PA_GPIO1 0x11400000 |
| 90 | #define EXYNOS4_PA_GPIO2 0x11000000 |
| 91 | #define EXYNOS4_PA_GPIO3 0x03860000 |
| 92 | |
| 93 | #define EXYNOS4_PA_MIPI_CSIS0 0x11880000 |
| 94 | #define EXYNOS4_PA_MIPI_CSIS1 0x11890000 |
| 95 | |
| 96 | #define EXYNOS4_PA_HSMMC(x) (0x12510000 + ((x) * 0x10000)) |
| 97 | |
Abhilash Kesavan | 4036021 | 2011-03-15 18:35:24 +0900 | [diff] [blame] | 98 | #define EXYNOS4_PA_SATA 0x12560000 |
| 99 | #define EXYNOS4_PA_SATAPHY 0x125D0000 |
| 100 | #define EXYNOS4_PA_SATAPHY_CTRL 0x126B0000 |
| 101 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 102 | #define EXYNOS4_PA_SROMC 0x12570000 |
| 103 | |
| 104 | #define EXYNOS4_PA_UART 0x13800000 |
| 105 | |
| 106 | #define EXYNOS4_PA_IIC(x) (0x13860000 + ((x) * 0x10000)) |
| 107 | |
| 108 | #define EXYNOS4_PA_AC97 0x139A0000 |
| 109 | |
Seungwhan Youn | 4dd508b | 2011-03-08 10:56:55 +0900 | [diff] [blame] | 110 | #define EXYNOS4_PA_SPDIF 0x139B0000 |
| 111 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 112 | #define EXYNOS4_PA_TIMER 0x139D0000 |
| 113 | |
| 114 | #define EXYNOS4_PA_SDRAM 0x40000000 |
| 115 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 116 | /* Compatibiltiy Defines */ |
| 117 | |
| 118 | #define S3C_PA_HSMMC0 EXYNOS4_PA_HSMMC(0) |
| 119 | #define S3C_PA_HSMMC1 EXYNOS4_PA_HSMMC(1) |
| 120 | #define S3C_PA_HSMMC2 EXYNOS4_PA_HSMMC(2) |
| 121 | #define S3C_PA_HSMMC3 EXYNOS4_PA_HSMMC(3) |
| 122 | #define S3C_PA_IIC EXYNOS4_PA_IIC(0) |
| 123 | #define S3C_PA_IIC1 EXYNOS4_PA_IIC(1) |
| 124 | #define S3C_PA_IIC2 EXYNOS4_PA_IIC(2) |
| 125 | #define S3C_PA_IIC3 EXYNOS4_PA_IIC(3) |
| 126 | #define S3C_PA_IIC4 EXYNOS4_PA_IIC(4) |
| 127 | #define S3C_PA_IIC5 EXYNOS4_PA_IIC(5) |
| 128 | #define S3C_PA_IIC6 EXYNOS4_PA_IIC(6) |
| 129 | #define S3C_PA_IIC7 EXYNOS4_PA_IIC(7) |
| 130 | #define S3C_PA_RTC EXYNOS4_PA_RTC |
| 131 | #define S3C_PA_WDT EXYNOS4_PA_WATCHDOG |
| 132 | |
| 133 | #define S5P_PA_CHIPID EXYNOS4_PA_CHIPID |
Sylwester Nawrocki | 604eefe | 2011-03-12 08:58:01 +0900 | [diff] [blame] | 134 | #define S5P_PA_FIMC0 EXYNOS4_PA_FIMC0 |
| 135 | #define S5P_PA_FIMC1 EXYNOS4_PA_FIMC1 |
| 136 | #define S5P_PA_FIMC2 EXYNOS4_PA_FIMC2 |
| 137 | #define S5P_PA_FIMC3 EXYNOS4_PA_FIMC3 |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 138 | #define S5P_PA_MIPI_CSIS0 EXYNOS4_PA_MIPI_CSIS0 |
| 139 | #define S5P_PA_MIPI_CSIS1 EXYNOS4_PA_MIPI_CSIS1 |
| 140 | #define S5P_PA_ONENAND EXYNOS4_PA_ONENAND |
| 141 | #define S5P_PA_ONENAND_DMA EXYNOS4_PA_ONENAND_DMA |
| 142 | #define S5P_PA_SDRAM EXYNOS4_PA_SDRAM |
| 143 | #define S5P_PA_SROMC EXYNOS4_PA_SROMC |
| 144 | #define S5P_PA_SYSCON EXYNOS4_PA_SYSCON |
| 145 | #define S5P_PA_TIMER EXYNOS4_PA_TIMER |
| 146 | |
Naveen Krishna Ch | 344021c | 2011-03-05 09:48:31 +0900 | [diff] [blame^] | 147 | #define SAMSUNG_PA_KEYPAD EXYNOS4_PA_KEYPAD |
| 148 | |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 149 | /* UART */ |
| 150 | |
| 151 | #define S3C_PA_UART EXYNOS4_PA_UART |
| 152 | |
| 153 | #define S5P_PA_UART(x) (S3C_PA_UART + ((x) * S3C_UART_OFFSET)) |
| 154 | #define S5P_PA_UART0 S5P_PA_UART(0) |
| 155 | #define S5P_PA_UART1 S5P_PA_UART(1) |
| 156 | #define S5P_PA_UART2 S5P_PA_UART(2) |
| 157 | #define S5P_PA_UART3 S5P_PA_UART(3) |
| 158 | #define S5P_PA_UART4 S5P_PA_UART(4) |
| 159 | |
| 160 | #define S5P_SZ_UART SZ_256 |
| 161 | |
| 162 | #endif /* __ASM_ARCH_MAP_H */ |