Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 1 | /* |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 2 | * IOMMU implementation for Cell Broadband Processor Architecture |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 3 | * |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 4 | * (C) Copyright IBM Corporation 2006 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 5 | * |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 6 | * Author: Jeremy Kerr <jk@ozlabs.org> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 7 | * |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; either version 2, or (at your option) |
| 11 | * any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 21 | */ |
| 22 | |
| 23 | #undef DEBUG |
| 24 | |
| 25 | #include <linux/kernel.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 26 | #include <linux/init.h> |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 27 | #include <linux/interrupt.h> |
| 28 | #include <linux/notifier.h> |
Jon Loeliger | d8caf74 | 2007-11-13 11:10:58 -0600 | [diff] [blame] | 29 | #include <linux/of_platform.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 30 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 31 | #include <asm/prom.h> |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 32 | #include <asm/iommu.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 33 | #include <asm/machdep.h> |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 34 | #include <asm/pci-bridge.h> |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 35 | #include <asm/udbg.h> |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 36 | #include <asm/lmb.h> |
Ishizaki Kou | 9858ee8 | 2007-12-04 19:38:24 +1100 | [diff] [blame] | 37 | #include <asm/firmware.h> |
Benjamin Herrenschmidt | eef686a0 | 2007-10-04 15:40:42 +1000 | [diff] [blame] | 38 | #include <asm/cell-regs.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 39 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 40 | #include "interrupt.h" |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 41 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 42 | /* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages |
| 43 | * instead of leaving them mapped to some dummy page. This can be |
| 44 | * enabled once the appropriate workarounds for spider bugs have |
| 45 | * been enabled |
| 46 | */ |
| 47 | #define CELL_IOMMU_REAL_UNMAP |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 48 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 49 | /* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of |
| 50 | * IO PTEs based on the transfer direction. That can be enabled |
| 51 | * once spider-net has been fixed to pass the correct direction |
| 52 | * to the DMA mapping functions |
| 53 | */ |
| 54 | #define CELL_IOMMU_STRICT_PROTECTION |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 55 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 56 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 57 | #define NR_IOMMUS 2 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 58 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 59 | /* IOC mmap registers */ |
| 60 | #define IOC_Reg_Size 0x2000 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 61 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 62 | #define IOC_IOPT_CacheInvd 0x908 |
| 63 | #define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul |
| 64 | #define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul |
| 65 | #define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 66 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 67 | #define IOC_IOST_Origin 0x918 |
| 68 | #define IOC_IOST_Origin_E 0x8000000000000000ul |
| 69 | #define IOC_IOST_Origin_HW 0x0000000000000800ul |
| 70 | #define IOC_IOST_Origin_HL 0x0000000000000400ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 71 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 72 | #define IOC_IO_ExcpStat 0x920 |
| 73 | #define IOC_IO_ExcpStat_V 0x8000000000000000ul |
| 74 | #define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul |
| 75 | #define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul |
| 76 | #define IOC_IO_ExcpStat_SPF_P 0x4000000000000000ul |
| 77 | #define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul |
| 78 | #define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul |
| 79 | #define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 80 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 81 | #define IOC_IO_ExcpMask 0x928 |
| 82 | #define IOC_IO_ExcpMask_SFE 0x4000000000000000ul |
| 83 | #define IOC_IO_ExcpMask_PFE 0x2000000000000000ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 84 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 85 | #define IOC_IOCmd_Offset 0x1000 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 86 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 87 | #define IOC_IOCmd_Cfg 0xc00 |
| 88 | #define IOC_IOCmd_Cfg_TE 0x0000800000000000ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 89 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 90 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 91 | /* Segment table entries */ |
| 92 | #define IOSTE_V 0x8000000000000000ul /* valid */ |
| 93 | #define IOSTE_H 0x4000000000000000ul /* cache hint */ |
| 94 | #define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */ |
| 95 | #define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */ |
| 96 | #define IOSTE_PS_Mask 0x0000000000000007ul /* page size */ |
| 97 | #define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */ |
| 98 | #define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */ |
| 99 | #define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */ |
| 100 | #define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */ |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 101 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 102 | /* Page table entries */ |
| 103 | #define IOPTE_PP_W 0x8000000000000000ul /* protection: write */ |
| 104 | #define IOPTE_PP_R 0x4000000000000000ul /* protection: read */ |
| 105 | #define IOPTE_M 0x2000000000000000ul /* coherency required */ |
| 106 | #define IOPTE_SO_R 0x1000000000000000ul /* ordering: writes */ |
| 107 | #define IOPTE_SO_RW 0x1800000000000000ul /* ordering: r & w */ |
| 108 | #define IOPTE_RPN_Mask 0x07fffffffffff000ul /* RPN */ |
| 109 | #define IOPTE_H 0x0000000000000800ul /* cache hint */ |
| 110 | #define IOPTE_IOID_Mask 0x00000000000007fful /* ioid */ |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 111 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 112 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 113 | /* IOMMU sizing */ |
| 114 | #define IO_SEGMENT_SHIFT 28 |
| 115 | #define IO_PAGENO_BITS (IO_SEGMENT_SHIFT - IOMMU_PAGE_SHIFT) |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 116 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 117 | /* The high bit needs to be set on every DMA address */ |
| 118 | #define SPIDER_DMA_OFFSET 0x80000000ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 119 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 120 | struct iommu_window { |
| 121 | struct list_head list; |
| 122 | struct cbe_iommu *iommu; |
| 123 | unsigned long offset; |
| 124 | unsigned long size; |
| 125 | unsigned long pte_offset; |
| 126 | unsigned int ioid; |
| 127 | struct iommu_table table; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 128 | }; |
| 129 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 130 | #define NAMESIZE 8 |
| 131 | struct cbe_iommu { |
| 132 | int nid; |
| 133 | char name[NAMESIZE]; |
| 134 | void __iomem *xlate_regs; |
| 135 | void __iomem *cmd_regs; |
| 136 | unsigned long *stab; |
| 137 | unsigned long *ptab; |
| 138 | void *pad_page; |
| 139 | struct list_head windows; |
| 140 | }; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 141 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 142 | /* Static array of iommus, one per node |
| 143 | * each contains a list of windows, keyed from dma_window property |
| 144 | * - on bus setup, look for a matching window, or create one |
| 145 | * - on dev setup, assign iommu_table ptr |
| 146 | */ |
| 147 | static struct cbe_iommu iommus[NR_IOMMUS]; |
| 148 | static int cbe_nr_iommus; |
| 149 | |
| 150 | static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte, |
| 151 | long n_ptes) |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 152 | { |
Al Viro | 9340b0d | 2007-02-09 16:38:15 +0000 | [diff] [blame] | 153 | unsigned long __iomem *reg; |
| 154 | unsigned long val; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 155 | long n; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 156 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 157 | reg = iommu->xlate_regs + IOC_IOPT_CacheInvd; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 158 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 159 | while (n_ptes > 0) { |
| 160 | /* we can invalidate up to 1 << 11 PTEs at once */ |
| 161 | n = min(n_ptes, 1l << 11); |
| 162 | val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask) |
| 163 | | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask) |
| 164 | | IOC_IOPT_CacheInvd_Busy; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 165 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 166 | out_be64(reg, val); |
| 167 | while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy) |
| 168 | ; |
| 169 | |
| 170 | n_ptes -= n; |
| 171 | pte += n; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 172 | } |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 173 | } |
| 174 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 175 | static void tce_build_cell(struct iommu_table *tbl, long index, long npages, |
| 176 | unsigned long uaddr, enum dma_data_direction direction) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 177 | { |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 178 | int i; |
| 179 | unsigned long *io_pte, base_pte; |
| 180 | struct iommu_window *window = |
| 181 | container_of(tbl, struct iommu_window, table); |
Benjamin Herrenschmidt | 12d04ee | 2006-11-11 17:25:02 +1100 | [diff] [blame] | 182 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 183 | /* implementing proper protection causes problems with the spidernet |
| 184 | * driver - check mapping directions later, but allow read & write by |
| 185 | * default for now.*/ |
| 186 | #ifdef CELL_IOMMU_STRICT_PROTECTION |
| 187 | /* to avoid referencing a global, we use a trick here to setup the |
| 188 | * protection bit. "prot" is setup to be 3 fields of 4 bits apprended |
| 189 | * together for each of the 3 supported direction values. It is then |
| 190 | * shifted left so that the fields matching the desired direction |
| 191 | * lands on the appropriate bits, and other bits are masked out. |
| 192 | */ |
| 193 | const unsigned long prot = 0xc48; |
| 194 | base_pte = |
| 195 | ((prot << (52 + 4 * direction)) & (IOPTE_PP_W | IOPTE_PP_R)) |
| 196 | | IOPTE_M | IOPTE_SO_RW | (window->ioid & IOPTE_IOID_Mask); |
| 197 | #else |
| 198 | base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | |
| 199 | (window->ioid & IOPTE_IOID_Mask); |
| 200 | #endif |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 201 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 202 | io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 203 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 204 | for (i = 0; i < npages; i++, uaddr += IOMMU_PAGE_SIZE) |
| 205 | io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 206 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 207 | mb(); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 208 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 209 | invalidate_tce_cache(window->iommu, io_pte, npages); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 210 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 211 | pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n", |
| 212 | index, npages, direction, base_pte); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 213 | } |
| 214 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 215 | static void tce_free_cell(struct iommu_table *tbl, long index, long npages) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 216 | { |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 217 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 218 | int i; |
| 219 | unsigned long *io_pte, pte; |
| 220 | struct iommu_window *window = |
| 221 | container_of(tbl, struct iommu_window, table); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 222 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 223 | pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 224 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 225 | #ifdef CELL_IOMMU_REAL_UNMAP |
| 226 | pte = 0; |
| 227 | #else |
| 228 | /* spider bridge does PCI reads after freeing - insert a mapping |
| 229 | * to a scratch page instead of an invalid entry */ |
| 230 | pte = IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | __pa(window->iommu->pad_page) |
| 231 | | (window->ioid & IOPTE_IOID_Mask); |
| 232 | #endif |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 233 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 234 | io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 235 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 236 | for (i = 0; i < npages; i++) |
| 237 | io_pte[i] = pte; |
| 238 | |
| 239 | mb(); |
| 240 | |
| 241 | invalidate_tce_cache(window->iommu, io_pte, npages); |
| 242 | } |
| 243 | |
| 244 | static irqreturn_t ioc_interrupt(int irq, void *data) |
| 245 | { |
| 246 | unsigned long stat; |
| 247 | struct cbe_iommu *iommu = data; |
| 248 | |
| 249 | stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat); |
| 250 | |
| 251 | /* Might want to rate limit it */ |
| 252 | printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat); |
| 253 | printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n", |
| 254 | !!(stat & IOC_IO_ExcpStat_V), |
| 255 | (stat & IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ', |
| 256 | (stat & IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ', |
| 257 | (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write", |
| 258 | (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask)); |
| 259 | printk(KERN_ERR " page=0x%016lx\n", |
| 260 | stat & IOC_IO_ExcpStat_ADDR_Mask); |
| 261 | |
| 262 | /* clear interrupt */ |
| 263 | stat &= ~IOC_IO_ExcpStat_V; |
| 264 | out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat); |
| 265 | |
| 266 | return IRQ_HANDLED; |
| 267 | } |
| 268 | |
| 269 | static int cell_iommu_find_ioc(int nid, unsigned long *base) |
| 270 | { |
| 271 | struct device_node *np; |
| 272 | struct resource r; |
| 273 | |
| 274 | *base = 0; |
| 275 | |
| 276 | /* First look for new style /be nodes */ |
| 277 | for_each_node_by_name(np, "ioc") { |
| 278 | if (of_node_to_nid(np) != nid) |
| 279 | continue; |
| 280 | if (of_address_to_resource(np, 0, &r)) { |
| 281 | printk(KERN_ERR "iommu: can't get address for %s\n", |
| 282 | np->full_name); |
| 283 | continue; |
| 284 | } |
| 285 | *base = r.start; |
| 286 | of_node_put(np); |
| 287 | return 0; |
| 288 | } |
| 289 | |
| 290 | /* Ok, let's try the old way */ |
| 291 | for_each_node_by_type(np, "cpu") { |
| 292 | const unsigned int *nidp; |
| 293 | const unsigned long *tmp; |
| 294 | |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 295 | nidp = of_get_property(np, "node-id", NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 296 | if (nidp && *nidp == nid) { |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 297 | tmp = of_get_property(np, "ioc-translation", NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 298 | if (tmp) { |
| 299 | *base = *tmp; |
| 300 | of_node_put(np); |
| 301 | return 0; |
| 302 | } |
| 303 | } |
| 304 | } |
| 305 | |
| 306 | return -ENODEV; |
| 307 | } |
| 308 | |
| 309 | static void cell_iommu_setup_hardware(struct cbe_iommu *iommu, unsigned long size) |
| 310 | { |
| 311 | struct page *page; |
| 312 | int ret, i; |
| 313 | unsigned long reg, segments, pages_per_segment, ptab_size, n_pte_pages; |
| 314 | unsigned long xlate_base; |
| 315 | unsigned int virq; |
| 316 | |
| 317 | if (cell_iommu_find_ioc(iommu->nid, &xlate_base)) |
| 318 | panic("%s: missing IOC register mappings for node %d\n", |
| 319 | __FUNCTION__, iommu->nid); |
| 320 | |
| 321 | iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size); |
| 322 | iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset; |
| 323 | |
| 324 | segments = size >> IO_SEGMENT_SHIFT; |
| 325 | pages_per_segment = 1ull << IO_PAGENO_BITS; |
| 326 | |
| 327 | pr_debug("%s: iommu[%d]: segments: %lu, pages per segment: %lu\n", |
| 328 | __FUNCTION__, iommu->nid, segments, pages_per_segment); |
| 329 | |
| 330 | /* set up the segment table */ |
| 331 | page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0); |
| 332 | BUG_ON(!page); |
| 333 | iommu->stab = page_address(page); |
| 334 | clear_page(iommu->stab); |
| 335 | |
| 336 | /* ... and the page tables. Since these are contiguous, we can treat |
| 337 | * the page tables as one array of ptes, like pSeries does. |
| 338 | */ |
| 339 | ptab_size = segments * pages_per_segment * sizeof(unsigned long); |
| 340 | pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __FUNCTION__, |
| 341 | iommu->nid, ptab_size, get_order(ptab_size)); |
| 342 | page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size)); |
| 343 | BUG_ON(!page); |
| 344 | |
| 345 | iommu->ptab = page_address(page); |
| 346 | memset(iommu->ptab, 0, ptab_size); |
| 347 | |
| 348 | /* allocate a bogus page for the end of each mapping */ |
| 349 | page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0); |
| 350 | BUG_ON(!page); |
| 351 | iommu->pad_page = page_address(page); |
| 352 | clear_page(iommu->pad_page); |
| 353 | |
| 354 | /* number of pages needed for a page table */ |
| 355 | n_pte_pages = (pages_per_segment * |
| 356 | sizeof(unsigned long)) >> IOMMU_PAGE_SHIFT; |
| 357 | |
| 358 | pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n", |
| 359 | __FUNCTION__, iommu->nid, iommu->stab, iommu->ptab, |
| 360 | n_pte_pages); |
| 361 | |
| 362 | /* initialise the STEs */ |
| 363 | reg = IOSTE_V | ((n_pte_pages - 1) << 5); |
| 364 | |
| 365 | if (IOMMU_PAGE_SIZE == 0x1000) |
| 366 | reg |= IOSTE_PS_4K; |
| 367 | else if (IOMMU_PAGE_SIZE == 0x10000) |
| 368 | reg |= IOSTE_PS_64K; |
| 369 | else { |
| 370 | extern void __unknown_page_size_error(void); |
| 371 | __unknown_page_size_error(); |
| 372 | } |
| 373 | |
| 374 | pr_debug("Setting up IOMMU stab:\n"); |
| 375 | for (i = 0; i * (1ul << IO_SEGMENT_SHIFT) < size; i++) { |
| 376 | iommu->stab[i] = reg | |
| 377 | (__pa(iommu->ptab) + n_pte_pages * IOMMU_PAGE_SIZE * i); |
| 378 | pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]); |
| 379 | } |
| 380 | |
| 381 | /* ensure that the STEs have updated */ |
| 382 | mb(); |
| 383 | |
| 384 | /* setup interrupts for the iommu. */ |
| 385 | reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat); |
| 386 | out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, |
| 387 | reg & ~IOC_IO_ExcpStat_V); |
| 388 | out_be64(iommu->xlate_regs + IOC_IO_ExcpMask, |
| 389 | IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE); |
| 390 | |
| 391 | virq = irq_create_mapping(NULL, |
| 392 | IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT)); |
| 393 | BUG_ON(virq == NO_IRQ); |
| 394 | |
| 395 | ret = request_irq(virq, ioc_interrupt, IRQF_DISABLED, |
| 396 | iommu->name, iommu); |
| 397 | BUG_ON(ret); |
| 398 | |
| 399 | /* set the IOC segment table origin register (and turn on the iommu) */ |
| 400 | reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW; |
| 401 | out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg); |
| 402 | in_be64(iommu->xlate_regs + IOC_IOST_Origin); |
| 403 | |
| 404 | /* turn on IO translation */ |
| 405 | reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE; |
| 406 | out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg); |
| 407 | } |
| 408 | |
| 409 | #if 0/* Unused for now */ |
| 410 | static struct iommu_window *find_window(struct cbe_iommu *iommu, |
| 411 | unsigned long offset, unsigned long size) |
| 412 | { |
| 413 | struct iommu_window *window; |
| 414 | |
| 415 | /* todo: check for overlapping (but not equal) windows) */ |
| 416 | |
| 417 | list_for_each_entry(window, &(iommu->windows), list) { |
| 418 | if (window->offset == offset && window->size == size) |
| 419 | return window; |
| 420 | } |
| 421 | |
| 422 | return NULL; |
| 423 | } |
| 424 | #endif |
| 425 | |
| 426 | static struct iommu_window * __init |
| 427 | cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np, |
| 428 | unsigned long offset, unsigned long size, |
| 429 | unsigned long pte_offset) |
| 430 | { |
| 431 | struct iommu_window *window; |
| 432 | const unsigned int *ioid; |
| 433 | |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 434 | ioid = of_get_property(np, "ioid", NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 435 | if (ioid == NULL) |
| 436 | printk(KERN_WARNING "iommu: missing ioid for %s using 0\n", |
| 437 | np->full_name); |
| 438 | |
| 439 | window = kmalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid); |
| 440 | BUG_ON(window == NULL); |
| 441 | |
| 442 | window->offset = offset; |
| 443 | window->size = size; |
| 444 | window->ioid = ioid ? *ioid : 0; |
| 445 | window->iommu = iommu; |
| 446 | window->pte_offset = pte_offset; |
| 447 | |
| 448 | window->table.it_blocksize = 16; |
| 449 | window->table.it_base = (unsigned long)iommu->ptab; |
| 450 | window->table.it_index = iommu->nid; |
| 451 | window->table.it_offset = (offset >> IOMMU_PAGE_SHIFT) + |
| 452 | window->pte_offset; |
| 453 | window->table.it_size = size >> IOMMU_PAGE_SHIFT; |
| 454 | |
| 455 | iommu_init_table(&window->table, iommu->nid); |
| 456 | |
| 457 | pr_debug("\tioid %d\n", window->ioid); |
| 458 | pr_debug("\tblocksize %ld\n", window->table.it_blocksize); |
| 459 | pr_debug("\tbase 0x%016lx\n", window->table.it_base); |
| 460 | pr_debug("\toffset 0x%lx\n", window->table.it_offset); |
| 461 | pr_debug("\tsize %ld\n", window->table.it_size); |
| 462 | |
| 463 | list_add(&window->list, &iommu->windows); |
| 464 | |
| 465 | if (offset != 0) |
| 466 | return window; |
| 467 | |
| 468 | /* We need to map and reserve the first IOMMU page since it's used |
| 469 | * by the spider workaround. In theory, we only need to do that when |
| 470 | * running on spider but it doesn't really matter. |
| 471 | * |
| 472 | * This code also assumes that we have a window that starts at 0, |
| 473 | * which is the case on all spider based blades. |
| 474 | */ |
| 475 | __set_bit(0, window->table.it_map); |
| 476 | tce_build_cell(&window->table, window->table.it_offset, 1, |
| 477 | (unsigned long)iommu->pad_page, DMA_TO_DEVICE); |
| 478 | window->table.it_hint = window->table.it_blocksize; |
| 479 | |
| 480 | return window; |
| 481 | } |
| 482 | |
| 483 | static struct cbe_iommu *cell_iommu_for_node(int nid) |
| 484 | { |
| 485 | int i; |
| 486 | |
| 487 | for (i = 0; i < cbe_nr_iommus; i++) |
| 488 | if (iommus[i].nid == nid) |
| 489 | return &iommus[i]; |
| 490 | return NULL; |
| 491 | } |
| 492 | |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 493 | static unsigned long cell_dma_direct_offset; |
| 494 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 495 | static void cell_dma_dev_setup(struct device *dev) |
| 496 | { |
| 497 | struct iommu_window *window; |
| 498 | struct cbe_iommu *iommu; |
| 499 | struct dev_archdata *archdata = &dev->archdata; |
| 500 | |
Michael Ellerman | 110f95c | 2008-01-21 16:42:41 +1100 | [diff] [blame] | 501 | if (get_pci_dma_ops() == &dma_direct_ops) { |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 502 | archdata->dma_data = (void *)cell_dma_direct_offset; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 503 | return; |
Michael Ellerman | 110f95c | 2008-01-21 16:42:41 +1100 | [diff] [blame] | 504 | } |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 505 | |
| 506 | /* Current implementation uses the first window available in that |
| 507 | * node's iommu. We -might- do something smarter later though it may |
| 508 | * never be necessary |
| 509 | */ |
| 510 | iommu = cell_iommu_for_node(archdata->numa_node); |
| 511 | if (iommu == NULL || list_empty(&iommu->windows)) { |
| 512 | printk(KERN_ERR "iommu: missing iommu for %s (node %d)\n", |
| 513 | archdata->of_node ? archdata->of_node->full_name : "?", |
| 514 | archdata->numa_node); |
| 515 | return; |
| 516 | } |
| 517 | window = list_entry(iommu->windows.next, struct iommu_window, list); |
| 518 | |
| 519 | archdata->dma_data = &window->table; |
| 520 | } |
| 521 | |
| 522 | static void cell_pci_dma_dev_setup(struct pci_dev *dev) |
| 523 | { |
| 524 | cell_dma_dev_setup(&dev->dev); |
| 525 | } |
| 526 | |
| 527 | static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action, |
| 528 | void *data) |
| 529 | { |
| 530 | struct device *dev = data; |
| 531 | |
| 532 | /* We are only intereted in device addition */ |
| 533 | if (action != BUS_NOTIFY_ADD_DEVICE) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 534 | return 0; |
| 535 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 536 | /* We use the PCI DMA ops */ |
Stephen Rothwell | 5719070 | 2007-03-04 17:02:41 +1100 | [diff] [blame] | 537 | dev->archdata.dma_ops = get_pci_dma_ops(); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 538 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 539 | cell_dma_dev_setup(dev); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 540 | |
| 541 | return 0; |
| 542 | } |
| 543 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 544 | static struct notifier_block cell_of_bus_notifier = { |
| 545 | .notifier_call = cell_of_bus_notify |
| 546 | }; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 547 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 548 | static int __init cell_iommu_get_window(struct device_node *np, |
| 549 | unsigned long *base, |
| 550 | unsigned long *size) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 551 | { |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 552 | const void *dma_window; |
| 553 | unsigned long index; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 554 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 555 | /* Use ibm,dma-window if available, else, hard code ! */ |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 556 | dma_window = of_get_property(np, "ibm,dma-window", NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 557 | if (dma_window == NULL) { |
| 558 | *base = 0; |
| 559 | *size = 0x80000000u; |
| 560 | return -ENODEV; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 561 | } |
| 562 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 563 | of_parse_dma_window(np, dma_window, &index, base, size); |
| 564 | return 0; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 565 | } |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 566 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 567 | static void __init cell_iommu_init_one(struct device_node *np, unsigned long offset) |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 568 | { |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 569 | struct cbe_iommu *iommu; |
| 570 | unsigned long base, size; |
| 571 | int nid, i; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 572 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 573 | /* Get node ID */ |
| 574 | nid = of_node_to_nid(np); |
| 575 | if (nid < 0) { |
| 576 | printk(KERN_ERR "iommu: failed to get node for %s\n", |
| 577 | np->full_name); |
| 578 | return; |
| 579 | } |
| 580 | pr_debug("iommu: setting up iommu for node %d (%s)\n", |
| 581 | nid, np->full_name); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 582 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 583 | /* XXX todo: If we can have multiple windows on the same IOMMU, which |
| 584 | * isn't the case today, we probably want here to check wether the |
| 585 | * iommu for that node is already setup. |
| 586 | * However, there might be issue with getting the size right so let's |
| 587 | * ignore that for now. We might want to completely get rid of the |
| 588 | * multiple window support since the cell iommu supports per-page ioids |
| 589 | */ |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 590 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 591 | if (cbe_nr_iommus >= NR_IOMMUS) { |
| 592 | printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n", |
| 593 | np->full_name); |
| 594 | return; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 595 | } |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 596 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 597 | /* Init base fields */ |
| 598 | i = cbe_nr_iommus++; |
| 599 | iommu = &iommus[i]; |
Al Viro | 9340b0d | 2007-02-09 16:38:15 +0000 | [diff] [blame] | 600 | iommu->stab = NULL; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 601 | iommu->nid = nid; |
| 602 | snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i); |
| 603 | INIT_LIST_HEAD(&iommu->windows); |
| 604 | |
| 605 | /* Obtain a window for it */ |
| 606 | cell_iommu_get_window(np, &base, &size); |
| 607 | |
| 608 | pr_debug("\ttranslating window 0x%lx...0x%lx\n", |
| 609 | base, base + size - 1); |
| 610 | |
| 611 | /* Initialize the hardware */ |
| 612 | cell_iommu_setup_hardware(iommu, size); |
| 613 | |
| 614 | /* Setup the iommu_table */ |
| 615 | cell_iommu_setup_window(iommu, np, base, size, |
| 616 | offset >> IOMMU_PAGE_SHIFT); |
| 617 | } |
| 618 | |
| 619 | static void __init cell_disable_iommus(void) |
| 620 | { |
| 621 | int node; |
| 622 | unsigned long base, val; |
| 623 | void __iomem *xregs, *cregs; |
| 624 | |
| 625 | /* Make sure IOC translation is disabled on all nodes */ |
| 626 | for_each_online_node(node) { |
| 627 | if (cell_iommu_find_ioc(node, &base)) |
| 628 | continue; |
| 629 | xregs = ioremap(base, IOC_Reg_Size); |
| 630 | if (xregs == NULL) |
| 631 | continue; |
| 632 | cregs = xregs + IOC_IOCmd_Offset; |
| 633 | |
| 634 | pr_debug("iommu: cleaning up iommu on node %d\n", node); |
| 635 | |
| 636 | out_be64(xregs + IOC_IOST_Origin, 0); |
| 637 | (void)in_be64(xregs + IOC_IOST_Origin); |
| 638 | val = in_be64(cregs + IOC_IOCmd_Cfg); |
| 639 | val &= ~IOC_IOCmd_Cfg_TE; |
| 640 | out_be64(cregs + IOC_IOCmd_Cfg, val); |
| 641 | (void)in_be64(cregs + IOC_IOCmd_Cfg); |
| 642 | |
| 643 | iounmap(xregs); |
| 644 | } |
| 645 | } |
| 646 | |
| 647 | static int __init cell_iommu_init_disabled(void) |
| 648 | { |
| 649 | struct device_node *np = NULL; |
| 650 | unsigned long base = 0, size; |
| 651 | |
| 652 | /* When no iommu is present, we use direct DMA ops */ |
Stephen Rothwell | 9874777 | 2007-03-04 16:58:39 +1100 | [diff] [blame] | 653 | set_pci_dma_ops(&dma_direct_ops); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 654 | |
| 655 | /* First make sure all IOC translation is turned off */ |
| 656 | cell_disable_iommus(); |
| 657 | |
| 658 | /* If we have no Axon, we set up the spider DMA magic offset */ |
| 659 | if (of_find_node_by_name(NULL, "axon") == NULL) |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 660 | cell_dma_direct_offset = SPIDER_DMA_OFFSET; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 661 | |
| 662 | /* Now we need to check to see where the memory is mapped |
| 663 | * in PCI space. We assume that all busses use the same dma |
| 664 | * window which is always the case so far on Cell, thus we |
| 665 | * pick up the first pci-internal node we can find and check |
| 666 | * the DMA window from there. |
| 667 | */ |
| 668 | for_each_node_by_name(np, "axon") { |
| 669 | if (np->parent == NULL || np->parent->parent != NULL) |
| 670 | continue; |
| 671 | if (cell_iommu_get_window(np, &base, &size) == 0) |
| 672 | break; |
| 673 | } |
| 674 | if (np == NULL) { |
| 675 | for_each_node_by_name(np, "pci-internal") { |
| 676 | if (np->parent == NULL || np->parent->parent != NULL) |
| 677 | continue; |
| 678 | if (cell_iommu_get_window(np, &base, &size) == 0) |
| 679 | break; |
| 680 | } |
| 681 | } |
| 682 | of_node_put(np); |
| 683 | |
| 684 | /* If we found a DMA window, we check if it's big enough to enclose |
| 685 | * all of physical memory. If not, we force enable IOMMU |
| 686 | */ |
| 687 | if (np && size < lmb_end_of_DRAM()) { |
| 688 | printk(KERN_WARNING "iommu: force-enabled, dma window" |
| 689 | " (%ldMB) smaller than total memory (%ldMB)\n", |
| 690 | size >> 20, lmb_end_of_DRAM() >> 20); |
| 691 | return -ENODEV; |
| 692 | } |
| 693 | |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 694 | cell_dma_direct_offset += base; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 695 | |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 696 | if (cell_dma_direct_offset != 0) |
Michael Ellerman | 110f95c | 2008-01-21 16:42:41 +1100 | [diff] [blame] | 697 | ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup; |
| 698 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 699 | printk("iommu: disabled, direct DMA offset is 0x%lx\n", |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 700 | cell_dma_direct_offset); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 701 | |
| 702 | return 0; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 703 | } |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 704 | |
| 705 | static int __init cell_iommu_init(void) |
| 706 | { |
| 707 | struct device_node *np; |
| 708 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 709 | /* If IOMMU is disabled or we have little enough RAM to not need |
| 710 | * to enable it, we setup a direct mapping. |
| 711 | * |
| 712 | * Note: should we make sure we have the IOMMU actually disabled ? |
| 713 | */ |
| 714 | if (iommu_is_off || |
| 715 | (!iommu_force_on && lmb_end_of_DRAM() <= 0x80000000ull)) |
| 716 | if (cell_iommu_init_disabled() == 0) |
| 717 | goto bail; |
| 718 | |
| 719 | /* Setup various ppc_md. callbacks */ |
| 720 | ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup; |
| 721 | ppc_md.tce_build = tce_build_cell; |
| 722 | ppc_md.tce_free = tce_free_cell; |
| 723 | |
| 724 | /* Create an iommu for each /axon node. */ |
| 725 | for_each_node_by_name(np, "axon") { |
| 726 | if (np->parent == NULL || np->parent->parent != NULL) |
| 727 | continue; |
| 728 | cell_iommu_init_one(np, 0); |
| 729 | } |
| 730 | |
| 731 | /* Create an iommu for each toplevel /pci-internal node for |
| 732 | * old hardware/firmware |
| 733 | */ |
| 734 | for_each_node_by_name(np, "pci-internal") { |
| 735 | if (np->parent == NULL || np->parent->parent != NULL) |
| 736 | continue; |
| 737 | cell_iommu_init_one(np, SPIDER_DMA_OFFSET); |
| 738 | } |
| 739 | |
| 740 | /* Setup default PCI iommu ops */ |
Stephen Rothwell | 9874777 | 2007-03-04 16:58:39 +1100 | [diff] [blame] | 741 | set_pci_dma_ops(&dma_iommu_ops); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 742 | |
| 743 | bail: |
| 744 | /* Register callbacks on OF platform device addition/removal |
| 745 | * to handle linking them to the right DMA operations |
| 746 | */ |
| 747 | bus_register_notifier(&of_platform_bus_type, &cell_of_bus_notifier); |
| 748 | |
| 749 | return 0; |
| 750 | } |
Grant Likely | e25c47f | 2008-01-03 06:14:36 +1100 | [diff] [blame] | 751 | machine_arch_initcall(cell, cell_iommu_init); |
| 752 | machine_arch_initcall(celleb_native, cell_iommu_init); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 753 | |