blob: 0c25276284b9687b767cc08f02d3ce40cb51ef7c [file] [log] [blame]
Daniel Walkerda6df072010-04-23 16:04:20 -07001/* include/linux/msm_mdp.h
2 *
3 * Copyright (C) 2007 Google Incorporated
Ken Zhang420dd202013-01-08 14:28:20 -05004 * Copyright (c) 2012-2013 The Linux Foundation. All rights reserved.
Daniel Walkerda6df072010-04-23 16:04:20 -07005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#ifndef _MSM_MDP_H_
16#define _MSM_MDP_H_
17
18#include <linux/types.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/fb.h>
Daniel Walkerda6df072010-04-23 16:04:20 -070020
21#define MSMFB_IOCTL_MAGIC 'm'
22#define MSMFB_GRP_DISP _IOW(MSMFB_IOCTL_MAGIC, 1, unsigned int)
23#define MSMFB_BLIT _IOW(MSMFB_IOCTL_MAGIC, 2, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070024#define MSMFB_SUSPEND_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 128, unsigned int)
25#define MSMFB_RESUME_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 129, unsigned int)
26#define MSMFB_CURSOR _IOW(MSMFB_IOCTL_MAGIC, 130, struct fb_cursor)
27#define MSMFB_SET_LUT _IOW(MSMFB_IOCTL_MAGIC, 131, struct fb_cmap)
Carl Vanderlipba093a22011-11-22 13:59:59 -080028#define MSMFB_HISTOGRAM _IOWR(MSMFB_IOCTL_MAGIC, 132, struct mdp_histogram_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029/* new ioctls's for set/get ccs matrix */
30#define MSMFB_GET_CCS_MATRIX _IOWR(MSMFB_IOCTL_MAGIC, 133, struct mdp_ccs)
31#define MSMFB_SET_CCS_MATRIX _IOW(MSMFB_IOCTL_MAGIC, 134, struct mdp_ccs)
32#define MSMFB_OVERLAY_SET _IOWR(MSMFB_IOCTL_MAGIC, 135, \
33 struct mdp_overlay)
34#define MSMFB_OVERLAY_UNSET _IOW(MSMFB_IOCTL_MAGIC, 136, unsigned int)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080035
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#define MSMFB_OVERLAY_PLAY _IOW(MSMFB_IOCTL_MAGIC, 137, \
37 struct msmfb_overlay_data)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080038#define MSMFB_OVERLAY_QUEUE MSMFB_OVERLAY_PLAY
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#define MSMFB_GET_PAGE_PROTECTION _IOR(MSMFB_IOCTL_MAGIC, 138, \
41 struct mdp_page_protection)
42#define MSMFB_SET_PAGE_PROTECTION _IOW(MSMFB_IOCTL_MAGIC, 139, \
43 struct mdp_page_protection)
44#define MSMFB_OVERLAY_GET _IOR(MSMFB_IOCTL_MAGIC, 140, \
45 struct mdp_overlay)
46#define MSMFB_OVERLAY_PLAY_ENABLE _IOW(MSMFB_IOCTL_MAGIC, 141, unsigned int)
47#define MSMFB_OVERLAY_BLT _IOWR(MSMFB_IOCTL_MAGIC, 142, \
48 struct msmfb_overlay_blt)
49#define MSMFB_OVERLAY_BLT_OFFSET _IOW(MSMFB_IOCTL_MAGIC, 143, unsigned int)
Carl Vanderlipba093a22011-11-22 13:59:59 -080050#define MSMFB_HISTOGRAM_START _IOR(MSMFB_IOCTL_MAGIC, 144, \
51 struct mdp_histogram_start_req)
52#define MSMFB_HISTOGRAM_STOP _IOR(MSMFB_IOCTL_MAGIC, 145, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#define MSMFB_NOTIFY_UPDATE _IOW(MSMFB_IOCTL_MAGIC, 146, unsigned int)
54
55#define MSMFB_OVERLAY_3D _IOWR(MSMFB_IOCTL_MAGIC, 147, \
56 struct msmfb_overlay_3d)
57
kuogee hsieh405dc302011-07-21 15:06:59 -070058#define MSMFB_MIXER_INFO _IOWR(MSMFB_IOCTL_MAGIC, 148, \
59 struct msmfb_mixer_info_req)
Nagamalleswararao Ganji0737d652011-10-14 02:02:33 -070060#define MSMFB_OVERLAY_PLAY_WAIT _IOWR(MSMFB_IOCTL_MAGIC, 149, \
61 struct msmfb_overlay_data)
Vinay Kalia27020d12011-10-14 17:50:29 -070062#define MSMFB_WRITEBACK_INIT _IO(MSMFB_IOCTL_MAGIC, 150)
Vinay Kaliae1ba2702011-12-21 16:24:52 -080063#define MSMFB_WRITEBACK_START _IO(MSMFB_IOCTL_MAGIC, 151)
64#define MSMFB_WRITEBACK_STOP _IO(MSMFB_IOCTL_MAGIC, 152)
Vinay Kalia27020d12011-10-14 17:50:29 -070065#define MSMFB_WRITEBACK_QUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 153, \
66 struct msmfb_data)
67#define MSMFB_WRITEBACK_DEQUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 154, \
68 struct msmfb_data)
69#define MSMFB_WRITEBACK_TERMINATE _IO(MSMFB_IOCTL_MAGIC, 155)
Pravin Tamkhane02a40682011-11-29 14:17:01 -080070#define MSMFB_MDP_PP _IOWR(MSMFB_IOCTL_MAGIC, 156, struct msmfb_mdp_pp)
Padmanabhan Komanduruf3b0c232012-07-27 20:46:06 +053071#define MSMFB_OVERLAY_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 160, unsigned int)
72#define MSMFB_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 161, unsigned int)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053073#define MSMFB_BUFFER_SYNC _IOW(MSMFB_IOCTL_MAGIC, 162, struct mdp_buf_sync)
Kalyan Thota9284a272012-11-02 20:55:30 +053074#define MSMFB_OVERLAY_COMMIT _IO(MSMFB_IOCTL_MAGIC, 163)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053075#define MSMFB_DISPLAY_COMMIT _IOW(MSMFB_IOCTL_MAGIC, 164, \
Ken Zhang4e83b932012-12-02 21:15:47 -050076 struct mdp_display_commit)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053077#define MSMFB_METADATA_SET _IOW(MSMFB_IOCTL_MAGIC, 165, struct msmfb_metadata)
Ken Zhang420dd202013-01-08 14:28:20 -050078#define MSMFB_METADATA_GET _IOW(MSMFB_IOCTL_MAGIC, 166, struct msmfb_metadata)
Deva Ramasubramanian166b0982013-01-25 20:11:41 -080079#define MSMFB_WRITEBACK_SET_MIRRORING_HINT _IOW(MSMFB_IOCTL_MAGIC, 167, \
80 unsigned int)
Terence Hampson3e636aa2013-05-08 19:01:51 -040081#define MSMFB_ASYNC_BLIT _IOW(MSMFB_IOCTL_MAGIC, 168, unsigned int)
Kuogee Hsieha77eca62012-09-13 13:22:04 -070082
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070083#define FB_TYPE_3D_PANEL 0x10101010
84#define MDP_IMGTYPE2_START 0x10000
85#define MSMFB_DRIVER_VERSION 0xF9E8D701
Daniel Walkerda6df072010-04-23 16:04:20 -070086
87enum {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070088 NOTIFY_UPDATE_START,
89 NOTIFY_UPDATE_STOP,
90};
91
92enum {
93 MDP_RGB_565, /* RGB 565 planer */
94 MDP_XRGB_8888, /* RGB 888 padded */
95 MDP_Y_CBCR_H2V2, /* Y and CbCr, pseudo planer w/ Cb is in MSB */
Padmanabhan Komandurud9f38b02012-02-02 18:57:03 +053096 MDP_Y_CBCR_H2V2_ADRENO,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070097 MDP_ARGB_8888, /* ARGB 888 */
98 MDP_RGB_888, /* RGB 888 planer */
99 MDP_Y_CRCB_H2V2, /* Y and CrCb, pseudo planer w/ Cr is in MSB */
100 MDP_YCRYCB_H2V1, /* YCrYCb interleave */
Pawan Kumar42acdef2013-03-21 19:55:49 +0530101 MDP_CBYCRY_H2V1, /* CbYCrY interleave */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102 MDP_Y_CRCB_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
103 MDP_Y_CBCR_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700104 MDP_Y_CRCB_H1V2,
105 MDP_Y_CBCR_H1V2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106 MDP_RGBA_8888, /* ARGB 888 */
107 MDP_BGRA_8888, /* ABGR 888 */
108 MDP_RGBX_8888, /* RGBX 888 */
109 MDP_Y_CRCB_H2V2_TILE, /* Y and CrCb, pseudo planer tile */
110 MDP_Y_CBCR_H2V2_TILE, /* Y and CbCr, pseudo planer tile */
111 MDP_Y_CR_CB_H2V2, /* Y, Cr and Cb, planar */
Pradeep Jilagam9b4a6be2011-10-03 17:19:20 +0530112 MDP_Y_CR_CB_GH2V2, /* Y, Cr and Cb, planar aligned to Android YV12 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700113 MDP_Y_CB_CR_H2V2, /* Y, Cb and Cr, planar */
114 MDP_Y_CRCB_H1V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
115 MDP_Y_CBCR_H1V1, /* Y and CbCr, pseduo planer w/ Cb is in MSB */
Adrian Salido-Moreno2b410482011-08-15 10:40:40 -0700116 MDP_YCRCB_H1V1, /* YCrCb interleave */
117 MDP_YCBCR_H1V1, /* YCbCr interleave */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700118 MDP_BGR_565, /* BGR 565 planer */
Adrian Salido-Morenod559ef12012-07-12 20:16:14 -0700119 MDP_BGR_888, /* BGR 888 */
Adrian Salido-Moreno330c0bf2012-08-22 14:15:33 -0700120 MDP_Y_CBCR_H2V2_VENUS,
Pawan Kumar79854382013-02-14 15:27:12 +0530121 MDP_BGRX_8888, /* BGRX 8888 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700122 MDP_IMGTYPE_LIMIT,
kuogee hsieh1ce7e4c2012-01-13 14:05:54 -0800123 MDP_RGB_BORDERFILL, /* border fill pipe */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700124 MDP_FB_FORMAT = MDP_IMGTYPE2_START, /* framebuffer format */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125 MDP_IMGTYPE_LIMIT2 /* Non valid image type after this enum */
Daniel Walkerda6df072010-04-23 16:04:20 -0700126};
127
128enum {
129 PMEM_IMG,
130 FB_IMG,
131};
132
Liyuan Lid9736632011-11-11 13:47:59 -0800133enum {
134 HSIC_HUE = 0,
135 HSIC_SAT,
136 HSIC_INT,
137 HSIC_CON,
138 NUM_HSIC_PARAM,
139};
140
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700141#define MDSS_MDP_ROT_ONLY 0x80
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700142#define MDSS_MDP_RIGHT_MIXER 0x100
143
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700144/* mdp_blit_req flag values */
145#define MDP_ROT_NOP 0
146#define MDP_FLIP_LR 0x1
147#define MDP_FLIP_UD 0x2
148#define MDP_ROT_90 0x4
149#define MDP_ROT_180 (MDP_FLIP_UD|MDP_FLIP_LR)
150#define MDP_ROT_270 (MDP_ROT_90|MDP_FLIP_UD|MDP_FLIP_LR)
151#define MDP_DITHER 0x8
152#define MDP_BLUR 0x10
153#define MDP_BLEND_FG_PREMULT 0x20000
Padmanabhan Komandurudd10bf12012-10-17 20:27:33 +0530154#define MDP_IS_FG 0x40000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700155#define MDP_DEINTERLACE 0x80000000
156#define MDP_SHARPENING 0x40000000
157#define MDP_NO_DMA_BARRIER_START 0x20000000
158#define MDP_NO_DMA_BARRIER_END 0x10000000
159#define MDP_NO_BLIT 0x08000000
160#define MDP_BLIT_WITH_DMA_BARRIERS 0x000
161#define MDP_BLIT_WITH_NO_DMA_BARRIERS \
162 (MDP_NO_DMA_BARRIER_START | MDP_NO_DMA_BARRIER_END)
163#define MDP_BLIT_SRC_GEM 0x04000000
164#define MDP_BLIT_DST_GEM 0x02000000
165#define MDP_BLIT_NON_CACHED 0x01000000
166#define MDP_OV_PIPE_SHARE 0x00800000
167#define MDP_DEINTERLACE_ODD 0x00400000
168#define MDP_OV_PLAY_NOWAIT 0x00200000
169#define MDP_SOURCE_ROTATED_90 0x00100000
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700170#define MDP_OVERLAY_PP_CFG_EN 0x00080000
Ajay Singh Parmar4c7ccb32012-02-21 12:56:04 +0530171#define MDP_BACKEND_COMPOSITION 0x00040000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800172#define MDP_BORDERFILL_SUPPORTED 0x00010000
173#define MDP_SECURE_OVERLAY_SESSION 0x00008000
Adrian Salido-Moreno9a8485c2013-02-06 14:08:28 -0800174#define MDP_OV_PIPE_FORCE_DMA 0x00004000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800175#define MDP_MEMORY_ID_TYPE_FB 0x00001000
Sree Sesha Aravind Vadrevu35143132013-03-12 02:32:06 -0700176#define MDP_BWC_EN 0x00000400
Sree Sesha Aravind Vadrevu05d4d222013-04-01 14:31:28 -0700177#define MDP_DECIMATION_EN 0x00000800
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700178#define MDP_TRANSP_NOP 0xffffffff
179#define MDP_ALPHA_NOP 0xff
180
181#define MDP_FB_PAGE_PROTECTION_NONCACHED (0)
182#define MDP_FB_PAGE_PROTECTION_WRITECOMBINE (1)
183#define MDP_FB_PAGE_PROTECTION_WRITETHROUGHCACHE (2)
184#define MDP_FB_PAGE_PROTECTION_WRITEBACKCACHE (3)
185#define MDP_FB_PAGE_PROTECTION_WRITEBACKWACACHE (4)
186/* Sentinel: Don't use! */
187#define MDP_FB_PAGE_PROTECTION_INVALID (5)
188/* Count of the number of MDP_FB_PAGE_PROTECTION_... values. */
189#define MDP_NUM_FB_PAGE_PROTECTION_VALUES (5)
Daniel Walkerda6df072010-04-23 16:04:20 -0700190
191struct mdp_rect {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700192 uint32_t x;
193 uint32_t y;
194 uint32_t w;
195 uint32_t h;
Daniel Walkerda6df072010-04-23 16:04:20 -0700196};
197
198struct mdp_img {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700199 uint32_t width;
200 uint32_t height;
201 uint32_t format;
202 uint32_t offset;
Daniel Walkerda6df072010-04-23 16:04:20 -0700203 int memory_id; /* the file descriptor */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700204 uint32_t priv;
Daniel Walkerda6df072010-04-23 16:04:20 -0700205};
206
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207/*
208 * {3x3} + {3} ccs matrix
209 */
210
211#define MDP_CCS_RGB2YUV 0
212#define MDP_CCS_YUV2RGB 1
213
214#define MDP_CCS_SIZE 9
215#define MDP_BV_SIZE 3
216
217struct mdp_ccs {
218 int direction; /* MDP_CCS_RGB2YUV or YUV2RGB */
219 uint16_t ccs[MDP_CCS_SIZE]; /* 3x3 color coefficients */
220 uint16_t bv[MDP_BV_SIZE]; /* 1x3 bias vector */
221};
222
Nagamalleswararao Ganji4b991722011-01-28 13:24:34 -0800223struct mdp_csc {
224 int id;
225 uint32_t csc_mv[9];
226 uint32_t csc_pre_bv[3];
227 uint32_t csc_post_bv[3];
228 uint32_t csc_pre_lv[6];
229 uint32_t csc_post_lv[6];
230};
231
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700232/* The version of the mdp_blit_req structure so that
233 * user applications can selectively decide which functionality
234 * to include
235 */
236
237#define MDP_BLIT_REQ_VERSION 2
238
Daniel Walkerda6df072010-04-23 16:04:20 -0700239struct mdp_blit_req {
240 struct mdp_img src;
241 struct mdp_img dst;
242 struct mdp_rect src_rect;
243 struct mdp_rect dst_rect;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700244 uint32_t alpha;
245 uint32_t transp_mask;
246 uint32_t flags;
247 int sharpening_strength; /* -127 <--> 127, default 64 */
Daniel Walkerda6df072010-04-23 16:04:20 -0700248};
249
250struct mdp_blit_req_list {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251 uint32_t count;
Daniel Walkerda6df072010-04-23 16:04:20 -0700252 struct mdp_blit_req req[];
253};
254
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700255#define MSMFB_DATA_VERSION 2
256
257struct msmfb_data {
258 uint32_t offset;
259 int memory_id;
260 int id;
261 uint32_t flags;
262 uint32_t priv;
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800263 uint32_t iova;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700264};
265
266#define MSMFB_NEW_REQUEST -1
267
268struct msmfb_overlay_data {
269 uint32_t id;
270 struct msmfb_data data;
271 uint32_t version_key;
272 struct msmfb_data plane1_data;
273 struct msmfb_data plane2_data;
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700274 struct msmfb_data dst_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275};
276
277struct msmfb_img {
278 uint32_t width;
279 uint32_t height;
280 uint32_t format;
281};
282
Vinay Kalia27020d12011-10-14 17:50:29 -0700283#define MSMFB_WRITEBACK_DEQUEUE_BLOCKING 0x1
284struct msmfb_writeback_data {
285 struct msmfb_data buf_info;
286 struct msmfb_img img;
287};
288
Ken Zhang77ce0192012-08-10 11:27:19 -0400289#define MDP_PP_OPS_ENABLE 0x1
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700290#define MDP_PP_OPS_READ 0x2
291#define MDP_PP_OPS_WRITE 0x4
Ken Zhang77ce0192012-08-10 11:27:19 -0400292#define MDP_PP_OPS_DISABLE 0x8
Ken Zhang824758e2012-08-15 11:02:21 -0400293#define MDP_PP_IGC_FLAG_ROM0 0x10
294#define MDP_PP_IGC_FLAG_ROM1 0x20
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700295
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700296#define MDSS_PP_DSPP_CFG 0x000
297#define MDSS_PP_SSPP_CFG 0x100
298#define MDSS_PP_LM_CFG 0x200
299#define MDSS_PP_WB_CFG 0x300
Ping Li8231ae42013-01-09 20:39:25 -0500300
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700301#define MDSS_PP_ARG_MASK 0x3C00
302#define MDSS_PP_ARG_NUM 4
Carl Vanderlip793aa582013-03-18 10:18:47 -0700303#define MDSS_PP_ARG_SHIFT 10
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700304#define MDSS_PP_LOCATION_MASK 0x0300
305#define MDSS_PP_LOGICAL_MASK 0x00FF
Ping Li8231ae42013-01-09 20:39:25 -0500306
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700307#define MDSS_PP_ADD_ARG(var, arg) ((var) | (0x1 << (MDSS_PP_ARG_SHIFT + (arg))))
308#define PP_ARG(x, var) ((var) & (0x1 << (MDSS_PP_ARG_SHIFT + (x))))
Ping Li8231ae42013-01-09 20:39:25 -0500309#define PP_LOCAT(var) ((var) & MDSS_PP_LOCATION_MASK)
310#define PP_BLOCK(var) ((var) & MDSS_PP_LOGICAL_MASK)
311
312
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700313struct mdp_qseed_cfg {
314 uint32_t table_num;
315 uint32_t ops;
316 uint32_t len;
317 uint32_t *data;
318};
319
Ping Li87cca832013-01-30 18:27:52 -0500320struct mdp_sharp_cfg {
321 uint32_t flags;
322 uint32_t strength;
323 uint32_t edge_thr;
324 uint32_t smooth_thr;
325 uint32_t noise_thr;
326};
327
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700328struct mdp_qseed_cfg_data {
329 uint32_t block;
330 struct mdp_qseed_cfg qseed_data;
331};
332
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800333#define MDP_OVERLAY_PP_CSC_CFG 0x1
334#define MDP_OVERLAY_PP_QSEED_CFG 0x2
335#define MDP_OVERLAY_PP_PA_CFG 0x4
336#define MDP_OVERLAY_PP_IGC_CFG 0x8
Ping Li87cca832013-01-30 18:27:52 -0500337#define MDP_OVERLAY_PP_SHARP_CFG 0x10
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700338#define MDP_OVERLAY_PP_HIST_CFG 0x20
Carl Vanderlip57027132013-03-18 13:53:16 -0700339#define MDP_OVERLAY_PP_HIST_LUT_CFG 0x40
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700340
341#define MDP_CSC_FLAG_ENABLE 0x1
342#define MDP_CSC_FLAG_YUV_IN 0x2
343#define MDP_CSC_FLAG_YUV_OUT 0x4
344
345struct mdp_csc_cfg {
346 /* flags for enable CSC, toggling RGB,YUV input/output */
347 uint32_t flags;
348 uint32_t csc_mv[9];
349 uint32_t csc_pre_bv[3];
350 uint32_t csc_post_bv[3];
351 uint32_t csc_pre_lv[6];
352 uint32_t csc_post_lv[6];
353};
354
355struct mdp_csc_cfg_data {
356 uint32_t block;
357 struct mdp_csc_cfg csc_data;
358};
359
Ping Li58229242012-11-30 14:05:43 -0500360struct mdp_pa_cfg {
361 uint32_t flags;
362 uint32_t hue_adj;
363 uint32_t sat_adj;
364 uint32_t val_adj;
365 uint32_t cont_adj;
366};
367
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800368struct mdp_igc_lut_data {
369 uint32_t block;
370 uint32_t len, ops;
371 uint32_t *c0_c1_data;
372 uint32_t *c2_data;
373};
374
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700375struct mdp_histogram_cfg {
376 uint32_t ops;
377 uint32_t block;
378 uint8_t frame_cnt;
379 uint8_t bit_mask;
380 uint16_t num_bins;
381};
382
Carl Vanderlip57027132013-03-18 13:53:16 -0700383struct mdp_hist_lut_data {
384 uint32_t block;
385 uint32_t ops;
386 uint32_t len;
387 uint32_t *data;
388};
389
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700390struct mdp_overlay_pp_params {
391 uint32_t config_ops;
392 struct mdp_csc_cfg csc_cfg;
393 struct mdp_qseed_cfg qseed_cfg[2];
Ping Li58229242012-11-30 14:05:43 -0500394 struct mdp_pa_cfg pa_cfg;
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800395 struct mdp_igc_lut_data igc_cfg;
Ping Li87cca832013-01-30 18:27:52 -0500396 struct mdp_sharp_cfg sharp_cfg;
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700397 struct mdp_histogram_cfg hist_cfg;
Carl Vanderlip57027132013-03-18 13:53:16 -0700398 struct mdp_hist_lut_data hist_lut_cfg;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700399};
400
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700401struct mdp_overlay {
402 struct msmfb_img src;
403 struct mdp_rect src_rect;
404 struct mdp_rect dst_rect;
405 uint32_t z_order; /* stage number */
406 uint32_t is_fg; /* control alpha & transp */
407 uint32_t alpha;
408 uint32_t transp_mask;
409 uint32_t flags;
410 uint32_t id;
Sree Sesha Aravind Vadrevu05d4d222013-04-01 14:31:28 -0700411 uint32_t user_data[7];
412 uint8_t horz_deci;
413 uint8_t vert_deci;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700414 struct mdp_overlay_pp_params overlay_pp_cfg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700415};
416
417struct msmfb_overlay_3d {
418 uint32_t is_3d;
419 uint32_t width;
420 uint32_t height;
421};
422
423
424struct msmfb_overlay_blt {
425 uint32_t enable;
426 uint32_t offset;
427 uint32_t width;
428 uint32_t height;
429 uint32_t bpp;
430};
431
432struct mdp_histogram {
433 uint32_t frame_cnt;
434 uint32_t bin_cnt;
435 uint32_t *r;
436 uint32_t *g;
437 uint32_t *b;
438};
439
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800440
441/*
442
Ken Zhang6a431632012-08-08 16:46:22 -0400443 mdp_block_type defines the identifiers for pipes in MDP 4.3 and up
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800444
445 MDP_BLOCK_RESERVED is provided for backward compatibility and is
446 deprecated. It corresponds to DMA_P. So MDP_BLOCK_DMA_P should be used
447 instead.
448
Ken Zhang6a431632012-08-08 16:46:22 -0400449 MDP_LOGICAL_BLOCK_DISP_0 identifies the display pipe which fb0 uses,
450 same for others.
451
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800452*/
453
454enum {
455 MDP_BLOCK_RESERVED = 0,
456 MDP_BLOCK_OVERLAY_0,
457 MDP_BLOCK_OVERLAY_1,
458 MDP_BLOCK_VG_1,
459 MDP_BLOCK_VG_2,
460 MDP_BLOCK_RGB_1,
461 MDP_BLOCK_RGB_2,
462 MDP_BLOCK_DMA_P,
463 MDP_BLOCK_DMA_S,
464 MDP_BLOCK_DMA_E,
Pravin Tamkhaneb18c9e22012-04-13 18:29:34 -0700465 MDP_BLOCK_OVERLAY_2,
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700466 MDP_LOGICAL_BLOCK_DISP_0 = 0x10,
Ken Zhang6a431632012-08-08 16:46:22 -0400467 MDP_LOGICAL_BLOCK_DISP_1,
468 MDP_LOGICAL_BLOCK_DISP_2,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800469 MDP_BLOCK_MAX,
470};
471
Carl Vanderlipba093a22011-11-22 13:59:59 -0800472/*
473 * mdp_histogram_start_req is used to provide the parameters for
474 * histogram start request
475 */
476
477struct mdp_histogram_start_req {
478 uint32_t block;
479 uint8_t frame_cnt;
480 uint8_t bit_mask;
Carl Vanderlip16316322012-10-08 16:47:34 -0700481 uint16_t num_bins;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800482};
483
484/*
485 * mdp_histogram_data is used to return the histogram data, once
486 * the histogram is done/stopped/cance
487 */
488
489struct mdp_histogram_data {
490 uint32_t block;
Ken Zhang0f523bd2012-08-23 11:14:03 -0400491 uint32_t bin_cnt;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800492 uint32_t *c0;
493 uint32_t *c1;
494 uint32_t *c2;
Carl Vanderlip7b8b6402012-03-01 10:58:03 -0800495 uint32_t *extra_info;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800496};
497
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800498struct mdp_pcc_coeff {
499 uint32_t c, r, g, b, rr, gg, bb, rg, gb, rb, rgb_0, rgb_1;
500};
501
502struct mdp_pcc_cfg_data {
503 uint32_t block;
504 uint32_t ops;
505 struct mdp_pcc_coeff r, g, b;
506};
507
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400508#define MDP_GAMUT_TABLE_NUM 8
509
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800510enum {
511 mdp_lut_igc,
512 mdp_lut_pgc,
513 mdp_lut_hist,
514 mdp_lut_max,
515};
516
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800517struct mdp_ar_gc_lut_data {
518 uint32_t x_start;
519 uint32_t slope;
520 uint32_t offset;
521};
522
523struct mdp_pgc_lut_data {
524 uint32_t block;
525 uint32_t flags;
526 uint8_t num_r_stages;
527 uint8_t num_g_stages;
528 uint8_t num_b_stages;
529 struct mdp_ar_gc_lut_data *r_data;
530 struct mdp_ar_gc_lut_data *g_data;
531 struct mdp_ar_gc_lut_data *b_data;
532};
533
534
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800535struct mdp_lut_cfg_data {
536 uint32_t lut_type;
537 union {
538 struct mdp_igc_lut_data igc_lut_data;
539 struct mdp_pgc_lut_data pgc_lut_data;
540 struct mdp_hist_lut_data hist_lut_data;
541 } data;
542};
543
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700544struct mdp_bl_scale_data {
545 uint32_t min_lvl;
546 uint32_t scale;
547};
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700548
Ken Zhang77ce0192012-08-10 11:27:19 -0400549struct mdp_pa_cfg_data {
550 uint32_t block;
Ping Li58229242012-11-30 14:05:43 -0500551 struct mdp_pa_cfg pa_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400552};
553
Ken Zhang7fb85772012-08-18 14:51:33 -0400554struct mdp_dither_cfg_data {
555 uint32_t block;
556 uint32_t flags;
557 uint32_t g_y_depth;
558 uint32_t r_cr_depth;
559 uint32_t b_cb_depth;
560};
561
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400562struct mdp_gamut_cfg_data {
563 uint32_t block;
564 uint32_t flags;
565 uint32_t gamut_first;
566 uint32_t tbl_size[MDP_GAMUT_TABLE_NUM];
567 uint16_t *r_tbl[MDP_GAMUT_TABLE_NUM];
568 uint16_t *g_tbl[MDP_GAMUT_TABLE_NUM];
569 uint16_t *b_tbl[MDP_GAMUT_TABLE_NUM];
570};
571
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700572struct mdp_calib_config_data {
573 uint32_t ops;
574 uint32_t addr;
575 uint32_t data;
576};
577
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700578#define MDSS_AD_MODE_AUTO_BL 0x0
579#define MDSS_AD_MODE_AUTO_STR 0x1
580#define MDSS_AD_MODE_TARG_STR 0x3
581#define MDSS_AD_MODE_MAN_STR 0x7
582
583#define MDP_PP_AD_INIT 0x10
584#define MDP_PP_AD_CFG 0x20
585
586struct mdss_ad_init {
587 uint32_t asym_lut[33];
588 uint32_t color_corr_lut[33];
589 uint8_t i_control[2];
590 uint16_t black_lvl;
591 uint16_t white_lvl;
592 uint8_t var;
593 uint8_t limit_ampl;
594 uint8_t i_dither;
595 uint8_t slope_max;
596 uint8_t slope_min;
597 uint8_t dither_ctl;
598 uint8_t format;
599 uint8_t auto_size;
600 uint16_t frame_w;
601 uint16_t frame_h;
602 uint8_t logo_v;
603 uint8_t logo_h;
604};
605
606struct mdss_ad_cfg {
607 uint32_t mode;
608 uint32_t al_calib_lut[33];
609 uint16_t backlight_min;
610 uint16_t backlight_max;
611 uint16_t backlight_scale;
612 uint16_t amb_light_min;
613 uint16_t filter[2];
614 uint16_t calib[4];
615 uint8_t strength_limit;
616 uint8_t t_filter_recursion;
Carl Vanderlip956360e2013-04-04 20:57:17 -0700617 uint16_t stab_itr;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700618};
619
620/* ops uses standard MDP_PP_* flags */
621struct mdss_ad_init_cfg {
622 uint32_t ops;
623 union {
624 struct mdss_ad_init init;
625 struct mdss_ad_cfg cfg;
626 } params;
627};
628
629/* mode uses MDSS_AD_MODE_* flags */
630struct mdss_ad_input {
631 uint32_t mode;
632 union {
633 uint32_t amb_light;
634 uint32_t strength;
635 } in;
Carl Vanderlip16e79532013-04-02 11:12:16 -0700636 uint32_t output;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700637};
638
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800639enum {
640 mdp_op_pcc_cfg,
641 mdp_op_csc_cfg,
642 mdp_op_lut_cfg,
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700643 mdp_op_qseed_cfg,
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700644 mdp_bl_scale_cfg,
Ken Zhang77ce0192012-08-10 11:27:19 -0400645 mdp_op_pa_cfg,
Ken Zhang7fb85772012-08-18 14:51:33 -0400646 mdp_op_dither_cfg,
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400647 mdp_op_gamut_cfg,
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700648 mdp_op_calib_cfg,
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700649 mdp_op_ad_cfg,
650 mdp_op_ad_input,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800651 mdp_op_max,
652};
653
Pawan Kumar9807ea12013-02-14 18:12:02 +0530654enum {
655 WB_FORMAT_NV12,
656 WB_FORMAT_RGB_565,
657 WB_FORMAT_RGB_888,
658 WB_FORMAT_xRGB_8888,
659 WB_FORMAT_ARGB_8888,
660 WB_FORMAT_ARGB_8888_INPUT_ALPHA /* Need to support */
661};
662
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800663struct msmfb_mdp_pp {
664 uint32_t op;
665 union {
666 struct mdp_pcc_cfg_data pcc_cfg_data;
667 struct mdp_csc_cfg_data csc_cfg_data;
668 struct mdp_lut_cfg_data lut_cfg_data;
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700669 struct mdp_qseed_cfg_data qseed_cfg_data;
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700670 struct mdp_bl_scale_data bl_scale_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400671 struct mdp_pa_cfg_data pa_cfg_data;
Ken Zhang7fb85772012-08-18 14:51:33 -0400672 struct mdp_dither_cfg_data dither_cfg_data;
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400673 struct mdp_gamut_cfg_data gamut_cfg_data;
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700674 struct mdp_calib_config_data calib_cfg;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700675 struct mdss_ad_init_cfg ad_init_cfg;
676 struct mdss_ad_input ad_input;
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800677 } data;
678};
679
Manoj Raoa8e39d92013-02-16 08:47:21 -0800680#define FB_METADATA_VIDEO_INFO_CODE_SUPPORT 1
Ken Zhang5cf85c02012-08-23 19:32:52 -0700681enum {
682 metadata_op_none,
683 metadata_op_base_blend,
Ken Zhang420dd202013-01-08 14:28:20 -0500684 metadata_op_frame_rate,
Manoj Raoa8e39d92013-02-16 08:47:21 -0800685 metadata_op_vic,
Pawan Kumar9807ea12013-02-14 18:12:02 +0530686 metadata_op_wb_format,
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800687 metadata_op_get_caps,
Ken Zhang5cf85c02012-08-23 19:32:52 -0700688 metadata_op_max
689};
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800690
Ken Zhang5cf85c02012-08-23 19:32:52 -0700691struct mdp_blend_cfg {
692 uint32_t is_premultiplied;
693};
694
Pawan Kumar9807ea12013-02-14 18:12:02 +0530695struct mdp_mixer_cfg {
696 uint32_t writeback_format;
697 uint32_t alpha;
698};
699
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800700struct mdss_hw_caps {
701 uint32_t mdp_rev;
702 uint8_t rgb_pipes;
703 uint8_t vig_pipes;
704 uint8_t dma_pipes;
Sree Sesha Aravind Vadrevu10c4d772013-03-28 13:11:12 -0700705 uint32_t features;
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800706};
707
Ken Zhang5cf85c02012-08-23 19:32:52 -0700708struct msmfb_metadata {
709 uint32_t op;
710 uint32_t flags;
711 union {
712 struct mdp_blend_cfg blend_cfg;
Pawan Kumar9807ea12013-02-14 18:12:02 +0530713 struct mdp_mixer_cfg mixer_cfg;
Ken Zhang420dd202013-01-08 14:28:20 -0500714 uint32_t panel_frame_rate;
Manoj Raoa8e39d92013-02-16 08:47:21 -0800715 uint32_t video_info_code;
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800716 struct mdss_hw_caps caps;
Ken Zhang5cf85c02012-08-23 19:32:52 -0700717 } data;
718};
Ken Zhang5295d802012-11-07 18:33:16 -0500719
Adrian Salido-Moreno1a74a492013-05-11 21:24:43 -0700720#define MDP_MAX_FENCE_FD 32
Ken Zhang5295d802012-11-07 18:33:16 -0500721#define MDP_BUF_SYNC_FLAG_WAIT 1
722
723struct mdp_buf_sync {
724 uint32_t flags;
725 uint32_t acq_fen_fd_cnt;
726 int *acq_fen_fd;
727 int *rel_fen_fd;
728};
729
Terence Hampson3e636aa2013-05-08 19:01:51 -0400730struct mdp_async_blit_req_list {
731 struct mdp_buf_sync sync;
732 uint32_t count;
733 struct mdp_blit_req req[];
734};
735
Ken Zhang4e83b932012-12-02 21:15:47 -0500736#define MDP_DISPLAY_COMMIT_OVERLAY 1
Ken Zhang5e8588d2012-10-01 11:46:42 -0700737struct mdp_buf_fence {
738 uint32_t flags;
739 uint32_t acq_fen_fd_cnt;
740 int acq_fen_fd[MDP_MAX_FENCE_FD];
741 int rel_fen_fd[MDP_MAX_FENCE_FD];
742};
743
Ken Zhang4e83b932012-12-02 21:15:47 -0500744
745struct mdp_display_commit {
746 uint32_t flags;
747 uint32_t wait_for_finish;
748 struct fb_var_screeninfo var;
Ken Zhang5e8588d2012-10-01 11:46:42 -0700749 struct mdp_buf_fence buf_fence;
Ken Zhang4e83b932012-12-02 21:15:47 -0500750};
751
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700752struct mdp_page_protection {
753 uint32_t page_protection;
754};
755
kuogee hsieh405dc302011-07-21 15:06:59 -0700756
757struct mdp_mixer_info {
758 int pndx;
759 int pnum;
760 int ptype;
761 int mixer_num;
762 int z_order;
763};
764
765#define MAX_PIPE_PER_MIXER 4
766
767struct msmfb_mixer_info_req {
768 int mixer_num;
769 int cnt;
770 struct mdp_mixer_info info[MAX_PIPE_PER_MIXER];
771};
772
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -0700773enum {
774 DISPLAY_SUBSYSTEM_ID,
775 ROTATOR_SUBSYSTEM_ID,
776};
kuogee hsieh405dc302011-07-21 15:06:59 -0700777
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -0800778enum {
779 MDP_IOMMU_DOMAIN_CP,
780 MDP_IOMMU_DOMAIN_NS,
781};
782
Deva Ramasubramanian166b0982013-01-25 20:11:41 -0800783enum {
784 MDP_WRITEBACK_MIRROR_OFF,
785 MDP_WRITEBACK_MIRROR_ON,
786 MDP_WRITEBACK_MIRROR_PAUSE,
787 MDP_WRITEBACK_MIRROR_RESUME,
788};
789
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700790#ifdef __KERNEL__
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -0800791int msm_fb_get_iommu_domain(struct fb_info *info, int domain);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700792/* get the framebuffer physical address information */
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -0700793int get_fb_phys_info(unsigned long *start, unsigned long *len, int fb_num,
794 int subsys_id);
Vinay Kalia27020d12011-10-14 17:50:29 -0700795struct fb_info *msm_fb_get_writeback_fb(void);
796int msm_fb_writeback_init(struct fb_info *info);
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800797int msm_fb_writeback_start(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -0700798int msm_fb_writeback_queue_buffer(struct fb_info *info,
799 struct msmfb_data *data);
800int msm_fb_writeback_dequeue_buffer(struct fb_info *info,
801 struct msmfb_data *data);
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800802int msm_fb_writeback_stop(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -0700803int msm_fb_writeback_terminate(struct fb_info *info);
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -0800804int msm_fb_writeback_set_secure(struct fb_info *info, int enable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700805#endif
806
807#endif /*_MSM_MDP_H_*/