blob: 105e2b892f3a8e247a660fa6820ded468e20a5ab [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
32#include "drmP.h"
33#include "drm.h"
34#include "drm_crtc.h"
Keith Packardaa93d632009-05-05 09:52:46 -070035#include "drm_edid.h"
Eric Anholt7d573822009-01-02 13:33:00 -080036#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
39
Chris Wilsonea5b2132010-08-04 13:50:23 +010040struct intel_hdmi {
41 struct intel_encoder base;
Eric Anholt7d573822009-01-02 13:33:00 -080042 u32 sdvox_reg;
Chris Wilsonf899fc62010-07-20 15:44:45 -070043 int ddc_bus;
Chris Wilsone953fd72011-02-21 22:23:52 +000044 uint32_t color_range;
Ma Ling9dff6af2009-04-02 13:13:26 +080045 bool has_hdmi_sink;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +080046 bool has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +010047 int force_audio;
Eric Anholt7d573822009-01-02 13:33:00 -080048};
49
Chris Wilsonea5b2132010-08-04 13:50:23 +010050static struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
51{
Chris Wilson4ef69c72010-09-09 15:14:28 +010052 return container_of(encoder, struct intel_hdmi, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +010053}
54
Chris Wilsondf0e9242010-09-09 16:20:55 +010055static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
56{
57 return container_of(intel_attached_encoder(connector),
58 struct intel_hdmi, base);
59}
60
David Härdeman3c17fe42010-09-24 21:44:32 +020061void intel_dip_infoframe_csum(struct dip_infoframe *avi_if)
62{
63 uint8_t *data = (uint8_t *)avi_if;
64 uint8_t sum = 0;
65 unsigned i;
66
67 avi_if->checksum = 0;
68 avi_if->ecc = 0;
69
70 for (i = 0; i < sizeof(*avi_if); i++)
71 sum += data[i];
72
73 avi_if->checksum = 0x100 - sum;
74}
75
76static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder)
77{
78 struct dip_infoframe avi_if = {
79 .type = DIP_TYPE_AVI,
80 .ver = DIP_VERSION_AVI,
81 .len = DIP_LEN_AVI,
82 };
83 uint32_t *data = (uint32_t *)&avi_if;
84 struct drm_device *dev = encoder->dev;
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
87 u32 port;
88 unsigned i;
89
90 if (!intel_hdmi->has_hdmi_sink)
91 return;
92
93 /* XXX first guess at handling video port, is this corrent? */
94 if (intel_hdmi->sdvox_reg == SDVOB)
95 port = VIDEO_DIP_PORT_B;
96 else if (intel_hdmi->sdvox_reg == SDVOC)
97 port = VIDEO_DIP_PORT_C;
98 else
99 return;
100
101 I915_WRITE(VIDEO_DIP_CTL, VIDEO_DIP_ENABLE | port |
102 VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC);
103
104 intel_dip_infoframe_csum(&avi_if);
105 for (i = 0; i < sizeof(avi_if); i += 4) {
106 I915_WRITE(VIDEO_DIP_DATA, *data);
107 data++;
108 }
109
110 I915_WRITE(VIDEO_DIP_CTL, VIDEO_DIP_ENABLE | port |
111 VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC |
112 VIDEO_DIP_ENABLE_AVI);
113}
114
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700115static void intel_ironlake_hdmi_set_avi_infoframe(struct drm_encoder *encoder)
116{
117 struct dip_infoframe avi_if = {
118 .type = DIP_TYPE_AVI,
119 .ver = DIP_VERSION_AVI,
120 .len = DIP_LEN_AVI,
121 };
122 uint32_t *data = (uint32_t *)&avi_if;
123 struct drm_device *dev = encoder->dev;
124 struct drm_i915_private *dev_priv = dev->dev_private;
125 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
126 struct drm_crtc *crtc = encoder->crtc;
127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
128 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
129 unsigned i;
130
131 if (!intel_hdmi->has_hdmi_sink)
132 return;
133
134 intel_wait_for_vblank(dev, intel_crtc->pipe);
135
136 I915_WRITE(reg, VIDEO_DIP_SELECT_AVI);
137
138 intel_dip_infoframe_csum(&avi_if);
139 for (i = 0; i < sizeof(avi_if); i += 4) {
140 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
141 data++;
142 }
143
144 I915_WRITE(reg, VIDEO_DIP_ENABLE | VIDEO_DIP_SELECT_AVI |
145 VIDEO_DIP_FREQ_VSYNC | (DIP_LEN_AVI << 8) |
146 VIDEO_DIP_ENABLE_AVI);
147}
148
Eric Anholt7d573822009-01-02 13:33:00 -0800149static void intel_hdmi_mode_set(struct drm_encoder *encoder,
150 struct drm_display_mode *mode,
151 struct drm_display_mode *adjusted_mode)
152{
153 struct drm_device *dev = encoder->dev;
154 struct drm_i915_private *dev_priv = dev->dev_private;
155 struct drm_crtc *crtc = encoder->crtc;
156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100157 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Eric Anholt7d573822009-01-02 13:33:00 -0800158 u32 sdvox;
159
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400160 sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
Jesse Barnes5d4fac92011-06-24 12:19:19 -0700161 if (!HAS_PCH_SPLIT(dev))
162 sdvox |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400163 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
164 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
165 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
166 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800167
Jesse Barnes020f6702011-06-24 12:19:25 -0700168 if (intel_crtc->bpp > 24)
169 sdvox |= COLOR_FORMAT_12bpc;
170 else
171 sdvox |= COLOR_FORMAT_8bpc;
172
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800173 /* Required on CPT */
174 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
175 sdvox |= HDMI_MODE_SELECT;
176
David Härdeman3c17fe42010-09-24 21:44:32 +0200177 if (intel_hdmi->has_audio) {
Eric Anholt7d573822009-01-02 13:33:00 -0800178 sdvox |= SDVO_AUDIO_ENABLE;
David Härdeman3c17fe42010-09-24 21:44:32 +0200179 sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
180 }
Eric Anholt7d573822009-01-02 13:33:00 -0800181
Zhenyu Wang0f229062010-04-07 16:15:57 +0800182 if (intel_crtc->pipe == 1) {
183 if (HAS_PCH_CPT(dev))
184 sdvox |= PORT_TRANS_B_SEL_CPT;
185 else
186 sdvox |= SDVO_PIPE_B_SELECT;
187 }
Eric Anholt7d573822009-01-02 13:33:00 -0800188
Chris Wilsonea5b2132010-08-04 13:50:23 +0100189 I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
190 POSTING_READ(intel_hdmi->sdvox_reg);
David Härdeman3c17fe42010-09-24 21:44:32 +0200191
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700192 if (HAS_PCH_SPLIT(dev))
193 intel_ironlake_hdmi_set_avi_infoframe(encoder);
194 else
195 intel_hdmi_set_avi_infoframe(encoder);
Eric Anholt7d573822009-01-02 13:33:00 -0800196}
197
198static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
199{
200 struct drm_device *dev = encoder->dev;
201 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100202 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Eric Anholt7d573822009-01-02 13:33:00 -0800203 u32 temp;
204
Chris Wilsonea5b2132010-08-04 13:50:23 +0100205 temp = I915_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000206
207 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
208 * we do this anyway which shows more stable in testing.
209 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800210 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100211 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
212 POSTING_READ(intel_hdmi->sdvox_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800213 }
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000214
215 if (mode != DRM_MODE_DPMS_ON) {
216 temp &= ~SDVO_ENABLE;
217 } else {
218 temp |= SDVO_ENABLE;
219 }
220
Chris Wilsonea5b2132010-08-04 13:50:23 +0100221 I915_WRITE(intel_hdmi->sdvox_reg, temp);
222 POSTING_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000223
224 /* HW workaround, need to write this twice for issue that may result
225 * in first write getting masked.
226 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800227 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100228 I915_WRITE(intel_hdmi->sdvox_reg, temp);
229 POSTING_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000230 }
Eric Anholt7d573822009-01-02 13:33:00 -0800231}
232
Eric Anholt7d573822009-01-02 13:33:00 -0800233static int intel_hdmi_mode_valid(struct drm_connector *connector,
234 struct drm_display_mode *mode)
235{
236 if (mode->clock > 165000)
237 return MODE_CLOCK_HIGH;
238 if (mode->clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +0200239 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -0800240
241 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
242 return MODE_NO_DBLESCAN;
243
244 return MODE_OK;
245}
246
247static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
248 struct drm_display_mode *mode,
249 struct drm_display_mode *adjusted_mode)
250{
251 return true;
252}
253
Keith Packardaa93d632009-05-05 09:52:46 -0700254static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100255intel_hdmi_detect(struct drm_connector *connector, bool force)
Ma Ling9dff6af2009-04-02 13:13:26 +0800256{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100257 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700258 struct drm_i915_private *dev_priv = connector->dev->dev_private;
259 struct edid *edid;
Keith Packardaa93d632009-05-05 09:52:46 -0700260 enum drm_connector_status status = connector_status_disconnected;
Ma Ling9dff6af2009-04-02 13:13:26 +0800261
Chris Wilsonea5b2132010-08-04 13:50:23 +0100262 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800263 intel_hdmi->has_audio = false;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700264 edid = drm_get_edid(connector,
265 &dev_priv->gmbus[intel_hdmi->ddc_bus].adapter);
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800266
Keith Packardaa93d632009-05-05 09:52:46 -0700267 if (edid) {
Eric Anholtbe9f1c42009-06-21 22:14:55 -0700268 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
Keith Packardaa93d632009-05-05 09:52:46 -0700269 status = connector_status_connected;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100270 intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800271 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Keith Packardaa93d632009-05-05 09:52:46 -0700272 }
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800273 connector->display_info.raw_edid = NULL;
Keith Packardaa93d632009-05-05 09:52:46 -0700274 kfree(edid);
Ma Ling9dff6af2009-04-02 13:13:26 +0800275 }
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800276
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100277 if (status == connector_status_connected) {
278 if (intel_hdmi->force_audio)
279 intel_hdmi->has_audio = intel_hdmi->force_audio > 0;
280 }
281
Keith Packardaa93d632009-05-05 09:52:46 -0700282 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +0800283}
284
Eric Anholt7d573822009-01-02 13:33:00 -0800285static int intel_hdmi_get_modes(struct drm_connector *connector)
286{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100287 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700288 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Eric Anholt7d573822009-01-02 13:33:00 -0800289
290 /* We should parse the EDID data and find out if it's an HDMI sink so
291 * we can send audio to it.
292 */
293
Chris Wilsonf899fc62010-07-20 15:44:45 -0700294 return intel_ddc_get_modes(connector,
295 &dev_priv->gmbus[intel_hdmi->ddc_bus].adapter);
Eric Anholt7d573822009-01-02 13:33:00 -0800296}
297
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000298static bool
299intel_hdmi_detect_audio(struct drm_connector *connector)
300{
301 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
302 struct drm_i915_private *dev_priv = connector->dev->dev_private;
303 struct edid *edid;
304 bool has_audio = false;
305
306 edid = drm_get_edid(connector,
307 &dev_priv->gmbus[intel_hdmi->ddc_bus].adapter);
308 if (edid) {
309 if (edid->input & DRM_EDID_INPUT_DIGITAL)
310 has_audio = drm_detect_monitor_audio(edid);
311
312 connector->display_info.raw_edid = NULL;
313 kfree(edid);
314 }
315
316 return has_audio;
317}
318
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100319static int
320intel_hdmi_set_property(struct drm_connector *connector,
321 struct drm_property *property,
322 uint64_t val)
323{
324 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000325 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100326 int ret;
327
328 ret = drm_connector_property_set_value(connector, property, val);
329 if (ret)
330 return ret;
331
Chris Wilson3f43c482011-05-12 22:17:24 +0100332 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000333 int i = val;
334 bool has_audio;
335
336 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100337 return 0;
338
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000339 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100340
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000341 if (i == 0)
342 has_audio = intel_hdmi_detect_audio(connector);
343 else
344 has_audio = i > 0;
345
346 if (has_audio == intel_hdmi->has_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100347 return 0;
348
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000349 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100350 goto done;
351 }
352
Chris Wilsone953fd72011-02-21 22:23:52 +0000353 if (property == dev_priv->broadcast_rgb_property) {
354 if (val == !!intel_hdmi->color_range)
355 return 0;
356
357 intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
358 goto done;
359 }
360
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100361 return -EINVAL;
362
363done:
364 if (intel_hdmi->base.base.crtc) {
365 struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
366 drm_crtc_helper_set_mode(crtc, &crtc->mode,
367 crtc->x, crtc->y,
368 crtc->fb);
369 }
370
371 return 0;
372}
373
Eric Anholt7d573822009-01-02 13:33:00 -0800374static void intel_hdmi_destroy(struct drm_connector *connector)
375{
Eric Anholt7d573822009-01-02 13:33:00 -0800376 drm_sysfs_connector_remove(connector);
377 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800378 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -0800379}
380
381static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
382 .dpms = intel_hdmi_dpms,
383 .mode_fixup = intel_hdmi_mode_fixup,
384 .prepare = intel_encoder_prepare,
385 .mode_set = intel_hdmi_mode_set,
386 .commit = intel_encoder_commit,
387};
388
389static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -0700390 .dpms = drm_helper_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -0800391 .detect = intel_hdmi_detect,
392 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100393 .set_property = intel_hdmi_set_property,
Eric Anholt7d573822009-01-02 13:33:00 -0800394 .destroy = intel_hdmi_destroy,
395};
396
397static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
398 .get_modes = intel_hdmi_get_modes,
399 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100400 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -0800401};
402
Eric Anholt7d573822009-01-02 13:33:00 -0800403static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100404 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -0800405};
406
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100407static void
408intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
409{
Chris Wilson3f43c482011-05-12 22:17:24 +0100410 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000411 intel_attach_broadcast_rgb_property(connector);
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100412}
413
Eric Anholt7d573822009-01-02 13:33:00 -0800414void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
415{
416 struct drm_i915_private *dev_priv = dev->dev_private;
417 struct drm_connector *connector;
Eric Anholt21d40d32010-03-25 11:11:14 -0700418 struct intel_encoder *intel_encoder;
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800419 struct intel_connector *intel_connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100420 struct intel_hdmi *intel_hdmi;
Eric Anholt7d573822009-01-02 13:33:00 -0800421
Chris Wilsonea5b2132010-08-04 13:50:23 +0100422 intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
423 if (!intel_hdmi)
Eric Anholt7d573822009-01-02 13:33:00 -0800424 return;
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800425
426 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
427 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100428 kfree(intel_hdmi);
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800429 return;
430 }
431
Chris Wilsonea5b2132010-08-04 13:50:23 +0100432 intel_encoder = &intel_hdmi->base;
Chris Wilson373a3cf2010-09-15 12:03:59 +0100433 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
434 DRM_MODE_ENCODER_TMDS);
435
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800436 connector = &intel_connector->base;
Eric Anholt7d573822009-01-02 13:33:00 -0800437 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -0400438 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -0800439 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
440
Eric Anholt21d40d32010-03-25 11:11:14 -0700441 intel_encoder->type = INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -0800442
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000443 connector->polled = DRM_CONNECTOR_POLL_HPD;
Eric Anholt7d573822009-01-02 13:33:00 -0800444 connector->interlace_allowed = 0;
445 connector->doublescan_allowed = 0;
Eric Anholt21d40d32010-03-25 11:11:14 -0700446 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Eric Anholt7d573822009-01-02 13:33:00 -0800447
448 /* Set up the DDC bus. */
Ma Lingf8aed702009-08-24 13:50:24 +0800449 if (sdvox_reg == SDVOB) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700450 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700451 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800452 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
Ma Lingf8aed702009-08-24 13:50:24 +0800453 } else if (sdvox_reg == SDVOC) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700454 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700455 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800456 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
Ma Lingf8aed702009-08-24 13:50:24 +0800457 } else if (sdvox_reg == HDMIB) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700458 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700459 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800460 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
Ma Lingf8aed702009-08-24 13:50:24 +0800461 } else if (sdvox_reg == HDMIC) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700462 intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700463 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800464 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
Ma Lingf8aed702009-08-24 13:50:24 +0800465 } else if (sdvox_reg == HDMID) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700466 intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700467 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800468 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
Ma Lingf8aed702009-08-24 13:50:24 +0800469 }
Eric Anholt7d573822009-01-02 13:33:00 -0800470
Chris Wilsonea5b2132010-08-04 13:50:23 +0100471 intel_hdmi->sdvox_reg = sdvox_reg;
Eric Anholt7d573822009-01-02 13:33:00 -0800472
Chris Wilson4ef69c72010-09-09 15:14:28 +0100473 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
Eric Anholt7d573822009-01-02 13:33:00 -0800474
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100475 intel_hdmi_add_properties(intel_hdmi, connector);
476
Chris Wilsondf0e9242010-09-09 16:20:55 +0100477 intel_connector_attach_encoder(intel_connector, intel_encoder);
Eric Anholt7d573822009-01-02 13:33:00 -0800478 drm_sysfs_connector_add(connector);
479
480 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
481 * 0xd. Failure to do so will result in spurious interrupts being
482 * generated on the port when a cable is not attached.
483 */
484 if (IS_G4X(dev) && !IS_GM45(dev)) {
485 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
486 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
487 }
Eric Anholt7d573822009-01-02 13:33:00 -0800488}