blob: 6443d9ea6c11053a690dca7092606b70a59f59f1 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "drmP.h"
31#include "drm.h"
32#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "radeon_reg.h"
34#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "r100d.h"
Jerome Glissed4550902009-10-01 10:12:06 +020037#include "rs100d.h"
38#include "rv200d.h"
39#include "rv250d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100040
Ben Hutchings70967ab2009-08-29 14:53:51 +010041#include <linux/firmware.h>
42#include <linux/platform_device.h>
43
Dave Airlie551ebd82009-09-01 15:25:57 +100044#include "r100_reg_safe.h"
45#include "rn50_reg_safe.h"
46
Ben Hutchings70967ab2009-08-29 14:53:51 +010047/* Firmware Names */
48#define FIRMWARE_R100 "radeon/R100_cp.bin"
49#define FIRMWARE_R200 "radeon/R200_cp.bin"
50#define FIRMWARE_R300 "radeon/R300_cp.bin"
51#define FIRMWARE_R420 "radeon/R420_cp.bin"
52#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
53#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
54#define FIRMWARE_R520 "radeon/R520_cp.bin"
55
56MODULE_FIRMWARE(FIRMWARE_R100);
57MODULE_FIRMWARE(FIRMWARE_R200);
58MODULE_FIRMWARE(FIRMWARE_R300);
59MODULE_FIRMWARE(FIRMWARE_R420);
60MODULE_FIRMWARE(FIRMWARE_RS690);
61MODULE_FIRMWARE(FIRMWARE_RS600);
62MODULE_FIRMWARE(FIRMWARE_R520);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063
Dave Airlie551ebd82009-09-01 15:25:57 +100064#include "r100_track.h"
65
Jerome Glisse771fe6b2009-06-05 14:42:42 +020066/* This files gather functions specifics to:
67 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
Jerome Glisse771fe6b2009-06-05 14:42:42 +020068 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020069
Alex Deuchera48b9b42010-04-22 14:03:55 -040070void r100_get_power_state(struct radeon_device *rdev,
71 enum radeon_pm_action action)
72{
73 int i;
74 rdev->pm.can_upclock = true;
75 rdev->pm.can_downclock = true;
76
77 switch (action) {
78 case PM_ACTION_MINIMUM:
79 rdev->pm.requested_power_state_index = 0;
80 rdev->pm.can_downclock = false;
81 break;
82 case PM_ACTION_DOWNCLOCK:
83 if (rdev->pm.current_power_state_index == 0) {
84 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
85 rdev->pm.can_downclock = false;
86 } else {
87 if (rdev->pm.active_crtc_count > 1) {
88 for (i = 0; i < rdev->pm.num_power_states; i++) {
89 if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
90 continue;
91 else if (i >= rdev->pm.current_power_state_index) {
92 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
93 break;
94 } else {
95 rdev->pm.requested_power_state_index = i;
96 break;
97 }
98 }
99 } else
100 rdev->pm.requested_power_state_index =
101 rdev->pm.current_power_state_index - 1;
102 }
103 break;
104 case PM_ACTION_UPCLOCK:
105 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
106 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
107 rdev->pm.can_upclock = false;
108 } else {
109 if (rdev->pm.active_crtc_count > 1) {
110 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
111 if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
112 continue;
113 else if (i <= rdev->pm.current_power_state_index) {
114 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
115 break;
116 } else {
117 rdev->pm.requested_power_state_index = i;
118 break;
119 }
120 }
121 } else
122 rdev->pm.requested_power_state_index =
123 rdev->pm.current_power_state_index + 1;
124 }
125 break;
Alex Deucher58e21df2010-03-22 13:31:08 -0400126 case PM_ACTION_DEFAULT:
127 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
128 rdev->pm.can_upclock = false;
129 break;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400130 case PM_ACTION_NONE:
131 default:
132 DRM_ERROR("Requested mode for not defined action\n");
133 return;
134 }
135 /* only one clock mode per power state */
136 rdev->pm.requested_clock_mode_index = 0;
137
138 DRM_INFO("Requested: e: %d m: %d p: %d\n",
139 rdev->pm.power_state[rdev->pm.requested_power_state_index].
140 clock_info[rdev->pm.requested_clock_mode_index].sclk,
141 rdev->pm.power_state[rdev->pm.requested_power_state_index].
142 clock_info[rdev->pm.requested_clock_mode_index].mclk,
143 rdev->pm.power_state[rdev->pm.requested_power_state_index].
Alex Deucher79daedc2010-04-22 14:25:19 -0400144 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400145}
146
Alex Deucherbae6b562010-04-22 13:38:05 -0400147void r100_set_power_state(struct radeon_device *rdev)
148{
Alex Deuchera48b9b42010-04-22 14:03:55 -0400149 u32 sclk, mclk;
150
151 if (rdev->pm.current_power_state_index == rdev->pm.requested_power_state_index)
Alex Deucherbae6b562010-04-22 13:38:05 -0400152 return;
153
Alex Deuchera48b9b42010-04-22 14:03:55 -0400154 if (radeon_gui_idle(rdev)) {
Alex Deucherbae6b562010-04-22 13:38:05 -0400155
Alex Deuchera48b9b42010-04-22 14:03:55 -0400156 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
157 clock_info[rdev->pm.requested_clock_mode_index].sclk;
158 if (sclk > rdev->clock.default_sclk)
159 sclk = rdev->clock.default_sclk;
Alex Deucherbae6b562010-04-22 13:38:05 -0400160
Alex Deuchera48b9b42010-04-22 14:03:55 -0400161 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
162 clock_info[rdev->pm.requested_clock_mode_index].mclk;
163 if (mclk > rdev->clock.default_mclk)
164 mclk = rdev->clock.default_mclk;
165 /* don't change the mclk with multiple crtcs */
166 if (rdev->pm.active_crtc_count > 1)
167 mclk = rdev->clock.default_mclk;
Alex Deucherbae6b562010-04-22 13:38:05 -0400168
Alex Deuchera48b9b42010-04-22 14:03:55 -0400169 /* set pcie lanes */
170 /* TODO */
171
172 /* set voltage */
173 /* TODO */
174
175 /* set engine clock */
176 if (sclk != rdev->pm.current_sclk) {
177 radeon_sync_with_vblank(rdev);
178 radeon_pm_debug_check_in_vbl(rdev, false);
179 radeon_set_engine_clock(rdev, sclk);
180 radeon_pm_debug_check_in_vbl(rdev, true);
181 rdev->pm.current_sclk = sclk;
182 DRM_INFO("Setting: e: %d\n", sclk);
183 }
Alex Deucherbae6b562010-04-22 13:38:05 -0400184
185#if 0
Alex Deuchera48b9b42010-04-22 14:03:55 -0400186 /* set memory clock */
187 if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
188 radeon_sync_with_vblank(rdev);
189 radeon_pm_debug_check_in_vbl(rdev, false);
190 radeon_set_memory_clock(rdev, mclk);
191 radeon_pm_debug_check_in_vbl(rdev, true);
192 rdev->pm.current_mclk = mclk;
193 DRM_INFO("Setting: m: %d\n", mclk);
194 }
Alex Deucherbae6b562010-04-22 13:38:05 -0400195#endif
196
Alex Deuchera48b9b42010-04-22 14:03:55 -0400197 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
198 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
199 } else
200 DRM_INFO("GUI not idle!!!\n");
Alex Deucherbae6b562010-04-22 13:38:05 -0400201}
202
Alex Deucherdef9ba92010-04-22 12:39:58 -0400203bool r100_gui_idle(struct radeon_device *rdev)
204{
205 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
206 return false;
207 else
208 return true;
209}
210
Alex Deucher05a05c52009-12-04 14:53:41 -0500211/* hpd for digital panel detect/disconnect */
212bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
213{
214 bool connected = false;
215
216 switch (hpd) {
217 case RADEON_HPD_1:
218 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
219 connected = true;
220 break;
221 case RADEON_HPD_2:
222 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
223 connected = true;
224 break;
225 default:
226 break;
227 }
228 return connected;
229}
230
231void r100_hpd_set_polarity(struct radeon_device *rdev,
232 enum radeon_hpd_id hpd)
233{
234 u32 tmp;
235 bool connected = r100_hpd_sense(rdev, hpd);
236
237 switch (hpd) {
238 case RADEON_HPD_1:
239 tmp = RREG32(RADEON_FP_GEN_CNTL);
240 if (connected)
241 tmp &= ~RADEON_FP_DETECT_INT_POL;
242 else
243 tmp |= RADEON_FP_DETECT_INT_POL;
244 WREG32(RADEON_FP_GEN_CNTL, tmp);
245 break;
246 case RADEON_HPD_2:
247 tmp = RREG32(RADEON_FP2_GEN_CNTL);
248 if (connected)
249 tmp &= ~RADEON_FP2_DETECT_INT_POL;
250 else
251 tmp |= RADEON_FP2_DETECT_INT_POL;
252 WREG32(RADEON_FP2_GEN_CNTL, tmp);
253 break;
254 default:
255 break;
256 }
257}
258
259void r100_hpd_init(struct radeon_device *rdev)
260{
261 struct drm_device *dev = rdev->ddev;
262 struct drm_connector *connector;
263
264 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
265 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
266 switch (radeon_connector->hpd.hpd) {
267 case RADEON_HPD_1:
268 rdev->irq.hpd[0] = true;
269 break;
270 case RADEON_HPD_2:
271 rdev->irq.hpd[1] = true;
272 break;
273 default:
274 break;
275 }
276 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100277 if (rdev->irq.installed)
278 r100_irq_set(rdev);
Alex Deucher05a05c52009-12-04 14:53:41 -0500279}
280
281void r100_hpd_fini(struct radeon_device *rdev)
282{
283 struct drm_device *dev = rdev->ddev;
284 struct drm_connector *connector;
285
286 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
287 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
288 switch (radeon_connector->hpd.hpd) {
289 case RADEON_HPD_1:
290 rdev->irq.hpd[0] = false;
291 break;
292 case RADEON_HPD_2:
293 rdev->irq.hpd[1] = false;
294 break;
295 default:
296 break;
297 }
298 }
299}
300
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301/*
302 * PCI GART
303 */
304void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
305{
306 /* TODO: can we do somethings here ? */
307 /* It seems hw only cache one entry so we should discard this
308 * entry otherwise if first GPU GART read hit this entry it
309 * could end up in wrong address. */
310}
311
Jerome Glisse4aac0472009-09-14 18:29:49 +0200312int r100_pci_gart_init(struct radeon_device *rdev)
313{
314 int r;
315
316 if (rdev->gart.table.ram.ptr) {
317 WARN(1, "R100 PCI GART already initialized.\n");
318 return 0;
319 }
320 /* Initialize common gart structure */
321 r = radeon_gart_init(rdev);
322 if (r)
323 return r;
324 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
325 rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
326 rdev->asic->gart_set_page = &r100_pci_gart_set_page;
327 return radeon_gart_table_ram_alloc(rdev);
328}
329
Dave Airlie17e15b02009-11-05 15:36:53 +1000330/* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
331void r100_enable_bm(struct radeon_device *rdev)
332{
333 uint32_t tmp;
334 /* Enable bus mastering */
335 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
336 WREG32(RADEON_BUS_CNTL, tmp);
337}
338
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200339int r100_pci_gart_enable(struct radeon_device *rdev)
340{
341 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342
Dave Airlie82568562010-02-05 16:00:07 +1000343 radeon_gart_restore(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344 /* discard memory request outside of configured range */
345 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
346 WREG32(RADEON_AIC_CNTL, tmp);
347 /* set address range for PCI address translate */
Jerome Glissed594e462010-02-17 21:54:29 +0000348 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
349 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350 /* set PCI GART page-table base address */
351 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
352 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
353 WREG32(RADEON_AIC_CNTL, tmp);
354 r100_pci_gart_tlb_flush(rdev);
355 rdev->gart.ready = true;
356 return 0;
357}
358
359void r100_pci_gart_disable(struct radeon_device *rdev)
360{
361 uint32_t tmp;
362
363 /* discard memory request outside of configured range */
364 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
365 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
366 WREG32(RADEON_AIC_LO_ADDR, 0);
367 WREG32(RADEON_AIC_HI_ADDR, 0);
368}
369
370int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
371{
372 if (i < 0 || i > rdev->gart.num_gpu_pages) {
373 return -EINVAL;
374 }
Dave Airlieed10f952009-06-29 18:29:11 +1000375 rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 return 0;
377}
378
Jerome Glisse4aac0472009-09-14 18:29:49 +0200379void r100_pci_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380{
Jerome Glissef9274562010-03-17 14:44:29 +0000381 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200382 r100_pci_gart_disable(rdev);
383 radeon_gart_table_ram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200384}
385
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200386int r100_irq_set(struct radeon_device *rdev)
387{
388 uint32_t tmp = 0;
389
Jerome Glisse003e69f2010-01-07 15:39:14 +0100390 if (!rdev->irq.installed) {
391 WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
392 WREG32(R_000040_GEN_INT_CNTL, 0);
393 return -EINVAL;
394 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200395 if (rdev->irq.sw_int) {
396 tmp |= RADEON_SW_INT_ENABLE;
397 }
Alex Deucher2031f772010-04-22 12:52:11 -0400398 if (rdev->irq.gui_idle) {
399 tmp |= RADEON_GUI_IDLE_MASK;
400 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200401 if (rdev->irq.crtc_vblank_int[0]) {
402 tmp |= RADEON_CRTC_VBLANK_MASK;
403 }
404 if (rdev->irq.crtc_vblank_int[1]) {
405 tmp |= RADEON_CRTC2_VBLANK_MASK;
406 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500407 if (rdev->irq.hpd[0]) {
408 tmp |= RADEON_FP_DETECT_MASK;
409 }
410 if (rdev->irq.hpd[1]) {
411 tmp |= RADEON_FP2_DETECT_MASK;
412 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200413 WREG32(RADEON_GEN_INT_CNTL, tmp);
414 return 0;
415}
416
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200417void r100_irq_disable(struct radeon_device *rdev)
418{
419 u32 tmp;
420
421 WREG32(R_000040_GEN_INT_CNTL, 0);
422 /* Wait and acknowledge irq */
423 mdelay(1);
424 tmp = RREG32(R_000044_GEN_INT_STATUS);
425 WREG32(R_000044_GEN_INT_STATUS, tmp);
426}
427
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200428static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
429{
430 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
Alex Deucher05a05c52009-12-04 14:53:41 -0500431 uint32_t irq_mask = RADEON_SW_INT_TEST |
432 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
433 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200434
Alex Deucher2031f772010-04-22 12:52:11 -0400435 /* the interrupt works, but the status bit is permanently asserted */
436 if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
437 if (!rdev->irq.gui_idle_acked)
438 irq_mask |= RADEON_GUI_IDLE_STAT;
439 }
440
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200441 if (irqs) {
442 WREG32(RADEON_GEN_INT_STATUS, irqs);
443 }
444 return irqs & irq_mask;
445}
446
447int r100_irq_process(struct radeon_device *rdev)
448{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400449 uint32_t status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500450 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200451
Alex Deucher2031f772010-04-22 12:52:11 -0400452 /* reset gui idle ack. the status bit is broken */
453 rdev->irq.gui_idle_acked = false;
454
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200455 status = r100_irq_ack(rdev);
456 if (!status) {
457 return IRQ_NONE;
458 }
Jerome Glissea513c182009-09-09 22:23:07 +0200459 if (rdev->shutdown) {
460 return IRQ_NONE;
461 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200462 while (status) {
463 /* SW interrupt */
464 if (status & RADEON_SW_INT_TEST) {
465 radeon_fence_process(rdev);
466 }
Alex Deucher2031f772010-04-22 12:52:11 -0400467 /* gui idle interrupt */
468 if (status & RADEON_GUI_IDLE_STAT) {
469 rdev->irq.gui_idle_acked = true;
470 rdev->pm.gui_idle = true;
471 wake_up(&rdev->irq.idle_queue);
472 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200473 /* Vertical blank interrupts */
474 if (status & RADEON_CRTC_VBLANK_STAT) {
475 drm_handle_vblank(rdev->ddev, 0);
Rafał Miłecki839461d2010-03-02 22:06:51 +0100476 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100477 wake_up(&rdev->irq.vblank_queue);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200478 }
479 if (status & RADEON_CRTC2_VBLANK_STAT) {
480 drm_handle_vblank(rdev->ddev, 1);
Rafał Miłecki839461d2010-03-02 22:06:51 +0100481 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100482 wake_up(&rdev->irq.vblank_queue);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200483 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500484 if (status & RADEON_FP_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500485 queue_hotplug = true;
486 DRM_DEBUG("HPD1\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500487 }
488 if (status & RADEON_FP2_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500489 queue_hotplug = true;
490 DRM_DEBUG("HPD2\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500491 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200492 status = r100_irq_ack(rdev);
493 }
Alex Deucher2031f772010-04-22 12:52:11 -0400494 /* reset gui idle ack. the status bit is broken */
495 rdev->irq.gui_idle_acked = false;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500496 if (queue_hotplug)
497 queue_work(rdev->wq, &rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400498 if (rdev->msi_enabled) {
499 switch (rdev->family) {
500 case CHIP_RS400:
501 case CHIP_RS480:
502 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
503 WREG32(RADEON_AIC_CNTL, msi_rearm);
504 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
505 break;
506 default:
507 msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
508 WREG32(RADEON_MSI_REARM_EN, msi_rearm);
509 WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
510 break;
511 }
512 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200513 return IRQ_HANDLED;
514}
515
516u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
517{
518 if (crtc == 0)
519 return RREG32(RADEON_CRTC_CRNT_FRAME);
520 else
521 return RREG32(RADEON_CRTC2_CRNT_FRAME);
522}
523
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200524/* Who ever call radeon_fence_emit should call ring_lock and ask
525 * for enough space (today caller are ib schedule and buffer move) */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526void r100_fence_ring_emit(struct radeon_device *rdev,
527 struct radeon_fence *fence)
528{
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200529 /* We have to make sure that caches are flushed before
530 * CPU might read something from VRAM. */
531 radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
532 radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
533 radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
534 radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535 /* Wait until IDLE & CLEAN */
Alex Deucher4612dc92010-02-05 01:58:28 -0500536 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
537 radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
Jerome Glissecafe6602010-01-07 12:39:21 +0100538 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
539 radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
540 RADEON_HDP_READ_BUFFER_INVALIDATE);
541 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
542 radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543 /* Emit fence sequence & fire IRQ */
544 radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
545 radeon_ring_write(rdev, fence->seq);
546 radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
547 radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
548}
549
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200550int r100_wb_init(struct radeon_device *rdev)
551{
552 int r;
553
554 if (rdev->wb.wb_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100555 r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
556 RADEON_GEM_DOMAIN_GTT,
557 &rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200558 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100559 dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200560 return r;
561 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100562 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
563 if (unlikely(r != 0))
564 return r;
565 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
566 &rdev->wb.gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100568 dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
569 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200570 return r;
571 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100572 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
573 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100575 dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576 return r;
577 }
578 }
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200579 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
580 WREG32(R_00070C_CP_RB_RPTR_ADDR,
581 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
582 WREG32(R_000770_SCRATCH_UMSK, 0xff);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 return 0;
584}
585
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200586void r100_wb_disable(struct radeon_device *rdev)
587{
588 WREG32(R_000770_SCRATCH_UMSK, 0);
589}
590
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200591void r100_wb_fini(struct radeon_device *rdev)
592{
Jerome Glisse4c788672009-11-20 14:29:23 +0100593 int r;
594
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200595 r100_wb_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596 if (rdev->wb.wb_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100597 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
598 if (unlikely(r != 0)) {
599 dev_err(rdev->dev, "(%d) can't finish WB\n", r);
600 return;
601 }
602 radeon_bo_kunmap(rdev->wb.wb_obj);
603 radeon_bo_unpin(rdev->wb.wb_obj);
604 radeon_bo_unreserve(rdev->wb.wb_obj);
605 radeon_bo_unref(&rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200606 rdev->wb.wb = NULL;
607 rdev->wb.wb_obj = NULL;
608 }
609}
610
611int r100_copy_blit(struct radeon_device *rdev,
612 uint64_t src_offset,
613 uint64_t dst_offset,
614 unsigned num_pages,
615 struct radeon_fence *fence)
616{
617 uint32_t cur_pages;
618 uint32_t stride_bytes = PAGE_SIZE;
619 uint32_t pitch;
620 uint32_t stride_pixels;
621 unsigned ndw;
622 int num_loops;
623 int r = 0;
624
625 /* radeon limited to 16k stride */
626 stride_bytes &= 0x3fff;
627 /* radeon pitch is /64 */
628 pitch = stride_bytes / 64;
629 stride_pixels = stride_bytes / 4;
630 num_loops = DIV_ROUND_UP(num_pages, 8191);
631
632 /* Ask for enough room for blit + flush + fence */
633 ndw = 64 + (10 * num_loops);
634 r = radeon_ring_lock(rdev, ndw);
635 if (r) {
636 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
637 return -EINVAL;
638 }
639 while (num_pages > 0) {
640 cur_pages = num_pages;
641 if (cur_pages > 8191) {
642 cur_pages = 8191;
643 }
644 num_pages -= cur_pages;
645
646 /* pages are in Y direction - height
647 page width in X direction - width */
648 radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
649 radeon_ring_write(rdev,
650 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
651 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
652 RADEON_GMC_SRC_CLIPPING |
653 RADEON_GMC_DST_CLIPPING |
654 RADEON_GMC_BRUSH_NONE |
655 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
656 RADEON_GMC_SRC_DATATYPE_COLOR |
657 RADEON_ROP3_S |
658 RADEON_DP_SRC_SOURCE_MEMORY |
659 RADEON_GMC_CLR_CMP_CNTL_DIS |
660 RADEON_GMC_WR_MSK_DIS);
661 radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
662 radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
663 radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
664 radeon_ring_write(rdev, 0);
665 radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
666 radeon_ring_write(rdev, num_pages);
667 radeon_ring_write(rdev, num_pages);
668 radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
669 }
670 radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
671 radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
672 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
673 radeon_ring_write(rdev,
674 RADEON_WAIT_2D_IDLECLEAN |
675 RADEON_WAIT_HOST_IDLECLEAN |
676 RADEON_WAIT_DMA_GUI_IDLE);
677 if (fence) {
678 r = radeon_fence_emit(rdev, fence);
679 }
680 radeon_ring_unlock_commit(rdev);
681 return r;
682}
683
Jerome Glisse45600232009-09-09 22:23:45 +0200684static int r100_cp_wait_for_idle(struct radeon_device *rdev)
685{
686 unsigned i;
687 u32 tmp;
688
689 for (i = 0; i < rdev->usec_timeout; i++) {
690 tmp = RREG32(R_000E40_RBBM_STATUS);
691 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
692 return 0;
693 }
694 udelay(1);
695 }
696 return -1;
697}
698
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200699void r100_ring_start(struct radeon_device *rdev)
700{
701 int r;
702
703 r = radeon_ring_lock(rdev, 2);
704 if (r) {
705 return;
706 }
707 radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
708 radeon_ring_write(rdev,
709 RADEON_ISYNC_ANY2D_IDLE3D |
710 RADEON_ISYNC_ANY3D_IDLE2D |
711 RADEON_ISYNC_WAIT_IDLEGUI |
712 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
713 radeon_ring_unlock_commit(rdev);
714}
715
Ben Hutchings70967ab2009-08-29 14:53:51 +0100716
717/* Load the microcode for the CP */
718static int r100_cp_init_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200719{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100720 struct platform_device *pdev;
721 const char *fw_name = NULL;
722 int err;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200723
Ben Hutchings70967ab2009-08-29 14:53:51 +0100724 DRM_DEBUG("\n");
725
726 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
727 err = IS_ERR(pdev);
728 if (err) {
729 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
730 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200731 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200732 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
733 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
734 (rdev->family == CHIP_RS200)) {
735 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100736 fw_name = FIRMWARE_R100;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200737 } else if ((rdev->family == CHIP_R200) ||
738 (rdev->family == CHIP_RV250) ||
739 (rdev->family == CHIP_RV280) ||
740 (rdev->family == CHIP_RS300)) {
741 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100742 fw_name = FIRMWARE_R200;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200743 } else if ((rdev->family == CHIP_R300) ||
744 (rdev->family == CHIP_R350) ||
745 (rdev->family == CHIP_RV350) ||
746 (rdev->family == CHIP_RV380) ||
747 (rdev->family == CHIP_RS400) ||
748 (rdev->family == CHIP_RS480)) {
749 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100750 fw_name = FIRMWARE_R300;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200751 } else if ((rdev->family == CHIP_R420) ||
752 (rdev->family == CHIP_R423) ||
753 (rdev->family == CHIP_RV410)) {
754 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100755 fw_name = FIRMWARE_R420;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200756 } else if ((rdev->family == CHIP_RS690) ||
757 (rdev->family == CHIP_RS740)) {
758 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100759 fw_name = FIRMWARE_RS690;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200760 } else if (rdev->family == CHIP_RS600) {
761 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100762 fw_name = FIRMWARE_RS600;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763 } else if ((rdev->family == CHIP_RV515) ||
764 (rdev->family == CHIP_R520) ||
765 (rdev->family == CHIP_RV530) ||
766 (rdev->family == CHIP_R580) ||
767 (rdev->family == CHIP_RV560) ||
768 (rdev->family == CHIP_RV570)) {
769 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100770 fw_name = FIRMWARE_R520;
771 }
772
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000773 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
Ben Hutchings70967ab2009-08-29 14:53:51 +0100774 platform_device_unregister(pdev);
775 if (err) {
776 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
777 fw_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000778 } else if (rdev->me_fw->size % 8) {
Ben Hutchings70967ab2009-08-29 14:53:51 +0100779 printk(KERN_ERR
780 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000781 rdev->me_fw->size, fw_name);
Ben Hutchings70967ab2009-08-29 14:53:51 +0100782 err = -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000783 release_firmware(rdev->me_fw);
784 rdev->me_fw = NULL;
Ben Hutchings70967ab2009-08-29 14:53:51 +0100785 }
786 return err;
787}
Jerome Glissed4550902009-10-01 10:12:06 +0200788
Ben Hutchings70967ab2009-08-29 14:53:51 +0100789static void r100_cp_load_microcode(struct radeon_device *rdev)
790{
791 const __be32 *fw_data;
792 int i, size;
793
794 if (r100_gui_wait_for_idle(rdev)) {
795 printk(KERN_WARNING "Failed to wait GUI idle while "
796 "programming pipes. Bad things might happen.\n");
797 }
798
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000799 if (rdev->me_fw) {
800 size = rdev->me_fw->size / 4;
801 fw_data = (const __be32 *)&rdev->me_fw->data[0];
Ben Hutchings70967ab2009-08-29 14:53:51 +0100802 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
803 for (i = 0; i < size; i += 2) {
804 WREG32(RADEON_CP_ME_RAM_DATAH,
805 be32_to_cpup(&fw_data[i]));
806 WREG32(RADEON_CP_ME_RAM_DATAL,
807 be32_to_cpup(&fw_data[i + 1]));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200808 }
809 }
810}
811
812int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
813{
814 unsigned rb_bufsz;
815 unsigned rb_blksz;
816 unsigned max_fetch;
817 unsigned pre_write_timer;
818 unsigned pre_write_limit;
819 unsigned indirect2_start;
820 unsigned indirect1_start;
821 uint32_t tmp;
822 int r;
823
824 if (r100_debugfs_cp_init(rdev)) {
825 DRM_ERROR("Failed to register debugfs file for CP !\n");
826 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000827 if (!rdev->me_fw) {
Ben Hutchings70967ab2009-08-29 14:53:51 +0100828 r = r100_cp_init_microcode(rdev);
829 if (r) {
830 DRM_ERROR("Failed to load firmware!\n");
831 return r;
832 }
833 }
834
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200835 /* Align ring size */
836 rb_bufsz = drm_order(ring_size / 8);
837 ring_size = (1 << (rb_bufsz + 1)) * 4;
838 r100_cp_load_microcode(rdev);
839 r = radeon_ring_init(rdev, ring_size);
840 if (r) {
841 return r;
842 }
843 /* Each time the cp read 1024 bytes (16 dword/quadword) update
844 * the rptr copy in system ram */
845 rb_blksz = 9;
846 /* cp will read 128bytes at a time (4 dwords) */
847 max_fetch = 1;
848 rdev->cp.align_mask = 16 - 1;
849 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
850 pre_write_timer = 64;
851 /* Force CP_RB_WPTR write if written more than one time before the
852 * delay expire
853 */
854 pre_write_limit = 0;
855 /* Setup the cp cache like this (cache size is 96 dwords) :
856 * RING 0 to 15
857 * INDIRECT1 16 to 79
858 * INDIRECT2 80 to 95
859 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
860 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
861 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
862 * Idea being that most of the gpu cmd will be through indirect1 buffer
863 * so it gets the bigger cache.
864 */
865 indirect2_start = 80;
866 indirect1_start = 16;
867 /* cp setup */
868 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
Alex Deucherd6f28932009-11-02 16:01:27 -0500869 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200870 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
871 REG_SET(RADEON_MAX_FETCH, max_fetch) |
872 RADEON_RB_NO_UPDATE);
Alex Deucherd6f28932009-11-02 16:01:27 -0500873#ifdef __BIG_ENDIAN
874 tmp |= RADEON_BUF_SWAP_32BIT;
875#endif
876 WREG32(RADEON_CP_RB_CNTL, tmp);
877
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878 /* Set ring address */
879 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
880 WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
881 /* Force read & write ptr to 0 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
883 WREG32(RADEON_CP_RB_RPTR_WR, 0);
884 WREG32(RADEON_CP_RB_WPTR, 0);
885 WREG32(RADEON_CP_RB_CNTL, tmp);
886 udelay(10);
887 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
888 rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
Dave Airlie9e5786b2010-03-31 13:38:56 +1000889 /* protect against crazy HW on resume */
890 rdev->cp.wptr &= rdev->cp.ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200891 /* Set cp mode to bus mastering & enable cp*/
892 WREG32(RADEON_CP_CSQ_MODE,
893 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
894 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
895 WREG32(0x718, 0);
896 WREG32(0x744, 0x00004D4D);
897 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
898 radeon_ring_start(rdev);
899 r = radeon_ring_test(rdev);
900 if (r) {
901 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
902 return r;
903 }
904 rdev->cp.ready = true;
905 return 0;
906}
907
908void r100_cp_fini(struct radeon_device *rdev)
909{
Jerome Glisse45600232009-09-09 22:23:45 +0200910 if (r100_cp_wait_for_idle(rdev)) {
911 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
912 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200913 /* Disable ring */
Jerome Glissea18d7ea2009-09-09 22:23:27 +0200914 r100_cp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915 radeon_ring_fini(rdev);
916 DRM_INFO("radeon: cp finalized\n");
917}
918
919void r100_cp_disable(struct radeon_device *rdev)
920{
921 /* Disable ring */
922 rdev->cp.ready = false;
923 WREG32(RADEON_CP_CSQ_MODE, 0);
924 WREG32(RADEON_CP_CSQ_CNTL, 0);
925 if (r100_gui_wait_for_idle(rdev)) {
926 printk(KERN_WARNING "Failed to wait GUI idle while "
927 "programming pipes. Bad things might happen.\n");
928 }
929}
930
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000931void r100_cp_commit(struct radeon_device *rdev)
932{
933 WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
934 (void)RREG32(RADEON_CP_RB_WPTR);
935}
936
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200937
938/*
939 * CS functions
940 */
941int r100_cs_parse_packet0(struct radeon_cs_parser *p,
942 struct radeon_cs_packet *pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +0200943 const unsigned *auth, unsigned n,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200944 radeon_packet0_check_t check)
945{
946 unsigned reg;
947 unsigned i, j, m;
948 unsigned idx;
949 int r;
950
951 idx = pkt->idx + 1;
952 reg = pkt->reg;
Jerome Glisse068a1172009-06-17 13:28:30 +0200953 /* Check that register fall into register range
954 * determined by the number of entry (n) in the
955 * safe register bitmap.
956 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200957 if (pkt->one_reg_wr) {
958 if ((reg >> 7) > n) {
959 return -EINVAL;
960 }
961 } else {
962 if (((reg + (pkt->count << 2)) >> 7) > n) {
963 return -EINVAL;
964 }
965 }
966 for (i = 0; i <= pkt->count; i++, idx++) {
967 j = (reg >> 7);
968 m = 1 << ((reg >> 2) & 31);
969 if (auth[j] & m) {
970 r = check(p, pkt, idx, reg);
971 if (r) {
972 return r;
973 }
974 }
975 if (pkt->one_reg_wr) {
976 if (!(auth[j] & m)) {
977 break;
978 }
979 } else {
980 reg += 4;
981 }
982 }
983 return 0;
984}
985
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200986void r100_cs_dump_packet(struct radeon_cs_parser *p,
987 struct radeon_cs_packet *pkt)
988{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200989 volatile uint32_t *ib;
990 unsigned i;
991 unsigned idx;
992
993 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200994 idx = pkt->idx;
995 for (i = 0; i <= (pkt->count + 1); i++, idx++) {
996 DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
997 }
998}
999
1000/**
1001 * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1002 * @parser: parser structure holding parsing context.
1003 * @pkt: where to store packet informations
1004 *
1005 * Assume that chunk_ib_index is properly set. Will return -EINVAL
1006 * if packet is bigger than remaining ib size. or if packets is unknown.
1007 **/
1008int r100_cs_packet_parse(struct radeon_cs_parser *p,
1009 struct radeon_cs_packet *pkt,
1010 unsigned idx)
1011{
1012 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
Roel Kluinfa992392009-08-03 14:20:32 +02001013 uint32_t header;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001014
1015 if (idx >= ib_chunk->length_dw) {
1016 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1017 idx, ib_chunk->length_dw);
1018 return -EINVAL;
1019 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001020 header = radeon_get_ib_value(p, idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001021 pkt->idx = idx;
1022 pkt->type = CP_PACKET_GET_TYPE(header);
1023 pkt->count = CP_PACKET_GET_COUNT(header);
1024 switch (pkt->type) {
1025 case PACKET_TYPE0:
1026 pkt->reg = CP_PACKET0_GET_REG(header);
1027 pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1028 break;
1029 case PACKET_TYPE3:
1030 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1031 break;
1032 case PACKET_TYPE2:
1033 pkt->count = -1;
1034 break;
1035 default:
1036 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1037 return -EINVAL;
1038 }
1039 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1040 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1041 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1042 return -EINVAL;
1043 }
1044 return 0;
1045}
1046
1047/**
Dave Airlie531369e2009-06-29 11:21:25 +10001048 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1049 * @parser: parser structure holding parsing context.
1050 *
1051 * Userspace sends a special sequence for VLINE waits.
1052 * PACKET0 - VLINE_START_END + value
1053 * PACKET0 - WAIT_UNTIL +_value
1054 * RELOC (P3) - crtc_id in reloc.
1055 *
1056 * This function parses this and relocates the VLINE START END
1057 * and WAIT UNTIL packets to the correct crtc.
1058 * It also detects a switched off crtc and nulls out the
1059 * wait in that case.
1060 */
1061int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1062{
Dave Airlie531369e2009-06-29 11:21:25 +10001063 struct drm_mode_object *obj;
1064 struct drm_crtc *crtc;
1065 struct radeon_crtc *radeon_crtc;
1066 struct radeon_cs_packet p3reloc, waitreloc;
1067 int crtc_id;
1068 int r;
1069 uint32_t header, h_idx, reg;
Dave Airlie513bcb42009-09-23 16:56:27 +10001070 volatile uint32_t *ib;
Dave Airlie531369e2009-06-29 11:21:25 +10001071
Dave Airlie513bcb42009-09-23 16:56:27 +10001072 ib = p->ib->ptr;
Dave Airlie531369e2009-06-29 11:21:25 +10001073
1074 /* parse the wait until */
1075 r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1076 if (r)
1077 return r;
1078
1079 /* check its a wait until and only 1 count */
1080 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1081 waitreloc.count != 0) {
1082 DRM_ERROR("vline wait had illegal wait until segment\n");
1083 r = -EINVAL;
1084 return r;
1085 }
1086
Dave Airlie513bcb42009-09-23 16:56:27 +10001087 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
Dave Airlie531369e2009-06-29 11:21:25 +10001088 DRM_ERROR("vline wait had illegal wait until\n");
1089 r = -EINVAL;
1090 return r;
1091 }
1092
1093 /* jump over the NOP */
Alex Deucher90ebd062009-09-25 16:39:24 -04001094 r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
Dave Airlie531369e2009-06-29 11:21:25 +10001095 if (r)
1096 return r;
1097
1098 h_idx = p->idx - 2;
Alex Deucher90ebd062009-09-25 16:39:24 -04001099 p->idx += waitreloc.count + 2;
1100 p->idx += p3reloc.count + 2;
Dave Airlie531369e2009-06-29 11:21:25 +10001101
Dave Airlie513bcb42009-09-23 16:56:27 +10001102 header = radeon_get_ib_value(p, h_idx);
1103 crtc_id = radeon_get_ib_value(p, h_idx + 5);
Dave Airlied4ac6a02009-10-08 11:32:49 +10001104 reg = CP_PACKET0_GET_REG(header);
Dave Airlie531369e2009-06-29 11:21:25 +10001105 mutex_lock(&p->rdev->ddev->mode_config.mutex);
1106 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1107 if (!obj) {
1108 DRM_ERROR("cannot find crtc %d\n", crtc_id);
1109 r = -EINVAL;
1110 goto out;
1111 }
1112 crtc = obj_to_crtc(obj);
1113 radeon_crtc = to_radeon_crtc(crtc);
1114 crtc_id = radeon_crtc->crtc_id;
1115
1116 if (!crtc->enabled) {
1117 /* if the CRTC isn't enabled - we need to nop out the wait until */
Dave Airlie513bcb42009-09-23 16:56:27 +10001118 ib[h_idx + 2] = PACKET2(0);
1119 ib[h_idx + 3] = PACKET2(0);
Dave Airlie531369e2009-06-29 11:21:25 +10001120 } else if (crtc_id == 1) {
1121 switch (reg) {
1122 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher90ebd062009-09-25 16:39:24 -04001123 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001124 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1125 break;
1126 case RADEON_CRTC_GUI_TRIG_VLINE:
Alex Deucher90ebd062009-09-25 16:39:24 -04001127 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001128 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1129 break;
1130 default:
1131 DRM_ERROR("unknown crtc reloc\n");
1132 r = -EINVAL;
1133 goto out;
1134 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001135 ib[h_idx] = header;
1136 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
Dave Airlie531369e2009-06-29 11:21:25 +10001137 }
1138out:
1139 mutex_unlock(&p->rdev->ddev->mode_config.mutex);
1140 return r;
1141}
1142
1143/**
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001144 * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1145 * @parser: parser structure holding parsing context.
1146 * @data: pointer to relocation data
1147 * @offset_start: starting offset
1148 * @offset_mask: offset mask (to align start offset on)
1149 * @reloc: reloc informations
1150 *
1151 * Check next packet is relocation packet3, do bo validation and compute
1152 * GPU offset using the provided start.
1153 **/
1154int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1155 struct radeon_cs_reloc **cs_reloc)
1156{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001157 struct radeon_cs_chunk *relocs_chunk;
1158 struct radeon_cs_packet p3reloc;
1159 unsigned idx;
1160 int r;
1161
1162 if (p->chunk_relocs_idx == -1) {
1163 DRM_ERROR("No relocation chunk !\n");
1164 return -EINVAL;
1165 }
1166 *cs_reloc = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001167 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1168 r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1169 if (r) {
1170 return r;
1171 }
1172 p->idx += p3reloc.count + 2;
1173 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1174 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1175 p3reloc.idx);
1176 r100_cs_dump_packet(p, &p3reloc);
1177 return -EINVAL;
1178 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001179 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001180 if (idx >= relocs_chunk->length_dw) {
1181 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1182 idx, relocs_chunk->length_dw);
1183 r100_cs_dump_packet(p, &p3reloc);
1184 return -EINVAL;
1185 }
1186 /* FIXME: we assume reloc size is 4 dwords */
1187 *cs_reloc = p->relocs_ptr[(idx / 4)];
1188 return 0;
1189}
1190
Dave Airlie551ebd82009-09-01 15:25:57 +10001191static int r100_get_vtx_size(uint32_t vtx_fmt)
1192{
1193 int vtx_size;
1194 vtx_size = 2;
1195 /* ordered according to bits in spec */
1196 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1197 vtx_size++;
1198 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1199 vtx_size += 3;
1200 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1201 vtx_size++;
1202 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1203 vtx_size++;
1204 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1205 vtx_size += 3;
1206 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1207 vtx_size++;
1208 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1209 vtx_size++;
1210 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1211 vtx_size += 2;
1212 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1213 vtx_size += 2;
1214 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1215 vtx_size++;
1216 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1217 vtx_size += 2;
1218 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1219 vtx_size++;
1220 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1221 vtx_size += 2;
1222 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1223 vtx_size++;
1224 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1225 vtx_size++;
1226 /* blend weight */
1227 if (vtx_fmt & (0x7 << 15))
1228 vtx_size += (vtx_fmt >> 15) & 0x7;
1229 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1230 vtx_size += 3;
1231 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1232 vtx_size += 2;
1233 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1234 vtx_size++;
1235 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1236 vtx_size++;
1237 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1238 vtx_size++;
1239 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1240 vtx_size++;
1241 return vtx_size;
1242}
1243
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001244static int r100_packet0_check(struct radeon_cs_parser *p,
Dave Airlie551ebd82009-09-01 15:25:57 +10001245 struct radeon_cs_packet *pkt,
1246 unsigned idx, unsigned reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001247{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001248 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001249 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001250 volatile uint32_t *ib;
1251 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001252 int r;
Dave Airlie551ebd82009-09-01 15:25:57 +10001253 int i, face;
Dave Airliee024e112009-06-24 09:48:08 +10001254 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001255 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001256
1257 ib = p->ib->ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +10001258 track = (struct r100_cs_track *)p->track;
1259
Dave Airlie513bcb42009-09-23 16:56:27 +10001260 idx_value = radeon_get_ib_value(p, idx);
1261
Dave Airlie551ebd82009-09-01 15:25:57 +10001262 switch (reg) {
1263 case RADEON_CRTC_GUI_TRIG_VLINE:
1264 r = r100_cs_packet_parse_vline(p);
1265 if (r) {
1266 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1267 idx, reg);
1268 r100_cs_dump_packet(p, pkt);
1269 return r;
1270 }
1271 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001272 /* FIXME: only allow PACKET3 blit? easier to check for out of
1273 * range access */
Dave Airlie551ebd82009-09-01 15:25:57 +10001274 case RADEON_DST_PITCH_OFFSET:
1275 case RADEON_SRC_PITCH_OFFSET:
1276 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1277 if (r)
1278 return r;
1279 break;
1280 case RADEON_RB3D_DEPTHOFFSET:
1281 r = r100_cs_packet_next_reloc(p, &reloc);
1282 if (r) {
1283 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1284 idx, reg);
1285 r100_cs_dump_packet(p, pkt);
1286 return r;
1287 }
1288 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001289 track->zb.offset = idx_value;
1290 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001291 break;
1292 case RADEON_RB3D_COLOROFFSET:
1293 r = r100_cs_packet_next_reloc(p, &reloc);
1294 if (r) {
1295 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1296 idx, reg);
1297 r100_cs_dump_packet(p, pkt);
1298 return r;
1299 }
1300 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001301 track->cb[0].offset = idx_value;
1302 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001303 break;
1304 case RADEON_PP_TXOFFSET_0:
1305 case RADEON_PP_TXOFFSET_1:
1306 case RADEON_PP_TXOFFSET_2:
1307 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1308 r = r100_cs_packet_next_reloc(p, &reloc);
1309 if (r) {
1310 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1311 idx, reg);
1312 r100_cs_dump_packet(p, pkt);
1313 return r;
1314 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001315 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001316 track->textures[i].robj = reloc->robj;
1317 break;
1318 case RADEON_PP_CUBIC_OFFSET_T0_0:
1319 case RADEON_PP_CUBIC_OFFSET_T0_1:
1320 case RADEON_PP_CUBIC_OFFSET_T0_2:
1321 case RADEON_PP_CUBIC_OFFSET_T0_3:
1322 case RADEON_PP_CUBIC_OFFSET_T0_4:
1323 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1324 r = r100_cs_packet_next_reloc(p, &reloc);
1325 if (r) {
1326 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1327 idx, reg);
1328 r100_cs_dump_packet(p, pkt);
1329 return r;
1330 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001331 track->textures[0].cube_info[i].offset = idx_value;
1332 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001333 track->textures[0].cube_info[i].robj = reloc->robj;
1334 break;
1335 case RADEON_PP_CUBIC_OFFSET_T1_0:
1336 case RADEON_PP_CUBIC_OFFSET_T1_1:
1337 case RADEON_PP_CUBIC_OFFSET_T1_2:
1338 case RADEON_PP_CUBIC_OFFSET_T1_3:
1339 case RADEON_PP_CUBIC_OFFSET_T1_4:
1340 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1341 r = r100_cs_packet_next_reloc(p, &reloc);
1342 if (r) {
1343 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1344 idx, reg);
1345 r100_cs_dump_packet(p, pkt);
1346 return r;
1347 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001348 track->textures[1].cube_info[i].offset = idx_value;
1349 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001350 track->textures[1].cube_info[i].robj = reloc->robj;
1351 break;
1352 case RADEON_PP_CUBIC_OFFSET_T2_0:
1353 case RADEON_PP_CUBIC_OFFSET_T2_1:
1354 case RADEON_PP_CUBIC_OFFSET_T2_2:
1355 case RADEON_PP_CUBIC_OFFSET_T2_3:
1356 case RADEON_PP_CUBIC_OFFSET_T2_4:
1357 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1358 r = r100_cs_packet_next_reloc(p, &reloc);
1359 if (r) {
1360 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1361 idx, reg);
1362 r100_cs_dump_packet(p, pkt);
1363 return r;
1364 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001365 track->textures[2].cube_info[i].offset = idx_value;
1366 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001367 track->textures[2].cube_info[i].robj = reloc->robj;
1368 break;
1369 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001370 track->maxy = ((idx_value >> 16) & 0x7FF);
Dave Airlie551ebd82009-09-01 15:25:57 +10001371 break;
1372 case RADEON_RB3D_COLORPITCH:
1373 r = r100_cs_packet_next_reloc(p, &reloc);
1374 if (r) {
1375 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1376 idx, reg);
1377 r100_cs_dump_packet(p, pkt);
1378 return r;
1379 }
Dave Airliee024e112009-06-24 09:48:08 +10001380
Dave Airlie551ebd82009-09-01 15:25:57 +10001381 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1382 tile_flags |= RADEON_COLOR_TILE_ENABLE;
1383 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1384 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +10001385
Dave Airlie513bcb42009-09-23 16:56:27 +10001386 tmp = idx_value & ~(0x7 << 16);
Dave Airlie551ebd82009-09-01 15:25:57 +10001387 tmp |= tile_flags;
1388 ib[idx] = tmp;
1389
Dave Airlie513bcb42009-09-23 16:56:27 +10001390 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Dave Airlie551ebd82009-09-01 15:25:57 +10001391 break;
1392 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +10001393 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Dave Airlie551ebd82009-09-01 15:25:57 +10001394 break;
1395 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001396 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001397 case 7:
1398 case 8:
1399 case 9:
1400 case 11:
1401 case 12:
1402 track->cb[0].cpp = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001403 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001404 case 3:
1405 case 4:
1406 case 15:
1407 track->cb[0].cpp = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001408 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001409 case 6:
1410 track->cb[0].cpp = 4;
Dave Airlie17782d92009-08-21 10:07:54 +10001411 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001412 default:
Dave Airlie551ebd82009-09-01 15:25:57 +10001413 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001414 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +10001415 return -EINVAL;
1416 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001417 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Dave Airlie551ebd82009-09-01 15:25:57 +10001418 break;
1419 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001420 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001421 case 0:
1422 track->zb.cpp = 2;
1423 break;
1424 case 2:
1425 case 3:
1426 case 4:
1427 case 5:
1428 case 9:
1429 case 11:
1430 track->zb.cpp = 4;
1431 break;
1432 default:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001433 break;
1434 }
Dave Airlie551ebd82009-09-01 15:25:57 +10001435 break;
1436 case RADEON_RB3D_ZPASS_ADDR:
1437 r = r100_cs_packet_next_reloc(p, &reloc);
1438 if (r) {
1439 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1440 idx, reg);
1441 r100_cs_dump_packet(p, pkt);
1442 return r;
1443 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001444 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001445 break;
1446 case RADEON_PP_CNTL:
1447 {
Dave Airlie513bcb42009-09-23 16:56:27 +10001448 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +10001449 for (i = 0; i < track->num_texture; i++)
1450 track->textures[i].enabled = !!(temp & (1 << i));
1451 }
1452 break;
1453 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001454 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001455 break;
1456 case RADEON_SE_VTX_FMT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001457 track->vtx_size = r100_get_vtx_size(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +10001458 break;
1459 case RADEON_PP_TEX_SIZE_0:
1460 case RADEON_PP_TEX_SIZE_1:
1461 case RADEON_PP_TEX_SIZE_2:
1462 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001463 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1464 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001465 break;
1466 case RADEON_PP_TEX_PITCH_0:
1467 case RADEON_PP_TEX_PITCH_1:
1468 case RADEON_PP_TEX_PITCH_2:
1469 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001470 track->textures[i].pitch = idx_value + 32;
Dave Airlie551ebd82009-09-01 15:25:57 +10001471 break;
1472 case RADEON_PP_TXFILTER_0:
1473 case RADEON_PP_TXFILTER_1:
1474 case RADEON_PP_TXFILTER_2:
1475 i = (reg - RADEON_PP_TXFILTER_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001476 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +10001477 >> RADEON_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +10001478 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001479 if (tmp == 2 || tmp == 6)
1480 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +10001481 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001482 if (tmp == 2 || tmp == 6)
1483 track->textures[i].roundup_h = false;
1484 break;
1485 case RADEON_PP_TXFORMAT_0:
1486 case RADEON_PP_TXFORMAT_1:
1487 case RADEON_PP_TXFORMAT_2:
1488 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001489 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001490 track->textures[i].use_pitch = 1;
1491 } else {
1492 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001493 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1494 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +10001495 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001496 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
Dave Airlie551ebd82009-09-01 15:25:57 +10001497 track->textures[i].tex_coord_type = 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001498 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001499 case RADEON_TXFORMAT_I8:
1500 case RADEON_TXFORMAT_RGB332:
1501 case RADEON_TXFORMAT_Y8:
1502 track->textures[i].cpp = 1;
1503 break;
1504 case RADEON_TXFORMAT_AI88:
1505 case RADEON_TXFORMAT_ARGB1555:
1506 case RADEON_TXFORMAT_RGB565:
1507 case RADEON_TXFORMAT_ARGB4444:
1508 case RADEON_TXFORMAT_VYUY422:
1509 case RADEON_TXFORMAT_YVYU422:
Dave Airlie551ebd82009-09-01 15:25:57 +10001510 case RADEON_TXFORMAT_SHADOW16:
1511 case RADEON_TXFORMAT_LDUDV655:
1512 case RADEON_TXFORMAT_DUDV88:
1513 track->textures[i].cpp = 2;
1514 break;
1515 case RADEON_TXFORMAT_ARGB8888:
1516 case RADEON_TXFORMAT_RGBA8888:
Dave Airlie551ebd82009-09-01 15:25:57 +10001517 case RADEON_TXFORMAT_SHADOW32:
1518 case RADEON_TXFORMAT_LDUDUV8888:
1519 track->textures[i].cpp = 4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001520 break;
Dave Airlied785d782009-12-07 13:16:06 +10001521 case RADEON_TXFORMAT_DXT1:
1522 track->textures[i].cpp = 1;
1523 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1524 break;
1525 case RADEON_TXFORMAT_DXT23:
1526 case RADEON_TXFORMAT_DXT45:
1527 track->textures[i].cpp = 1;
1528 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1529 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001530 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001531 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1532 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Dave Airlie551ebd82009-09-01 15:25:57 +10001533 break;
1534 case RADEON_PP_CUBIC_FACES_0:
1535 case RADEON_PP_CUBIC_FACES_1:
1536 case RADEON_PP_CUBIC_FACES_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001537 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001538 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1539 for (face = 0; face < 4; face++) {
1540 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1541 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1542 }
1543 break;
1544 default:
1545 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1546 reg, idx);
1547 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001548 }
1549 return 0;
1550}
1551
Jerome Glisse068a1172009-06-17 13:28:30 +02001552int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1553 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001554 struct radeon_bo *robj)
Jerome Glisse068a1172009-06-17 13:28:30 +02001555{
Jerome Glisse068a1172009-06-17 13:28:30 +02001556 unsigned idx;
Dave Airlie513bcb42009-09-23 16:56:27 +10001557 u32 value;
Jerome Glisse068a1172009-06-17 13:28:30 +02001558 idx = pkt->idx + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001559 value = radeon_get_ib_value(p, idx + 2);
Jerome Glisse4c788672009-11-20 14:29:23 +01001560 if ((value + 1) > radeon_bo_size(robj)) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001561 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1562 "(need %u have %lu) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001563 value + 1,
Jerome Glisse4c788672009-11-20 14:29:23 +01001564 radeon_bo_size(robj));
Jerome Glisse068a1172009-06-17 13:28:30 +02001565 return -EINVAL;
1566 }
1567 return 0;
1568}
1569
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001570static int r100_packet3_check(struct radeon_cs_parser *p,
1571 struct radeon_cs_packet *pkt)
1572{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001573 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001574 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001575 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001576 volatile uint32_t *ib;
1577 int r;
1578
1579 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001580 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001581 track = (struct r100_cs_track *)p->track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001582 switch (pkt->opcode) {
1583 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001584 r = r100_packet3_load_vbpntr(p, pkt, idx);
1585 if (r)
1586 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001587 break;
1588 case PACKET3_INDX_BUFFER:
1589 r = r100_cs_packet_next_reloc(p, &reloc);
1590 if (r) {
1591 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1592 r100_cs_dump_packet(p, pkt);
1593 return r;
1594 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001595 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001596 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1597 if (r) {
1598 return r;
1599 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001600 break;
1601 case 0x23:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001602 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1603 r = r100_cs_packet_next_reloc(p, &reloc);
1604 if (r) {
1605 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1606 r100_cs_dump_packet(p, pkt);
1607 return r;
1608 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001609 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001610 track->num_arrays = 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001611 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
Dave Airlie551ebd82009-09-01 15:25:57 +10001612
1613 track->arrays[0].robj = reloc->robj;
1614 track->arrays[0].esize = track->vtx_size;
1615
Dave Airlie513bcb42009-09-23 16:56:27 +10001616 track->max_indx = radeon_get_ib_value(p, idx+1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001617
Dave Airlie513bcb42009-09-23 16:56:27 +10001618 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
Dave Airlie551ebd82009-09-01 15:25:57 +10001619 track->immd_dwords = pkt->count - 1;
1620 r = r100_cs_track_check(p->rdev, track);
1621 if (r)
1622 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001623 break;
1624 case PACKET3_3D_DRAW_IMMD:
Dave Airlie513bcb42009-09-23 16:56:27 +10001625 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001626 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1627 return -EINVAL;
1628 }
Alex Deuchercf57fc72010-01-18 20:20:07 -05001629 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
Dave Airlie513bcb42009-09-23 16:56:27 +10001630 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001631 track->immd_dwords = pkt->count - 1;
1632 r = r100_cs_track_check(p->rdev, track);
1633 if (r)
1634 return r;
1635 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001636 /* triggers drawing using in-packet vertex data */
1637 case PACKET3_3D_DRAW_IMMD_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001638 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001639 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1640 return -EINVAL;
1641 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001642 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001643 track->immd_dwords = pkt->count;
1644 r = r100_cs_track_check(p->rdev, track);
1645 if (r)
1646 return r;
1647 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001648 /* triggers drawing using in-packet vertex data */
1649 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001650 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001651 r = r100_cs_track_check(p->rdev, track);
1652 if (r)
1653 return r;
1654 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001655 /* triggers drawing of vertex buffers setup elsewhere */
1656 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001657 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001658 r = r100_cs_track_check(p->rdev, track);
1659 if (r)
1660 return r;
1661 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001662 /* triggers drawing using indices to vertex buffer */
1663 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001664 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001665 r = r100_cs_track_check(p->rdev, track);
1666 if (r)
1667 return r;
1668 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001669 /* triggers drawing of vertex buffers setup elsewhere */
1670 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001671 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001672 r = r100_cs_track_check(p->rdev, track);
1673 if (r)
1674 return r;
1675 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001676 /* triggers drawing using indices to vertex buffer */
1677 case PACKET3_NOP:
1678 break;
1679 default:
1680 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1681 return -EINVAL;
1682 }
1683 return 0;
1684}
1685
1686int r100_cs_parse(struct radeon_cs_parser *p)
1687{
1688 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001689 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001690 int r;
1691
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001692 track = kzalloc(sizeof(*track), GFP_KERNEL);
1693 r100_cs_track_clear(p->rdev, track);
1694 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001695 do {
1696 r = r100_cs_packet_parse(p, &pkt, p->idx);
1697 if (r) {
1698 return r;
1699 }
1700 p->idx += pkt.count + 2;
1701 switch (pkt.type) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001702 case PACKET_TYPE0:
Dave Airlie551ebd82009-09-01 15:25:57 +10001703 if (p->rdev->family >= CHIP_R200)
1704 r = r100_cs_parse_packet0(p, &pkt,
1705 p->rdev->config.r100.reg_safe_bm,
1706 p->rdev->config.r100.reg_safe_bm_size,
1707 &r200_packet0_check);
1708 else
1709 r = r100_cs_parse_packet0(p, &pkt,
1710 p->rdev->config.r100.reg_safe_bm,
1711 p->rdev->config.r100.reg_safe_bm_size,
1712 &r100_packet0_check);
Jerome Glisse068a1172009-06-17 13:28:30 +02001713 break;
1714 case PACKET_TYPE2:
1715 break;
1716 case PACKET_TYPE3:
1717 r = r100_packet3_check(p, &pkt);
1718 break;
1719 default:
1720 DRM_ERROR("Unknown packet type %d !\n",
1721 pkt.type);
1722 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001723 }
1724 if (r) {
1725 return r;
1726 }
1727 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1728 return 0;
1729}
1730
1731
1732/*
1733 * Global GPU functions
1734 */
1735void r100_errata(struct radeon_device *rdev)
1736{
1737 rdev->pll_errata = 0;
1738
1739 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
1740 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
1741 }
1742
1743 if (rdev->family == CHIP_RV100 ||
1744 rdev->family == CHIP_RS100 ||
1745 rdev->family == CHIP_RS200) {
1746 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
1747 }
1748}
1749
1750/* Wait for vertical sync on primary CRTC */
1751void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
1752{
1753 uint32_t crtc_gen_cntl, tmp;
1754 int i;
1755
1756 crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
1757 if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
1758 !(crtc_gen_cntl & RADEON_CRTC_EN)) {
1759 return;
1760 }
1761 /* Clear the CRTC_VBLANK_SAVE bit */
1762 WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
1763 for (i = 0; i < rdev->usec_timeout; i++) {
1764 tmp = RREG32(RADEON_CRTC_STATUS);
1765 if (tmp & RADEON_CRTC_VBLANK_SAVE) {
1766 return;
1767 }
1768 DRM_UDELAY(1);
1769 }
1770}
1771
1772/* Wait for vertical sync on secondary CRTC */
1773void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
1774{
1775 uint32_t crtc2_gen_cntl, tmp;
1776 int i;
1777
1778 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1779 if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
1780 !(crtc2_gen_cntl & RADEON_CRTC2_EN))
1781 return;
1782
1783 /* Clear the CRTC_VBLANK_SAVE bit */
1784 WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
1785 for (i = 0; i < rdev->usec_timeout; i++) {
1786 tmp = RREG32(RADEON_CRTC2_STATUS);
1787 if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
1788 return;
1789 }
1790 DRM_UDELAY(1);
1791 }
1792}
1793
1794int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
1795{
1796 unsigned i;
1797 uint32_t tmp;
1798
1799 for (i = 0; i < rdev->usec_timeout; i++) {
1800 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
1801 if (tmp >= n) {
1802 return 0;
1803 }
1804 DRM_UDELAY(1);
1805 }
1806 return -1;
1807}
1808
1809int r100_gui_wait_for_idle(struct radeon_device *rdev)
1810{
1811 unsigned i;
1812 uint32_t tmp;
1813
1814 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
1815 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
1816 " Bad things might happen.\n");
1817 }
1818 for (i = 0; i < rdev->usec_timeout; i++) {
1819 tmp = RREG32(RADEON_RBBM_STATUS);
Alex Deucher4612dc92010-02-05 01:58:28 -05001820 if (!(tmp & RADEON_RBBM_ACTIVE)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001821 return 0;
1822 }
1823 DRM_UDELAY(1);
1824 }
1825 return -1;
1826}
1827
1828int r100_mc_wait_for_idle(struct radeon_device *rdev)
1829{
1830 unsigned i;
1831 uint32_t tmp;
1832
1833 for (i = 0; i < rdev->usec_timeout; i++) {
1834 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -05001835 tmp = RREG32(RADEON_MC_STATUS);
1836 if (tmp & RADEON_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001837 return 0;
1838 }
1839 DRM_UDELAY(1);
1840 }
1841 return -1;
1842}
1843
Jerome Glisse225758d2010-03-09 14:45:10 +00001844void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001845{
Jerome Glisse225758d2010-03-09 14:45:10 +00001846 lockup->last_cp_rptr = cp->rptr;
1847 lockup->last_jiffies = jiffies;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001848}
1849
Jerome Glisse225758d2010-03-09 14:45:10 +00001850/**
1851 * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
1852 * @rdev: radeon device structure
1853 * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
1854 * @cp: radeon_cp structure holding CP information
1855 *
1856 * We don't need to initialize the lockup tracking information as we will either
1857 * have CP rptr to a different value of jiffies wrap around which will force
1858 * initialization of the lockup tracking informations.
1859 *
1860 * A possible false positivie is if we get call after while and last_cp_rptr ==
1861 * the current CP rptr, even if it's unlikely it might happen. To avoid this
1862 * if the elapsed time since last call is bigger than 2 second than we return
1863 * false and update the tracking information. Due to this the caller must call
1864 * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
1865 * the fencing code should be cautious about that.
1866 *
1867 * Caller should write to the ring to force CP to do something so we don't get
1868 * false positive when CP is just gived nothing to do.
1869 *
1870 **/
1871bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001872{
Jerome Glisse225758d2010-03-09 14:45:10 +00001873 unsigned long cjiffies, elapsed;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001874
Jerome Glisse225758d2010-03-09 14:45:10 +00001875 cjiffies = jiffies;
1876 if (!time_after(cjiffies, lockup->last_jiffies)) {
1877 /* likely a wrap around */
1878 lockup->last_cp_rptr = cp->rptr;
1879 lockup->last_jiffies = jiffies;
1880 return false;
1881 }
1882 if (cp->rptr != lockup->last_cp_rptr) {
1883 /* CP is still working no lockup */
1884 lockup->last_cp_rptr = cp->rptr;
1885 lockup->last_jiffies = jiffies;
1886 return false;
1887 }
1888 elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
1889 if (elapsed >= 3000) {
1890 /* very likely the improbable case where current
1891 * rptr is equal to last recorded, a while ago, rptr
1892 * this is more likely a false positive update tracking
1893 * information which should force us to be recall at
1894 * latter point
1895 */
1896 lockup->last_cp_rptr = cp->rptr;
1897 lockup->last_jiffies = jiffies;
1898 return false;
1899 }
1900 if (elapsed >= 1000) {
1901 dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
1902 return true;
1903 }
1904 /* give a chance to the GPU ... */
1905 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001906}
1907
Jerome Glisse225758d2010-03-09 14:45:10 +00001908bool r100_gpu_is_lockup(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001909{
Jerome Glisse225758d2010-03-09 14:45:10 +00001910 u32 rbbm_status;
1911 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001912
Jerome Glisse225758d2010-03-09 14:45:10 +00001913 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
1914 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
1915 r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
1916 return false;
1917 }
1918 /* force CP activities */
1919 r = radeon_ring_lock(rdev, 2);
1920 if (!r) {
1921 /* PACKET2 NOP */
1922 radeon_ring_write(rdev, 0x80000000);
1923 radeon_ring_write(rdev, 0x80000000);
1924 radeon_ring_unlock_commit(rdev);
1925 }
1926 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
1927 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
1928}
1929
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001930void r100_bm_disable(struct radeon_device *rdev)
1931{
1932 u32 tmp;
1933
1934 /* disable bus mastering */
1935 tmp = RREG32(R_000030_BUS_CNTL);
1936 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001937 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001938 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
1939 mdelay(1);
1940 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
1941 tmp = RREG32(RADEON_BUS_CNTL);
1942 mdelay(1);
1943 pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
1944 pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
1945 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001946}
1947
Jerome Glissea2d07b72010-03-09 14:45:11 +00001948int r100_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001949{
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001950 struct r100_mc_save save;
1951 u32 status, tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001952
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001953 r100_mc_stop(rdev, &save);
1954 status = RREG32(R_000E40_RBBM_STATUS);
1955 if (!G_000E40_GUI_ACTIVE(status)) {
1956 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001957 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001958 status = RREG32(R_000E40_RBBM_STATUS);
1959 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
1960 /* stop CP */
1961 WREG32(RADEON_CP_CSQ_CNTL, 0);
1962 tmp = RREG32(RADEON_CP_RB_CNTL);
1963 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
1964 WREG32(RADEON_CP_RB_RPTR_WR, 0);
1965 WREG32(RADEON_CP_RB_WPTR, 0);
1966 WREG32(RADEON_CP_RB_CNTL, tmp);
1967 /* save PCI state */
1968 pci_save_state(rdev->pdev);
1969 /* disable bus mastering */
1970 r100_bm_disable(rdev);
1971 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
1972 S_0000F0_SOFT_RESET_RE(1) |
1973 S_0000F0_SOFT_RESET_PP(1) |
1974 S_0000F0_SOFT_RESET_RB(1));
1975 RREG32(R_0000F0_RBBM_SOFT_RESET);
1976 mdelay(500);
1977 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
1978 mdelay(1);
1979 status = RREG32(R_000E40_RBBM_STATUS);
1980 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001981 /* reset CP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001982 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
1983 RREG32(R_0000F0_RBBM_SOFT_RESET);
1984 mdelay(500);
1985 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
1986 mdelay(1);
1987 status = RREG32(R_000E40_RBBM_STATUS);
1988 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
1989 /* restore PCI & busmastering */
1990 pci_restore_state(rdev->pdev);
1991 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001992 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001993 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
1994 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
1995 dev_err(rdev->dev, "failed to reset GPU\n");
1996 rdev->gpu_lockup = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001997 return -1;
1998 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001999 r100_mc_resume(rdev, &save);
2000 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002001 return 0;
2002}
2003
Alex Deucher92cde002009-12-04 10:55:12 -05002004void r100_set_common_regs(struct radeon_device *rdev)
2005{
Alex Deucher2739d492010-02-05 03:34:16 -05002006 struct drm_device *dev = rdev->ddev;
2007 bool force_dac2 = false;
Dave Airlied6680462010-03-31 13:41:35 +10002008 u32 tmp;
Alex Deucher2739d492010-02-05 03:34:16 -05002009
Alex Deucher92cde002009-12-04 10:55:12 -05002010 /* set these so they don't interfere with anything */
2011 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2012 WREG32(RADEON_SUBPIC_CNTL, 0);
2013 WREG32(RADEON_VIPH_CONTROL, 0);
2014 WREG32(RADEON_I2C_CNTL_1, 0);
2015 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2016 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2017 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
Alex Deucher2739d492010-02-05 03:34:16 -05002018
2019 /* always set up dac2 on rn50 and some rv100 as lots
2020 * of servers seem to wire it up to a VGA port but
2021 * don't report it in the bios connector
2022 * table.
2023 */
2024 switch (dev->pdev->device) {
2025 /* RN50 */
2026 case 0x515e:
2027 case 0x5969:
2028 force_dac2 = true;
2029 break;
2030 /* RV100*/
2031 case 0x5159:
2032 case 0x515a:
2033 /* DELL triple head servers */
2034 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2035 ((dev->pdev->subsystem_device == 0x016c) ||
2036 (dev->pdev->subsystem_device == 0x016d) ||
2037 (dev->pdev->subsystem_device == 0x016e) ||
2038 (dev->pdev->subsystem_device == 0x016f) ||
2039 (dev->pdev->subsystem_device == 0x0170) ||
2040 (dev->pdev->subsystem_device == 0x017d) ||
2041 (dev->pdev->subsystem_device == 0x017e) ||
2042 (dev->pdev->subsystem_device == 0x0183) ||
2043 (dev->pdev->subsystem_device == 0x018a) ||
2044 (dev->pdev->subsystem_device == 0x019a)))
2045 force_dac2 = true;
2046 break;
2047 }
2048
2049 if (force_dac2) {
2050 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2051 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2052 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2053
2054 /* For CRT on DAC2, don't turn it on if BIOS didn't
2055 enable it, even it's detected.
2056 */
2057
2058 /* force it to crtc0 */
2059 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2060 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2061 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2062
2063 /* set up the TV DAC */
2064 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2065 RADEON_TV_DAC_STD_MASK |
2066 RADEON_TV_DAC_RDACPD |
2067 RADEON_TV_DAC_GDACPD |
2068 RADEON_TV_DAC_BDACPD |
2069 RADEON_TV_DAC_BGADJ_MASK |
2070 RADEON_TV_DAC_DACADJ_MASK);
2071 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2072 RADEON_TV_DAC_NHOLD |
2073 RADEON_TV_DAC_STD_PS2 |
2074 (0x58 << 16));
2075
2076 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2077 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2078 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2079 }
Dave Airlied6680462010-03-31 13:41:35 +10002080
2081 /* switch PM block to ACPI mode */
2082 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2083 tmp &= ~RADEON_PM_MODE_SEL;
2084 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2085
Alex Deucher92cde002009-12-04 10:55:12 -05002086}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002087
2088/*
2089 * VRAM info
2090 */
2091static void r100_vram_get_type(struct radeon_device *rdev)
2092{
2093 uint32_t tmp;
2094
2095 rdev->mc.vram_is_ddr = false;
2096 if (rdev->flags & RADEON_IS_IGP)
2097 rdev->mc.vram_is_ddr = true;
2098 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2099 rdev->mc.vram_is_ddr = true;
2100 if ((rdev->family == CHIP_RV100) ||
2101 (rdev->family == CHIP_RS100) ||
2102 (rdev->family == CHIP_RS200)) {
2103 tmp = RREG32(RADEON_MEM_CNTL);
2104 if (tmp & RV100_HALF_MODE) {
2105 rdev->mc.vram_width = 32;
2106 } else {
2107 rdev->mc.vram_width = 64;
2108 }
2109 if (rdev->flags & RADEON_SINGLE_CRTC) {
2110 rdev->mc.vram_width /= 4;
2111 rdev->mc.vram_is_ddr = true;
2112 }
2113 } else if (rdev->family <= CHIP_RV280) {
2114 tmp = RREG32(RADEON_MEM_CNTL);
2115 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2116 rdev->mc.vram_width = 128;
2117 } else {
2118 rdev->mc.vram_width = 64;
2119 }
2120 } else {
2121 /* newer IGPs */
2122 rdev->mc.vram_width = 128;
2123 }
2124}
2125
Dave Airlie2a0f8912009-07-11 04:44:47 +10002126static u32 r100_get_accessible_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002127{
Dave Airlie2a0f8912009-07-11 04:44:47 +10002128 u32 aper_size;
2129 u8 byte;
2130
2131 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2132
2133 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2134 * that is has the 2nd generation multifunction PCI interface
2135 */
2136 if (rdev->family == CHIP_RV280 ||
2137 rdev->family >= CHIP_RV350) {
2138 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2139 ~RADEON_HDP_APER_CNTL);
2140 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2141 return aper_size * 2;
2142 }
2143
2144 /* Older cards have all sorts of funny issues to deal with. First
2145 * check if it's a multifunction card by reading the PCI config
2146 * header type... Limit those to one aperture size
2147 */
2148 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2149 if (byte & 0x80) {
2150 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2151 DRM_INFO("Limiting VRAM to one aperture\n");
2152 return aper_size;
2153 }
2154
2155 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2156 * have set it up. We don't write this as it's broken on some ASICs but
2157 * we expect the BIOS to have done the right thing (might be too optimistic...)
2158 */
2159 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2160 return aper_size * 2;
2161 return aper_size;
2162}
2163
2164void r100_vram_init_sizes(struct radeon_device *rdev)
2165{
2166 u64 config_aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002167
Jerome Glissed594e462010-02-17 21:54:29 +00002168 /* work out accessible VRAM */
Jerome Glissed594e462010-02-17 21:54:29 +00002169 rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
2170 rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002171 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2172 /* FIXME we don't use the second aperture yet when we could use it */
2173 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2174 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002175 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002176 if (rdev->flags & RADEON_IS_IGP) {
2177 uint32_t tom;
2178 /* read NB_TOM to get the amount of ram stolen for the GPU */
2179 tom = RREG32(RADEON_NB_TOM);
Dave Airlie7a50f012009-07-21 20:39:30 +10002180 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
Dave Airlie7a50f012009-07-21 20:39:30 +10002181 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2182 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002183 } else {
Dave Airlie7a50f012009-07-21 20:39:30 +10002184 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002185 /* Some production boards of m6 will report 0
2186 * if it's 8 MB
2187 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002188 if (rdev->mc.real_vram_size == 0) {
2189 rdev->mc.real_vram_size = 8192 * 1024;
2190 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002191 }
Jerome Glissed594e462010-02-17 21:54:29 +00002192 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2193 * Novell bug 204882 + along with lots of ubuntu ones
2194 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002195 if (config_aper_size > rdev->mc.real_vram_size)
2196 rdev->mc.mc_vram_size = config_aper_size;
2197 else
2198 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002199 }
Dave Airlie2a0f8912009-07-11 04:44:47 +10002200}
2201
Dave Airlie28d52042009-09-21 14:33:58 +10002202void r100_vga_set_state(struct radeon_device *rdev, bool state)
2203{
2204 uint32_t temp;
2205
2206 temp = RREG32(RADEON_CONFIG_CNTL);
2207 if (state == false) {
2208 temp &= ~(1<<8);
2209 temp |= (1<<9);
2210 } else {
2211 temp &= ~(1<<9);
2212 }
2213 WREG32(RADEON_CONFIG_CNTL, temp);
2214}
2215
Jerome Glissed594e462010-02-17 21:54:29 +00002216void r100_mc_init(struct radeon_device *rdev)
Dave Airlie2a0f8912009-07-11 04:44:47 +10002217{
Jerome Glissed594e462010-02-17 21:54:29 +00002218 u64 base;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002219
Jerome Glissed594e462010-02-17 21:54:29 +00002220 r100_vram_get_type(rdev);
Dave Airlie2a0f8912009-07-11 04:44:47 +10002221 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00002222 base = rdev->mc.aper_base;
2223 if (rdev->flags & RADEON_IS_IGP)
2224 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2225 radeon_vram_location(rdev, &rdev->mc, base);
2226 if (!(rdev->flags & RADEON_IS_AGP))
2227 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002228 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002229}
2230
2231
2232/*
2233 * Indirect registers accessor
2234 */
2235void r100_pll_errata_after_index(struct radeon_device *rdev)
2236{
2237 if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
2238 return;
2239 }
2240 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2241 (void)RREG32(RADEON_CRTC_GEN_CNTL);
2242}
2243
2244static void r100_pll_errata_after_data(struct radeon_device *rdev)
2245{
2246 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2247 * or the chip could hang on a subsequent access
2248 */
2249 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2250 udelay(5000);
2251 }
2252
2253 /* This function is required to workaround a hardware bug in some (all?)
2254 * revisions of the R300. This workaround should be called after every
2255 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2256 * may not be correct.
2257 */
2258 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2259 uint32_t save, tmp;
2260
2261 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2262 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2263 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2264 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2265 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2266 }
2267}
2268
2269uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2270{
2271 uint32_t data;
2272
2273 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2274 r100_pll_errata_after_index(rdev);
2275 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2276 r100_pll_errata_after_data(rdev);
2277 return data;
2278}
2279
2280void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2281{
2282 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2283 r100_pll_errata_after_index(rdev);
2284 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2285 r100_pll_errata_after_data(rdev);
2286}
2287
Jerome Glissed4550902009-10-01 10:12:06 +02002288void r100_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02002289{
Dave Airlie551ebd82009-09-01 15:25:57 +10002290 if (ASIC_IS_RN50(rdev)) {
2291 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2292 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2293 } else if (rdev->family < CHIP_R200) {
2294 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2295 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2296 } else {
Jerome Glissed4550902009-10-01 10:12:06 +02002297 r200_set_safe_registers(rdev);
Dave Airlie551ebd82009-09-01 15:25:57 +10002298 }
Jerome Glisse068a1172009-06-17 13:28:30 +02002299}
2300
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002301/*
2302 * Debugfs info
2303 */
2304#if defined(CONFIG_DEBUG_FS)
2305static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2306{
2307 struct drm_info_node *node = (struct drm_info_node *) m->private;
2308 struct drm_device *dev = node->minor->dev;
2309 struct radeon_device *rdev = dev->dev_private;
2310 uint32_t reg, value;
2311 unsigned i;
2312
2313 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2314 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2315 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2316 for (i = 0; i < 64; i++) {
2317 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2318 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2319 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2320 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2321 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2322 }
2323 return 0;
2324}
2325
2326static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2327{
2328 struct drm_info_node *node = (struct drm_info_node *) m->private;
2329 struct drm_device *dev = node->minor->dev;
2330 struct radeon_device *rdev = dev->dev_private;
2331 uint32_t rdp, wdp;
2332 unsigned count, i, j;
2333
2334 radeon_ring_free_size(rdev);
2335 rdp = RREG32(RADEON_CP_RB_RPTR);
2336 wdp = RREG32(RADEON_CP_RB_WPTR);
2337 count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
2338 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2339 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2340 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2341 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2342 seq_printf(m, "%u dwords in ring\n", count);
2343 for (j = 0; j <= count; j++) {
2344 i = (rdp + j) & rdev->cp.ptr_mask;
2345 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2346 }
2347 return 0;
2348}
2349
2350
2351static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2352{
2353 struct drm_info_node *node = (struct drm_info_node *) m->private;
2354 struct drm_device *dev = node->minor->dev;
2355 struct radeon_device *rdev = dev->dev_private;
2356 uint32_t csq_stat, csq2_stat, tmp;
2357 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2358 unsigned i;
2359
2360 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2361 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2362 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2363 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2364 r_rptr = (csq_stat >> 0) & 0x3ff;
2365 r_wptr = (csq_stat >> 10) & 0x3ff;
2366 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2367 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2368 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2369 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2370 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2371 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2372 seq_printf(m, "Ring rptr %u\n", r_rptr);
2373 seq_printf(m, "Ring wptr %u\n", r_wptr);
2374 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2375 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2376 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2377 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2378 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2379 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2380 seq_printf(m, "Ring fifo:\n");
2381 for (i = 0; i < 256; i++) {
2382 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2383 tmp = RREG32(RADEON_CP_CSQ_DATA);
2384 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2385 }
2386 seq_printf(m, "Indirect1 fifo:\n");
2387 for (i = 256; i <= 512; i++) {
2388 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2389 tmp = RREG32(RADEON_CP_CSQ_DATA);
2390 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2391 }
2392 seq_printf(m, "Indirect2 fifo:\n");
2393 for (i = 640; i < ib1_wptr; i++) {
2394 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2395 tmp = RREG32(RADEON_CP_CSQ_DATA);
2396 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2397 }
2398 return 0;
2399}
2400
2401static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2402{
2403 struct drm_info_node *node = (struct drm_info_node *) m->private;
2404 struct drm_device *dev = node->minor->dev;
2405 struct radeon_device *rdev = dev->dev_private;
2406 uint32_t tmp;
2407
2408 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2409 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2410 tmp = RREG32(RADEON_MC_FB_LOCATION);
2411 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2412 tmp = RREG32(RADEON_BUS_CNTL);
2413 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2414 tmp = RREG32(RADEON_MC_AGP_LOCATION);
2415 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2416 tmp = RREG32(RADEON_AGP_BASE);
2417 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2418 tmp = RREG32(RADEON_HOST_PATH_CNTL);
2419 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2420 tmp = RREG32(0x01D0);
2421 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2422 tmp = RREG32(RADEON_AIC_LO_ADDR);
2423 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2424 tmp = RREG32(RADEON_AIC_HI_ADDR);
2425 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2426 tmp = RREG32(0x01E4);
2427 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2428 return 0;
2429}
2430
2431static struct drm_info_list r100_debugfs_rbbm_list[] = {
2432 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2433};
2434
2435static struct drm_info_list r100_debugfs_cp_list[] = {
2436 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2437 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2438};
2439
2440static struct drm_info_list r100_debugfs_mc_info_list[] = {
2441 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2442};
2443#endif
2444
2445int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2446{
2447#if defined(CONFIG_DEBUG_FS)
2448 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2449#else
2450 return 0;
2451#endif
2452}
2453
2454int r100_debugfs_cp_init(struct radeon_device *rdev)
2455{
2456#if defined(CONFIG_DEBUG_FS)
2457 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2458#else
2459 return 0;
2460#endif
2461}
2462
2463int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2464{
2465#if defined(CONFIG_DEBUG_FS)
2466 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2467#else
2468 return 0;
2469#endif
2470}
Dave Airliee024e112009-06-24 09:48:08 +10002471
2472int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2473 uint32_t tiling_flags, uint32_t pitch,
2474 uint32_t offset, uint32_t obj_size)
2475{
2476 int surf_index = reg * 16;
2477 int flags = 0;
2478
2479 /* r100/r200 divide by 16 */
2480 if (rdev->family < CHIP_R300)
2481 flags = pitch / 16;
2482 else
2483 flags = pitch / 8;
2484
2485 if (rdev->family <= CHIP_RS200) {
2486 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2487 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2488 flags |= RADEON_SURF_TILE_COLOR_BOTH;
2489 if (tiling_flags & RADEON_TILING_MACRO)
2490 flags |= RADEON_SURF_TILE_COLOR_MACRO;
2491 } else if (rdev->family <= CHIP_RV280) {
2492 if (tiling_flags & (RADEON_TILING_MACRO))
2493 flags |= R200_SURF_TILE_COLOR_MACRO;
2494 if (tiling_flags & RADEON_TILING_MICRO)
2495 flags |= R200_SURF_TILE_COLOR_MICRO;
2496 } else {
2497 if (tiling_flags & RADEON_TILING_MACRO)
2498 flags |= R300_SURF_TILE_MACRO;
2499 if (tiling_flags & RADEON_TILING_MICRO)
2500 flags |= R300_SURF_TILE_MICRO;
2501 }
2502
Michel Dänzerc88f9f02009-09-15 17:09:30 +02002503 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2504 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2505 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2506 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2507
Dave Airliee024e112009-06-24 09:48:08 +10002508 DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2509 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2510 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2511 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2512 return 0;
2513}
2514
2515void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2516{
2517 int surf_index = reg * 16;
2518 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2519}
Jerome Glissec93bb852009-07-13 21:04:08 +02002520
2521void r100_bandwidth_update(struct radeon_device *rdev)
2522{
2523 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2524 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2525 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2526 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2527 fixed20_12 memtcas_ff[8] = {
2528 fixed_init(1),
2529 fixed_init(2),
2530 fixed_init(3),
2531 fixed_init(0),
2532 fixed_init_half(1),
2533 fixed_init_half(2),
2534 fixed_init(0),
2535 };
2536 fixed20_12 memtcas_rs480_ff[8] = {
2537 fixed_init(0),
2538 fixed_init(1),
2539 fixed_init(2),
2540 fixed_init(3),
2541 fixed_init(0),
2542 fixed_init_half(1),
2543 fixed_init_half(2),
2544 fixed_init_half(3),
2545 };
2546 fixed20_12 memtcas2_ff[8] = {
2547 fixed_init(0),
2548 fixed_init(1),
2549 fixed_init(2),
2550 fixed_init(3),
2551 fixed_init(4),
2552 fixed_init(5),
2553 fixed_init(6),
2554 fixed_init(7),
2555 };
2556 fixed20_12 memtrbs[8] = {
2557 fixed_init(1),
2558 fixed_init_half(1),
2559 fixed_init(2),
2560 fixed_init_half(2),
2561 fixed_init(3),
2562 fixed_init_half(3),
2563 fixed_init(4),
2564 fixed_init_half(4)
2565 };
2566 fixed20_12 memtrbs_r4xx[8] = {
2567 fixed_init(4),
2568 fixed_init(5),
2569 fixed_init(6),
2570 fixed_init(7),
2571 fixed_init(8),
2572 fixed_init(9),
2573 fixed_init(10),
2574 fixed_init(11)
2575 };
2576 fixed20_12 min_mem_eff;
2577 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2578 fixed20_12 cur_latency_mclk, cur_latency_sclk;
2579 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2580 disp_drain_rate2, read_return_rate;
2581 fixed20_12 time_disp1_drop_priority;
2582 int c;
2583 int cur_size = 16; /* in octawords */
2584 int critical_point = 0, critical_point2;
2585/* uint32_t read_return_rate, time_disp1_drop_priority; */
2586 int stop_req, max_stop_req;
2587 struct drm_display_mode *mode1 = NULL;
2588 struct drm_display_mode *mode2 = NULL;
2589 uint32_t pixel_bytes1 = 0;
2590 uint32_t pixel_bytes2 = 0;
2591
Alex Deucherf46c0122010-03-31 00:33:27 -04002592 radeon_update_display_priority(rdev);
2593
Jerome Glissec93bb852009-07-13 21:04:08 +02002594 if (rdev->mode_info.crtcs[0]->base.enabled) {
2595 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2596 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2597 }
Dave Airliedfee5612009-10-02 09:19:09 +10002598 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2599 if (rdev->mode_info.crtcs[1]->base.enabled) {
2600 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2601 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2602 }
Jerome Glissec93bb852009-07-13 21:04:08 +02002603 }
2604
2605 min_mem_eff.full = rfixed_const_8(0);
2606 /* get modes */
2607 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2608 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2609 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2610 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2611 /* check crtc enables */
2612 if (mode2)
2613 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2614 if (mode1)
2615 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2616 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2617 }
2618
2619 /*
2620 * determine is there is enough bw for current mode
2621 */
Alex Deucherf47299c2010-03-16 20:54:38 -04002622 sclk_ff = rdev->pm.sclk;
2623 mclk_ff = rdev->pm.mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02002624
2625 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
2626 temp_ff.full = rfixed_const(temp);
2627 mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
2628
2629 pix_clk.full = 0;
2630 pix_clk2.full = 0;
2631 peak_disp_bw.full = 0;
2632 if (mode1) {
2633 temp_ff.full = rfixed_const(1000);
2634 pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
2635 pix_clk.full = rfixed_div(pix_clk, temp_ff);
2636 temp_ff.full = rfixed_const(pixel_bytes1);
2637 peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
2638 }
2639 if (mode2) {
2640 temp_ff.full = rfixed_const(1000);
2641 pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
2642 pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
2643 temp_ff.full = rfixed_const(pixel_bytes2);
2644 peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
2645 }
2646
2647 mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
2648 if (peak_disp_bw.full >= mem_bw.full) {
2649 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2650 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2651 }
2652
2653 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
2654 temp = RREG32(RADEON_MEM_TIMING_CNTL);
2655 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2656 mem_trcd = ((temp >> 2) & 0x3) + 1;
2657 mem_trp = ((temp & 0x3)) + 1;
2658 mem_tras = ((temp & 0x70) >> 4) + 1;
2659 } else if (rdev->family == CHIP_R300 ||
2660 rdev->family == CHIP_R350) { /* r300, r350 */
2661 mem_trcd = (temp & 0x7) + 1;
2662 mem_trp = ((temp >> 8) & 0x7) + 1;
2663 mem_tras = ((temp >> 11) & 0xf) + 4;
2664 } else if (rdev->family == CHIP_RV350 ||
2665 rdev->family <= CHIP_RV380) {
2666 /* rv3x0 */
2667 mem_trcd = (temp & 0x7) + 3;
2668 mem_trp = ((temp >> 8) & 0x7) + 3;
2669 mem_tras = ((temp >> 11) & 0xf) + 6;
2670 } else if (rdev->family == CHIP_R420 ||
2671 rdev->family == CHIP_R423 ||
2672 rdev->family == CHIP_RV410) {
2673 /* r4xx */
2674 mem_trcd = (temp & 0xf) + 3;
2675 if (mem_trcd > 15)
2676 mem_trcd = 15;
2677 mem_trp = ((temp >> 8) & 0xf) + 3;
2678 if (mem_trp > 15)
2679 mem_trp = 15;
2680 mem_tras = ((temp >> 12) & 0x1f) + 6;
2681 if (mem_tras > 31)
2682 mem_tras = 31;
2683 } else { /* RV200, R200 */
2684 mem_trcd = (temp & 0x7) + 1;
2685 mem_trp = ((temp >> 8) & 0x7) + 1;
2686 mem_tras = ((temp >> 12) & 0xf) + 4;
2687 }
2688 /* convert to FF */
2689 trcd_ff.full = rfixed_const(mem_trcd);
2690 trp_ff.full = rfixed_const(mem_trp);
2691 tras_ff.full = rfixed_const(mem_tras);
2692
2693 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2694 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2695 data = (temp & (7 << 20)) >> 20;
2696 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2697 if (rdev->family == CHIP_RS480) /* don't think rs400 */
2698 tcas_ff = memtcas_rs480_ff[data];
2699 else
2700 tcas_ff = memtcas_ff[data];
2701 } else
2702 tcas_ff = memtcas2_ff[data];
2703
2704 if (rdev->family == CHIP_RS400 ||
2705 rdev->family == CHIP_RS480) {
2706 /* extra cas latency stored in bits 23-25 0-4 clocks */
2707 data = (temp >> 23) & 0x7;
2708 if (data < 5)
2709 tcas_ff.full += rfixed_const(data);
2710 }
2711
2712 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2713 /* on the R300, Tcas is included in Trbs.
2714 */
2715 temp = RREG32(RADEON_MEM_CNTL);
2716 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2717 if (data == 1) {
2718 if (R300_MEM_USE_CD_CH_ONLY & temp) {
2719 temp = RREG32(R300_MC_IND_INDEX);
2720 temp &= ~R300_MC_IND_ADDR_MASK;
2721 temp |= R300_MC_READ_CNTL_CD_mcind;
2722 WREG32(R300_MC_IND_INDEX, temp);
2723 temp = RREG32(R300_MC_IND_DATA);
2724 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2725 } else {
2726 temp = RREG32(R300_MC_READ_CNTL_AB);
2727 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2728 }
2729 } else {
2730 temp = RREG32(R300_MC_READ_CNTL_AB);
2731 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2732 }
2733 if (rdev->family == CHIP_RV410 ||
2734 rdev->family == CHIP_R420 ||
2735 rdev->family == CHIP_R423)
2736 trbs_ff = memtrbs_r4xx[data];
2737 else
2738 trbs_ff = memtrbs[data];
2739 tcas_ff.full += trbs_ff.full;
2740 }
2741
2742 sclk_eff_ff.full = sclk_ff.full;
2743
2744 if (rdev->flags & RADEON_IS_AGP) {
2745 fixed20_12 agpmode_ff;
2746 agpmode_ff.full = rfixed_const(radeon_agpmode);
2747 temp_ff.full = rfixed_const_666(16);
2748 sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
2749 }
2750 /* TODO PCIE lanes may affect this - agpmode == 16?? */
2751
2752 if (ASIC_IS_R300(rdev)) {
2753 sclk_delay_ff.full = rfixed_const(250);
2754 } else {
2755 if ((rdev->family == CHIP_RV100) ||
2756 rdev->flags & RADEON_IS_IGP) {
2757 if (rdev->mc.vram_is_ddr)
2758 sclk_delay_ff.full = rfixed_const(41);
2759 else
2760 sclk_delay_ff.full = rfixed_const(33);
2761 } else {
2762 if (rdev->mc.vram_width == 128)
2763 sclk_delay_ff.full = rfixed_const(57);
2764 else
2765 sclk_delay_ff.full = rfixed_const(41);
2766 }
2767 }
2768
2769 mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
2770
2771 if (rdev->mc.vram_is_ddr) {
2772 if (rdev->mc.vram_width == 32) {
2773 k1.full = rfixed_const(40);
2774 c = 3;
2775 } else {
2776 k1.full = rfixed_const(20);
2777 c = 1;
2778 }
2779 } else {
2780 k1.full = rfixed_const(40);
2781 c = 3;
2782 }
2783
2784 temp_ff.full = rfixed_const(2);
2785 mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
2786 temp_ff.full = rfixed_const(c);
2787 mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
2788 temp_ff.full = rfixed_const(4);
2789 mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
2790 mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
2791 mc_latency_mclk.full += k1.full;
2792
2793 mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
2794 mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
2795
2796 /*
2797 HW cursor time assuming worst case of full size colour cursor.
2798 */
2799 temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
2800 temp_ff.full += trcd_ff.full;
2801 if (temp_ff.full < tras_ff.full)
2802 temp_ff.full = tras_ff.full;
2803 cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
2804
2805 temp_ff.full = rfixed_const(cur_size);
2806 cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
2807 /*
2808 Find the total latency for the display data.
2809 */
Michel Dänzerb5fc9012009-10-08 10:44:10 +02002810 disp_latency_overhead.full = rfixed_const(8);
Jerome Glissec93bb852009-07-13 21:04:08 +02002811 disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
2812 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
2813 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
2814
2815 if (mc_latency_mclk.full > mc_latency_sclk.full)
2816 disp_latency.full = mc_latency_mclk.full;
2817 else
2818 disp_latency.full = mc_latency_sclk.full;
2819
2820 /* setup Max GRPH_STOP_REQ default value */
2821 if (ASIC_IS_RV100(rdev))
2822 max_stop_req = 0x5c;
2823 else
2824 max_stop_req = 0x7c;
2825
2826 if (mode1) {
2827 /* CRTC1
2828 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
2829 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
2830 */
2831 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
2832
2833 if (stop_req > max_stop_req)
2834 stop_req = max_stop_req;
2835
2836 /*
2837 Find the drain rate of the display buffer.
2838 */
2839 temp_ff.full = rfixed_const((16/pixel_bytes1));
2840 disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
2841
2842 /*
2843 Find the critical point of the display buffer.
2844 */
2845 crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
2846 crit_point_ff.full += rfixed_const_half(0);
2847
2848 critical_point = rfixed_trunc(crit_point_ff);
2849
2850 if (rdev->disp_priority == 2) {
2851 critical_point = 0;
2852 }
2853
2854 /*
2855 The critical point should never be above max_stop_req-4. Setting
2856 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
2857 */
2858 if (max_stop_req - critical_point < 4)
2859 critical_point = 0;
2860
2861 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
2862 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
2863 critical_point = 0x10;
2864 }
2865
2866 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
2867 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
2868 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
2869 temp &= ~(RADEON_GRPH_START_REQ_MASK);
2870 if ((rdev->family == CHIP_R350) &&
2871 (stop_req > 0x15)) {
2872 stop_req -= 0x10;
2873 }
2874 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
2875 temp |= RADEON_GRPH_BUFFER_SIZE;
2876 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
2877 RADEON_GRPH_CRITICAL_AT_SOF |
2878 RADEON_GRPH_STOP_CNTL);
2879 /*
2880 Write the result into the register.
2881 */
2882 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
2883 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
2884
2885#if 0
2886 if ((rdev->family == CHIP_RS400) ||
2887 (rdev->family == CHIP_RS480)) {
2888 /* attempt to program RS400 disp regs correctly ??? */
2889 temp = RREG32(RS400_DISP1_REG_CNTL);
2890 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
2891 RS400_DISP1_STOP_REQ_LEVEL_MASK);
2892 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
2893 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
2894 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
2895 temp = RREG32(RS400_DMIF_MEM_CNTL1);
2896 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
2897 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
2898 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
2899 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
2900 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
2901 }
2902#endif
2903
2904 DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
2905 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
2906 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
2907 }
2908
2909 if (mode2) {
2910 u32 grph2_cntl;
2911 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
2912
2913 if (stop_req > max_stop_req)
2914 stop_req = max_stop_req;
2915
2916 /*
2917 Find the drain rate of the display buffer.
2918 */
2919 temp_ff.full = rfixed_const((16/pixel_bytes2));
2920 disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
2921
2922 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
2923 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
2924 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
2925 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
2926 if ((rdev->family == CHIP_R350) &&
2927 (stop_req > 0x15)) {
2928 stop_req -= 0x10;
2929 }
2930 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
2931 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
2932 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
2933 RADEON_GRPH_CRITICAL_AT_SOF |
2934 RADEON_GRPH_STOP_CNTL);
2935
2936 if ((rdev->family == CHIP_RS100) ||
2937 (rdev->family == CHIP_RS200))
2938 critical_point2 = 0;
2939 else {
2940 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
2941 temp_ff.full = rfixed_const(temp);
2942 temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
2943 if (sclk_ff.full < temp_ff.full)
2944 temp_ff.full = sclk_ff.full;
2945
2946 read_return_rate.full = temp_ff.full;
2947
2948 if (mode1) {
2949 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
2950 time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
2951 } else {
2952 time_disp1_drop_priority.full = 0;
2953 }
2954 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
2955 crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
2956 crit_point_ff.full += rfixed_const_half(0);
2957
2958 critical_point2 = rfixed_trunc(crit_point_ff);
2959
2960 if (rdev->disp_priority == 2) {
2961 critical_point2 = 0;
2962 }
2963
2964 if (max_stop_req - critical_point2 < 4)
2965 critical_point2 = 0;
2966
2967 }
2968
2969 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
2970 /* some R300 cards have problem with this set to 0 */
2971 critical_point2 = 0x10;
2972 }
2973
2974 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
2975 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
2976
2977 if ((rdev->family == CHIP_RS400) ||
2978 (rdev->family == CHIP_RS480)) {
2979#if 0
2980 /* attempt to program RS400 disp2 regs correctly ??? */
2981 temp = RREG32(RS400_DISP2_REQ_CNTL1);
2982 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
2983 RS400_DISP2_STOP_REQ_LEVEL_MASK);
2984 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
2985 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
2986 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
2987 temp = RREG32(RS400_DISP2_REQ_CNTL2);
2988 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
2989 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
2990 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
2991 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
2992 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
2993#endif
2994 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
2995 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
2996 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
2997 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
2998 }
2999
3000 DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
3001 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3002 }
3003}
Dave Airlie551ebd82009-09-01 15:25:57 +10003004
3005static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3006{
3007 DRM_ERROR("pitch %d\n", t->pitch);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003008 DRM_ERROR("use_pitch %d\n", t->use_pitch);
Dave Airlie551ebd82009-09-01 15:25:57 +10003009 DRM_ERROR("width %d\n", t->width);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003010 DRM_ERROR("width_11 %d\n", t->width_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003011 DRM_ERROR("height %d\n", t->height);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003012 DRM_ERROR("height_11 %d\n", t->height_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003013 DRM_ERROR("num levels %d\n", t->num_levels);
3014 DRM_ERROR("depth %d\n", t->txdepth);
3015 DRM_ERROR("bpp %d\n", t->cpp);
3016 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
3017 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
3018 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
Dave Airlied785d782009-12-07 13:16:06 +10003019 DRM_ERROR("compress format %d\n", t->compress_format);
Dave Airlie551ebd82009-09-01 15:25:57 +10003020}
3021
3022static int r100_cs_track_cube(struct radeon_device *rdev,
3023 struct r100_cs_track *track, unsigned idx)
3024{
3025 unsigned face, w, h;
Jerome Glisse4c788672009-11-20 14:29:23 +01003026 struct radeon_bo *cube_robj;
Dave Airlie551ebd82009-09-01 15:25:57 +10003027 unsigned long size;
3028
3029 for (face = 0; face < 5; face++) {
3030 cube_robj = track->textures[idx].cube_info[face].robj;
3031 w = track->textures[idx].cube_info[face].width;
3032 h = track->textures[idx].cube_info[face].height;
3033
3034 size = w * h;
3035 size *= track->textures[idx].cpp;
3036
3037 size += track->textures[idx].cube_info[face].offset;
3038
Jerome Glisse4c788672009-11-20 14:29:23 +01003039 if (size > radeon_bo_size(cube_robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003040 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
Jerome Glisse4c788672009-11-20 14:29:23 +01003041 size, radeon_bo_size(cube_robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003042 r100_cs_track_texture_print(&track->textures[idx]);
3043 return -1;
3044 }
3045 }
3046 return 0;
3047}
3048
Dave Airlied785d782009-12-07 13:16:06 +10003049static int r100_track_compress_size(int compress_format, int w, int h)
3050{
3051 int block_width, block_height, block_bytes;
3052 int wblocks, hblocks;
3053 int min_wblocks;
3054 int sz;
3055
3056 block_width = 4;
3057 block_height = 4;
3058
3059 switch (compress_format) {
3060 case R100_TRACK_COMP_DXT1:
3061 block_bytes = 8;
3062 min_wblocks = 4;
3063 break;
3064 default:
3065 case R100_TRACK_COMP_DXT35:
3066 block_bytes = 16;
3067 min_wblocks = 2;
3068 break;
3069 }
3070
3071 hblocks = (h + block_height - 1) / block_height;
3072 wblocks = (w + block_width - 1) / block_width;
3073 if (wblocks < min_wblocks)
3074 wblocks = min_wblocks;
3075 sz = wblocks * hblocks * block_bytes;
3076 return sz;
3077}
3078
Dave Airlie551ebd82009-09-01 15:25:57 +10003079static int r100_cs_track_texture_check(struct radeon_device *rdev,
3080 struct r100_cs_track *track)
3081{
Jerome Glisse4c788672009-11-20 14:29:23 +01003082 struct radeon_bo *robj;
Dave Airlie551ebd82009-09-01 15:25:57 +10003083 unsigned long size;
Marek Olšákb73c5f82010-04-11 03:18:52 +02003084 unsigned u, i, w, h, d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003085 int ret;
3086
3087 for (u = 0; u < track->num_texture; u++) {
3088 if (!track->textures[u].enabled)
3089 continue;
3090 robj = track->textures[u].robj;
3091 if (robj == NULL) {
3092 DRM_ERROR("No texture bound to unit %u\n", u);
3093 return -EINVAL;
3094 }
3095 size = 0;
3096 for (i = 0; i <= track->textures[u].num_levels; i++) {
3097 if (track->textures[u].use_pitch) {
3098 if (rdev->family < CHIP_R300)
3099 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3100 else
3101 w = track->textures[u].pitch / (1 << i);
3102 } else {
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003103 w = track->textures[u].width;
Dave Airlie551ebd82009-09-01 15:25:57 +10003104 if (rdev->family >= CHIP_RV515)
3105 w |= track->textures[u].width_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003106 w = w / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003107 if (track->textures[u].roundup_w)
3108 w = roundup_pow_of_two(w);
3109 }
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003110 h = track->textures[u].height;
Dave Airlie551ebd82009-09-01 15:25:57 +10003111 if (rdev->family >= CHIP_RV515)
3112 h |= track->textures[u].height_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003113 h = h / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003114 if (track->textures[u].roundup_h)
3115 h = roundup_pow_of_two(h);
Marek Olšákb73c5f82010-04-11 03:18:52 +02003116 if (track->textures[u].tex_coord_type == 1) {
3117 d = (1 << track->textures[u].txdepth) / (1 << i);
3118 if (!d)
3119 d = 1;
3120 } else {
3121 d = 1;
3122 }
Dave Airlied785d782009-12-07 13:16:06 +10003123 if (track->textures[u].compress_format) {
3124
Marek Olšákb73c5f82010-04-11 03:18:52 +02003125 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
Dave Airlied785d782009-12-07 13:16:06 +10003126 /* compressed textures are block based */
3127 } else
Marek Olšákb73c5f82010-04-11 03:18:52 +02003128 size += w * h * d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003129 }
3130 size *= track->textures[u].cpp;
Dave Airlied785d782009-12-07 13:16:06 +10003131
Dave Airlie551ebd82009-09-01 15:25:57 +10003132 switch (track->textures[u].tex_coord_type) {
3133 case 0:
Dave Airlie551ebd82009-09-01 15:25:57 +10003134 case 1:
Dave Airlie551ebd82009-09-01 15:25:57 +10003135 break;
3136 case 2:
3137 if (track->separate_cube) {
3138 ret = r100_cs_track_cube(rdev, track, u);
3139 if (ret)
3140 return ret;
3141 } else
3142 size *= 6;
3143 break;
3144 default:
3145 DRM_ERROR("Invalid texture coordinate type %u for unit "
3146 "%u\n", track->textures[u].tex_coord_type, u);
3147 return -EINVAL;
3148 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003149 if (size > radeon_bo_size(robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003150 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
Jerome Glisse4c788672009-11-20 14:29:23 +01003151 "%lu\n", u, size, radeon_bo_size(robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003152 r100_cs_track_texture_print(&track->textures[u]);
3153 return -EINVAL;
3154 }
3155 }
3156 return 0;
3157}
3158
3159int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3160{
3161 unsigned i;
3162 unsigned long size;
3163 unsigned prim_walk;
3164 unsigned nverts;
3165
3166 for (i = 0; i < track->num_cb; i++) {
3167 if (track->cb[i].robj == NULL) {
Marek Olšák46c64d42009-12-17 06:02:28 +01003168 if (!(track->fastfill || track->color_channel_mask ||
3169 track->blend_read_enable)) {
3170 continue;
3171 }
Dave Airlie551ebd82009-09-01 15:25:57 +10003172 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3173 return -EINVAL;
3174 }
3175 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3176 size += track->cb[i].offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003177 if (size > radeon_bo_size(track->cb[i].robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003178 DRM_ERROR("[drm] Buffer too small for color buffer %d "
3179 "(need %lu have %lu) !\n", i, size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003180 radeon_bo_size(track->cb[i].robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003181 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3182 i, track->cb[i].pitch, track->cb[i].cpp,
3183 track->cb[i].offset, track->maxy);
3184 return -EINVAL;
3185 }
3186 }
3187 if (track->z_enabled) {
3188 if (track->zb.robj == NULL) {
3189 DRM_ERROR("[drm] No buffer for z buffer !\n");
3190 return -EINVAL;
3191 }
3192 size = track->zb.pitch * track->zb.cpp * track->maxy;
3193 size += track->zb.offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003194 if (size > radeon_bo_size(track->zb.robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003195 DRM_ERROR("[drm] Buffer too small for z buffer "
3196 "(need %lu have %lu) !\n", size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003197 radeon_bo_size(track->zb.robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003198 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3199 track->zb.pitch, track->zb.cpp,
3200 track->zb.offset, track->maxy);
3201 return -EINVAL;
3202 }
3203 }
3204 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
Marek Olšákcae94b02010-02-21 21:24:15 +01003205 if (track->vap_vf_cntl & (1 << 14)) {
3206 nverts = track->vap_alt_nverts;
3207 } else {
3208 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3209 }
Dave Airlie551ebd82009-09-01 15:25:57 +10003210 switch (prim_walk) {
3211 case 1:
3212 for (i = 0; i < track->num_arrays; i++) {
3213 size = track->arrays[i].esize * track->max_indx * 4;
3214 if (track->arrays[i].robj == NULL) {
3215 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3216 "bound\n", prim_walk, i);
3217 return -EINVAL;
3218 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003219 if (size > radeon_bo_size(track->arrays[i].robj)) {
3220 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3221 "need %lu dwords have %lu dwords\n",
3222 prim_walk, i, size >> 2,
3223 radeon_bo_size(track->arrays[i].robj)
3224 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003225 DRM_ERROR("Max indices %u\n", track->max_indx);
3226 return -EINVAL;
3227 }
3228 }
3229 break;
3230 case 2:
3231 for (i = 0; i < track->num_arrays; i++) {
3232 size = track->arrays[i].esize * (nverts - 1) * 4;
3233 if (track->arrays[i].robj == NULL) {
3234 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3235 "bound\n", prim_walk, i);
3236 return -EINVAL;
3237 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003238 if (size > radeon_bo_size(track->arrays[i].robj)) {
3239 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3240 "need %lu dwords have %lu dwords\n",
3241 prim_walk, i, size >> 2,
3242 radeon_bo_size(track->arrays[i].robj)
3243 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003244 return -EINVAL;
3245 }
3246 }
3247 break;
3248 case 3:
3249 size = track->vtx_size * nverts;
3250 if (size != track->immd_dwords) {
3251 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3252 track->immd_dwords, size);
3253 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3254 nverts, track->vtx_size);
3255 return -EINVAL;
3256 }
3257 break;
3258 default:
3259 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3260 prim_walk);
3261 return -EINVAL;
3262 }
3263 return r100_cs_track_texture_check(rdev, track);
3264}
3265
3266void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3267{
3268 unsigned i, face;
3269
3270 if (rdev->family < CHIP_R300) {
3271 track->num_cb = 1;
3272 if (rdev->family <= CHIP_RS200)
3273 track->num_texture = 3;
3274 else
3275 track->num_texture = 6;
3276 track->maxy = 2048;
3277 track->separate_cube = 1;
3278 } else {
3279 track->num_cb = 4;
3280 track->num_texture = 16;
3281 track->maxy = 4096;
3282 track->separate_cube = 0;
3283 }
3284
3285 for (i = 0; i < track->num_cb; i++) {
3286 track->cb[i].robj = NULL;
3287 track->cb[i].pitch = 8192;
3288 track->cb[i].cpp = 16;
3289 track->cb[i].offset = 0;
3290 }
3291 track->z_enabled = true;
3292 track->zb.robj = NULL;
3293 track->zb.pitch = 8192;
3294 track->zb.cpp = 4;
3295 track->zb.offset = 0;
3296 track->vtx_size = 0x7F;
3297 track->immd_dwords = 0xFFFFFFFFUL;
3298 track->num_arrays = 11;
3299 track->max_indx = 0x00FFFFFFUL;
3300 for (i = 0; i < track->num_arrays; i++) {
3301 track->arrays[i].robj = NULL;
3302 track->arrays[i].esize = 0x7F;
3303 }
3304 for (i = 0; i < track->num_texture; i++) {
Dave Airlied785d782009-12-07 13:16:06 +10003305 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10003306 track->textures[i].pitch = 16536;
3307 track->textures[i].width = 16536;
3308 track->textures[i].height = 16536;
3309 track->textures[i].width_11 = 1 << 11;
3310 track->textures[i].height_11 = 1 << 11;
3311 track->textures[i].num_levels = 12;
3312 if (rdev->family <= CHIP_RS200) {
3313 track->textures[i].tex_coord_type = 0;
3314 track->textures[i].txdepth = 0;
3315 } else {
3316 track->textures[i].txdepth = 16;
3317 track->textures[i].tex_coord_type = 1;
3318 }
3319 track->textures[i].cpp = 64;
3320 track->textures[i].robj = NULL;
3321 /* CS IB emission code makes sure texture unit are disabled */
3322 track->textures[i].enabled = false;
3323 track->textures[i].roundup_w = true;
3324 track->textures[i].roundup_h = true;
3325 if (track->separate_cube)
3326 for (face = 0; face < 5; face++) {
3327 track->textures[i].cube_info[face].robj = NULL;
3328 track->textures[i].cube_info[face].width = 16536;
3329 track->textures[i].cube_info[face].height = 16536;
3330 track->textures[i].cube_info[face].offset = 0;
3331 }
3332 }
3333}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003334
3335int r100_ring_test(struct radeon_device *rdev)
3336{
3337 uint32_t scratch;
3338 uint32_t tmp = 0;
3339 unsigned i;
3340 int r;
3341
3342 r = radeon_scratch_get(rdev, &scratch);
3343 if (r) {
3344 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3345 return r;
3346 }
3347 WREG32(scratch, 0xCAFEDEAD);
3348 r = radeon_ring_lock(rdev, 2);
3349 if (r) {
3350 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3351 radeon_scratch_free(rdev, scratch);
3352 return r;
3353 }
3354 radeon_ring_write(rdev, PACKET0(scratch, 0));
3355 radeon_ring_write(rdev, 0xDEADBEEF);
3356 radeon_ring_unlock_commit(rdev);
3357 for (i = 0; i < rdev->usec_timeout; i++) {
3358 tmp = RREG32(scratch);
3359 if (tmp == 0xDEADBEEF) {
3360 break;
3361 }
3362 DRM_UDELAY(1);
3363 }
3364 if (i < rdev->usec_timeout) {
3365 DRM_INFO("ring test succeeded in %d usecs\n", i);
3366 } else {
3367 DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
3368 scratch, tmp);
3369 r = -EINVAL;
3370 }
3371 radeon_scratch_free(rdev, scratch);
3372 return r;
3373}
3374
3375void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3376{
3377 radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
3378 radeon_ring_write(rdev, ib->gpu_addr);
3379 radeon_ring_write(rdev, ib->length_dw);
3380}
3381
3382int r100_ib_test(struct radeon_device *rdev)
3383{
3384 struct radeon_ib *ib;
3385 uint32_t scratch;
3386 uint32_t tmp = 0;
3387 unsigned i;
3388 int r;
3389
3390 r = radeon_scratch_get(rdev, &scratch);
3391 if (r) {
3392 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3393 return r;
3394 }
3395 WREG32(scratch, 0xCAFEDEAD);
3396 r = radeon_ib_get(rdev, &ib);
3397 if (r) {
3398 return r;
3399 }
3400 ib->ptr[0] = PACKET0(scratch, 0);
3401 ib->ptr[1] = 0xDEADBEEF;
3402 ib->ptr[2] = PACKET2(0);
3403 ib->ptr[3] = PACKET2(0);
3404 ib->ptr[4] = PACKET2(0);
3405 ib->ptr[5] = PACKET2(0);
3406 ib->ptr[6] = PACKET2(0);
3407 ib->ptr[7] = PACKET2(0);
3408 ib->length_dw = 8;
3409 r = radeon_ib_schedule(rdev, ib);
3410 if (r) {
3411 radeon_scratch_free(rdev, scratch);
3412 radeon_ib_free(rdev, &ib);
3413 return r;
3414 }
3415 r = radeon_fence_wait(ib->fence, false);
3416 if (r) {
3417 return r;
3418 }
3419 for (i = 0; i < rdev->usec_timeout; i++) {
3420 tmp = RREG32(scratch);
3421 if (tmp == 0xDEADBEEF) {
3422 break;
3423 }
3424 DRM_UDELAY(1);
3425 }
3426 if (i < rdev->usec_timeout) {
3427 DRM_INFO("ib test succeeded in %u usecs\n", i);
3428 } else {
3429 DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
3430 scratch, tmp);
3431 r = -EINVAL;
3432 }
3433 radeon_scratch_free(rdev, scratch);
3434 radeon_ib_free(rdev, &ib);
3435 return r;
3436}
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003437
3438void r100_ib_fini(struct radeon_device *rdev)
3439{
3440 radeon_ib_pool_fini(rdev);
3441}
3442
3443int r100_ib_init(struct radeon_device *rdev)
3444{
3445 int r;
3446
3447 r = radeon_ib_pool_init(rdev);
3448 if (r) {
3449 dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
3450 r100_ib_fini(rdev);
3451 return r;
3452 }
3453 r = r100_ib_test(rdev);
3454 if (r) {
3455 dev_err(rdev->dev, "failled testing IB (%d).\n", r);
3456 r100_ib_fini(rdev);
3457 return r;
3458 }
3459 return 0;
3460}
3461
3462void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3463{
3464 /* Shutdown CP we shouldn't need to do that but better be safe than
3465 * sorry
3466 */
3467 rdev->cp.ready = false;
3468 WREG32(R_000740_CP_CSQ_CNTL, 0);
3469
3470 /* Save few CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003471 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003472 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3473 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3474 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3475 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3476 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3477 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3478 }
3479
3480 /* Disable VGA aperture access */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003481 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003482 /* Disable cursor, overlay, crtc */
3483 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3484 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3485 S_000054_CRTC_DISPLAY_DIS(1));
3486 WREG32(R_000050_CRTC_GEN_CNTL,
3487 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3488 S_000050_CRTC_DISP_REQ_EN_B(1));
3489 WREG32(R_000420_OV0_SCALE_CNTL,
3490 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3491 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3492 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3493 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3494 S_000360_CUR2_LOCK(1));
3495 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3496 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3497 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3498 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3499 WREG32(R_000360_CUR2_OFFSET,
3500 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3501 }
3502}
3503
3504void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3505{
3506 /* Update base address for crtc */
Jerome Glissed594e462010-02-17 21:54:29 +00003507 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003508 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
Jerome Glissed594e462010-02-17 21:54:29 +00003509 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003510 }
3511 /* Restore CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003512 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003513 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3514 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3515 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3516 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3517 }
3518}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003519
3520void r100_vga_render_disable(struct radeon_device *rdev)
3521{
Jerome Glissed4550902009-10-01 10:12:06 +02003522 u32 tmp;
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003523
Jerome Glissed4550902009-10-01 10:12:06 +02003524 tmp = RREG8(R_0003C2_GENMO_WT);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003525 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3526}
Jerome Glissed4550902009-10-01 10:12:06 +02003527
3528static void r100_debugfs(struct radeon_device *rdev)
3529{
3530 int r;
3531
3532 r = r100_debugfs_mc_info_init(rdev);
3533 if (r)
3534 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3535}
3536
3537static void r100_mc_program(struct radeon_device *rdev)
3538{
3539 struct r100_mc_save save;
3540
3541 /* Stops all mc clients */
3542 r100_mc_stop(rdev, &save);
3543 if (rdev->flags & RADEON_IS_AGP) {
3544 WREG32(R_00014C_MC_AGP_LOCATION,
3545 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3546 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3547 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3548 if (rdev->family > CHIP_RV200)
3549 WREG32(R_00015C_AGP_BASE_2,
3550 upper_32_bits(rdev->mc.agp_base) & 0xff);
3551 } else {
3552 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3553 WREG32(R_000170_AGP_BASE, 0);
3554 if (rdev->family > CHIP_RV200)
3555 WREG32(R_00015C_AGP_BASE_2, 0);
3556 }
3557 /* Wait for mc idle */
3558 if (r100_mc_wait_for_idle(rdev))
3559 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3560 /* Program MC, should be a 32bits limited address space */
3561 WREG32(R_000148_MC_FB_LOCATION,
3562 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3563 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3564 r100_mc_resume(rdev, &save);
3565}
3566
3567void r100_clock_startup(struct radeon_device *rdev)
3568{
3569 u32 tmp;
3570
3571 if (radeon_dynclks != -1 && radeon_dynclks)
3572 radeon_legacy_set_clock_gating(rdev, 1);
3573 /* We need to force on some of the block */
3574 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3575 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3576 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3577 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3578 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3579}
3580
3581static int r100_startup(struct radeon_device *rdev)
3582{
3583 int r;
3584
Alex Deucher92cde002009-12-04 10:55:12 -05003585 /* set common regs */
3586 r100_set_common_regs(rdev);
3587 /* program mc */
Jerome Glissed4550902009-10-01 10:12:06 +02003588 r100_mc_program(rdev);
3589 /* Resume clock */
3590 r100_clock_startup(rdev);
3591 /* Initialize GPU configuration (# pipes, ...) */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00003592// r100_gpu_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003593 /* Initialize GART (initialize after TTM so we can allocate
3594 * memory through TTM but finalize after TTM) */
Dave Airlie17e15b02009-11-05 15:36:53 +10003595 r100_enable_bm(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003596 if (rdev->flags & RADEON_IS_PCI) {
3597 r = r100_pci_gart_enable(rdev);
3598 if (r)
3599 return r;
3600 }
3601 /* Enable IRQ */
Jerome Glissed4550902009-10-01 10:12:06 +02003602 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01003603 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed4550902009-10-01 10:12:06 +02003604 /* 1M ring buffer */
3605 r = r100_cp_init(rdev, 1024 * 1024);
3606 if (r) {
3607 dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
3608 return r;
3609 }
3610 r = r100_wb_init(rdev);
3611 if (r)
3612 dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
3613 r = r100_ib_init(rdev);
3614 if (r) {
3615 dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
3616 return r;
3617 }
3618 return 0;
3619}
3620
3621int r100_resume(struct radeon_device *rdev)
3622{
3623 /* Make sur GART are not working */
3624 if (rdev->flags & RADEON_IS_PCI)
3625 r100_pci_gart_disable(rdev);
3626 /* Resume clock before doing reset */
3627 r100_clock_startup(rdev);
3628 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003629 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003630 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3631 RREG32(R_000E40_RBBM_STATUS),
3632 RREG32(R_0007C0_CP_STAT));
3633 }
3634 /* post */
3635 radeon_combios_asic_init(rdev->ddev);
3636 /* Resume clock after posting */
3637 r100_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10003638 /* Initialize surface registers */
3639 radeon_surface_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003640 return r100_startup(rdev);
3641}
3642
3643int r100_suspend(struct radeon_device *rdev)
3644{
3645 r100_cp_disable(rdev);
3646 r100_wb_disable(rdev);
3647 r100_irq_disable(rdev);
3648 if (rdev->flags & RADEON_IS_PCI)
3649 r100_pci_gart_disable(rdev);
3650 return 0;
3651}
3652
3653void r100_fini(struct radeon_device *rdev)
3654{
Alex Deucher29fb52c2010-03-11 10:01:17 -05003655 radeon_pm_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003656 r100_cp_fini(rdev);
3657 r100_wb_fini(rdev);
3658 r100_ib_fini(rdev);
3659 radeon_gem_fini(rdev);
3660 if (rdev->flags & RADEON_IS_PCI)
3661 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01003662 radeon_agp_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003663 radeon_irq_kms_fini(rdev);
3664 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003665 radeon_bo_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003666 radeon_atombios_fini(rdev);
3667 kfree(rdev->bios);
3668 rdev->bios = NULL;
3669}
3670
Jerome Glissed4550902009-10-01 10:12:06 +02003671int r100_init(struct radeon_device *rdev)
3672{
3673 int r;
3674
Jerome Glissed4550902009-10-01 10:12:06 +02003675 /* Register debugfs file specific to this group of asics */
3676 r100_debugfs(rdev);
3677 /* Disable VGA */
3678 r100_vga_render_disable(rdev);
3679 /* Initialize scratch registers */
3680 radeon_scratch_init(rdev);
3681 /* Initialize surface registers */
3682 radeon_surface_init(rdev);
3683 /* TODO: disable VGA need to use VGA request */
3684 /* BIOS*/
3685 if (!radeon_get_bios(rdev)) {
3686 if (ASIC_IS_AVIVO(rdev))
3687 return -EINVAL;
3688 }
3689 if (rdev->is_atom_bios) {
3690 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
3691 return -EINVAL;
3692 } else {
3693 r = radeon_combios_init(rdev);
3694 if (r)
3695 return r;
3696 }
3697 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003698 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003699 dev_warn(rdev->dev,
3700 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3701 RREG32(R_000E40_RBBM_STATUS),
3702 RREG32(R_0007C0_CP_STAT));
3703 }
3704 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10003705 if (radeon_boot_test_post_card(rdev) == false)
3706 return -EINVAL;
Jerome Glissed4550902009-10-01 10:12:06 +02003707 /* Set asic errata */
3708 r100_errata(rdev);
3709 /* Initialize clocks */
3710 radeon_get_clock_info(rdev->ddev);
Rafał Miłecki62340772009-12-15 21:46:58 +01003711 /* Initialize power management */
3712 radeon_pm_init(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00003713 /* initialize AGP */
3714 if (rdev->flags & RADEON_IS_AGP) {
3715 r = radeon_agp_init(rdev);
3716 if (r) {
3717 radeon_agp_disable(rdev);
3718 }
3719 }
3720 /* initialize VRAM */
3721 r100_mc_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003722 /* Fence driver */
3723 r = radeon_fence_driver_init(rdev);
3724 if (r)
3725 return r;
3726 r = radeon_irq_kms_init(rdev);
3727 if (r)
3728 return r;
3729 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01003730 r = radeon_bo_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003731 if (r)
3732 return r;
3733 if (rdev->flags & RADEON_IS_PCI) {
3734 r = r100_pci_gart_init(rdev);
3735 if (r)
3736 return r;
3737 }
3738 r100_set_safe_registers(rdev);
3739 rdev->accel_working = true;
3740 r = r100_startup(rdev);
3741 if (r) {
3742 /* Somethings want wront with the accel init stop accel */
3743 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed4550902009-10-01 10:12:06 +02003744 r100_cp_fini(rdev);
3745 r100_wb_fini(rdev);
3746 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003747 radeon_irq_kms_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003748 if (rdev->flags & RADEON_IS_PCI)
3749 r100_pci_gart_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003750 rdev->accel_working = false;
3751 }
3752 return 0;
3753}