blob: e80d252d2fd10c8a6027bfc3d0010bec53b90b26 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#ifndef __DRIVERS_USB_DWC3_CORE_H
40#define __DRIVERS_USB_DWC3_CORE_H
41
42#include <linux/device.h>
43#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030044#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030045#include <linux/list.h>
46#include <linux/dma-mapping.h>
47#include <linux/mm.h>
48#include <linux/debugfs.h>
49
50#include <linux/usb/ch9.h>
51#include <linux/usb/gadget.h>
52
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +020053#include "dwc3_otg.h"
54
Felipe Balbi72246da2011-08-19 18:10:58 +030055/* Global constants */
Felipe Balbib0791fb2012-05-04 12:58:14 +030056#define DWC3_EP0_BOUNCE_SIZE 512
Felipe Balbi72246da2011-08-19 18:10:58 +030057#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz4a187332012-04-23 14:53:37 +020058#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030059
Pavankumar Kondetid393e172012-06-12 16:07:29 +053060#define DWC3_EVENT_BUFFERS_SIZE (2 * PAGE_SIZE)
Felipe Balbi72246da2011-08-19 18:10:58 +030061#define DWC3_EVENT_TYPE_MASK 0xfe
62
63#define DWC3_EVENT_TYPE_DEV 0
64#define DWC3_EVENT_TYPE_CARKIT 3
65#define DWC3_EVENT_TYPE_I2C 4
66
67#define DWC3_DEVICE_EVENT_DISCONNECT 0
68#define DWC3_DEVICE_EVENT_RESET 1
69#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
70#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
71#define DWC3_DEVICE_EVENT_WAKEUP 4
72#define DWC3_DEVICE_EVENT_EOPF 6
73#define DWC3_DEVICE_EVENT_SOF 7
74#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
75#define DWC3_DEVICE_EVENT_CMD_CMPL 10
76#define DWC3_DEVICE_EVENT_OVERFLOW 11
Pavankumar Kondeti33fe6f12012-06-12 16:21:46 +053077#define DWC3_DEVICE_EVENT_VENDOR_DEV_TEST_LMP 12
Felipe Balbi72246da2011-08-19 18:10:58 +030078
79#define DWC3_GEVNTCOUNT_MASK 0xfffc
80#define DWC3_GSNPSID_MASK 0xffff0000
81#define DWC3_GSNPSREV_MASK 0xffff
82
Ido Shayevitz4a187332012-04-23 14:53:37 +020083/* DWC3 registers memory space boundries */
84#define DWC3_XHCI_REGS_START 0x0
85#define DWC3_XHCI_REGS_END 0x7fff
86#define DWC3_GLOBALS_REGS_START 0xc100
87#define DWC3_GLOBALS_REGS_END 0xc6ff
88#define DWC3_DEVICE_REGS_START 0xc700
89#define DWC3_DEVICE_REGS_END 0xcbff
90#define DWC3_OTG_REGS_START 0xcc00
91#define DWC3_OTG_REGS_END 0xccff
92
Felipe Balbi72246da2011-08-19 18:10:58 +030093/* Global Registers */
94#define DWC3_GSBUSCFG0 0xc100
95#define DWC3_GSBUSCFG1 0xc104
96#define DWC3_GTXTHRCFG 0xc108
97#define DWC3_GRXTHRCFG 0xc10c
98#define DWC3_GCTL 0xc110
99#define DWC3_GEVTEN 0xc114
100#define DWC3_GSTS 0xc118
101#define DWC3_GSNPSID 0xc120
102#define DWC3_GGPIO 0xc124
103#define DWC3_GUID 0xc128
104#define DWC3_GUCTL 0xc12c
105#define DWC3_GBUSERRADDR0 0xc130
106#define DWC3_GBUSERRADDR1 0xc134
107#define DWC3_GPRTBIMAP0 0xc138
108#define DWC3_GPRTBIMAP1 0xc13c
109#define DWC3_GHWPARAMS0 0xc140
110#define DWC3_GHWPARAMS1 0xc144
111#define DWC3_GHWPARAMS2 0xc148
112#define DWC3_GHWPARAMS3 0xc14c
113#define DWC3_GHWPARAMS4 0xc150
114#define DWC3_GHWPARAMS5 0xc154
115#define DWC3_GHWPARAMS6 0xc158
116#define DWC3_GHWPARAMS7 0xc15c
117#define DWC3_GDBGFIFOSPACE 0xc160
118#define DWC3_GDBGLTSSM 0xc164
119#define DWC3_GPRTBIMAP_HS0 0xc180
120#define DWC3_GPRTBIMAP_HS1 0xc184
121#define DWC3_GPRTBIMAP_FS0 0xc188
122#define DWC3_GPRTBIMAP_FS1 0xc18c
123
124#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
125#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
126
127#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
128
129#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
130
131#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
132#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
133
134#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
135#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
136#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
137#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
138
139#define DWC3_GHWPARAMS8 0xc600
140
141/* Device Registers */
142#define DWC3_DCFG 0xc700
143#define DWC3_DCTL 0xc704
144#define DWC3_DEVTEN 0xc708
145#define DWC3_DSTS 0xc70c
146#define DWC3_DGCMDPAR 0xc710
147#define DWC3_DGCMD 0xc714
148#define DWC3_DALEPENA 0xc720
149#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
150#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
151#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
152#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
153
154/* OTG Registers */
155#define DWC3_OCFG 0xcc00
156#define DWC3_OCTL 0xcc04
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200157#define DWC3_OEVT 0xcc08
158#define DWC3_OEVTEN 0xcc0c
159#define DWC3_OSTS 0xcc10
Felipe Balbi72246da2011-08-19 18:10:58 +0300160
161/* Bit fields */
162
163/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800164#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Felipe Balbif4aadbe2011-09-08 17:39:59 +0300165#define DWC3_GCTL_U2RSTECN (1 << 16)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800166#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300167#define DWC3_GCTL_CLK_BUS (0)
168#define DWC3_GCTL_CLK_PIPE (1)
169#define DWC3_GCTL_CLK_PIPEHALF (2)
170#define DWC3_GCTL_CLK_MASK (3)
171
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300172#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800173#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300174#define DWC3_GCTL_PRTCAP_HOST 1
175#define DWC3_GCTL_PRTCAP_DEVICE 2
176#define DWC3_GCTL_PRTCAP_OTG 3
177
178#define DWC3_GCTL_CORESOFTRESET (1 << 11)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800179#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800180#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300181#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300182#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300183
Pavankumar Kondetic6e15aa2012-07-16 11:37:15 +0530184/* Global User Control Register */
185#define DWC3_GUCTL_REFCLKPER (0x3FF << 22)
186
Felipe Balbi72246da2011-08-19 18:10:58 +0300187/* Global USB2 PHY Configuration Register */
188#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
189#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
190
191/* Global USB3 PIPE Control Register */
192#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
193#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
Pavankumar Kondetife2c0632012-06-12 15:21:13 +0530194#define DWC3_GUSB3PIPECTL_DELAY_P1P2P3 (7 << 19)
Pavankumar Kondeti5acb4ba2012-07-16 11:44:46 +0530195#define DWC3_GUSB3PIPECTL_DIS_RXDET_U3_RXDET (1 << 22)
Felipe Balbi72246da2011-08-19 18:10:58 +0300196
Felipe Balbi457e84b2012-01-18 18:04:09 +0200197/* Global TX Fifo Size Register */
198#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
199#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
200
Felipe Balbiaabb7072011-09-30 10:58:50 +0300201/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800202#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300203#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
204#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
205
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200206/* Global HWPARAMS6 Register */
207#define DWC3_GHWPARAMS6_SRP_SUPPORT (1 << 10)
208
Felipe Balbi72246da2011-08-19 18:10:58 +0300209/* Device Configuration Register */
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200210#define DWC3_DCFG_LPM_CAP (1 << 22)
Felipe Balbi72246da2011-08-19 18:10:58 +0300211#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
212#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
213
214#define DWC3_DCFG_SPEED_MASK (7 << 0)
215#define DWC3_DCFG_SUPERSPEED (4 << 0)
216#define DWC3_DCFG_HIGHSPEED (0 << 0)
217#define DWC3_DCFG_FULLSPEED2 (1 << 0)
218#define DWC3_DCFG_LOWSPEED (2 << 0)
219#define DWC3_DCFG_FULLSPEED1 (3 << 0)
220
221/* Device Control Register */
222#define DWC3_DCTL_RUN_STOP (1 << 31)
223#define DWC3_DCTL_CSFTRST (1 << 30)
224#define DWC3_DCTL_LSFTRST (1 << 29)
225
226#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
227#define DWC3_DCTL_HIRD_THRES(n) (((n) & DWC3_DCTL_HIRD_THRES_MASK) >> 24)
228
229#define DWC3_DCTL_APPL1RES (1 << 23)
230
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200231#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
232#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
233
234#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
235#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
236#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
237#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
238#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
239
Felipe Balbi72246da2011-08-19 18:10:58 +0300240#define DWC3_DCTL_INITU2ENA (1 << 12)
241#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
242#define DWC3_DCTL_INITU1ENA (1 << 10)
243#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
244#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
245
246#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
247#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
248
249#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
250#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
251#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
252#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
253#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
254#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
255#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
256
257/* Device Event Enable Register */
258#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
259#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
260#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
261#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
262#define DWC3_DEVTEN_SOFEN (1 << 7)
263#define DWC3_DEVTEN_EOPFEN (1 << 6)
264#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
265#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
266#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
267#define DWC3_DEVTEN_USBRSTEN (1 << 1)
268#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
269
270/* Device Status Register */
271#define DWC3_DSTS_PWRUPREQ (1 << 24)
272#define DWC3_DSTS_COREIDLE (1 << 23)
273#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
274
275#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
276#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
277
278#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
279
280#define DWC3_DSTS_SOFFN_MASK (0x3ff << 3)
281#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
282
283#define DWC3_DSTS_CONNECTSPD (7 << 0)
284
285#define DWC3_DSTS_SUPERSPEED (4 << 0)
286#define DWC3_DSTS_HIGHSPEED (0 << 0)
287#define DWC3_DSTS_FULLSPEED2 (1 << 0)
288#define DWC3_DSTS_LOWSPEED (2 << 0)
289#define DWC3_DSTS_FULLSPEED1 (3 << 0)
290
291/* Device Generic Command Register */
292#define DWC3_DGCMD_SET_LMP 0x01
293#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
294#define DWC3_DGCMD_XMIT_FUNCTION 0x03
295#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
296#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
297#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
298#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
299
Felipe Balbi573c2762012-04-24 16:19:11 +0300300#define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1)
301#define DWC3_DGCMD_CMDACT (1 << 10)
302
Felipe Balbi72246da2011-08-19 18:10:58 +0300303/* Device Endpoint Command Register */
304#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800305#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
306#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Felipe Balbi573c2762012-04-24 16:19:11 +0300307#define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300308#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
309#define DWC3_DEPCMD_CMDACT (1 << 10)
310#define DWC3_DEPCMD_CMDIOC (1 << 8)
311
312#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
313#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
314#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
315#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
316#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
317#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
318#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
319#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
320#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
321
322/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
323#define DWC3_DALEPENA_EP(n) (1 << n)
324
325#define DWC3_DEPCMD_TYPE_CONTROL 0
326#define DWC3_DEPCMD_TYPE_ISOC 1
327#define DWC3_DEPCMD_TYPE_BULK 2
328#define DWC3_DEPCMD_TYPE_INTR 3
329
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200330/* OTG Events Register */
331#define DWC3_OEVT_DEVICEMODE (1 << 31)
332#define DWC3_OEVTEN_OTGCONIDSTSCHNGEVNT (1 << 24)
333#define DWC3_OEVTEN_OTGADEVBHOSTENDEVNT (1 << 20)
334#define DWC3_OEVTEN_OTGADEVHOSTEVNT (1 << 19)
335#define DWC3_OEVTEN_OTGADEVHNPCHNGEVNT (1 << 18)
336#define DWC3_OEVTEN_OTGADEVSRPDETEVNT (1 << 17)
337#define DWC3_OEVTEN_OTGADEVSESSENDDETEVNT (1 << 16)
338#define DWC3_OEVTEN_OTGBDEVBHOSTENDEVNT (1 << 11)
339#define DWC3_OEVTEN_OTGBDEVHNPCHNGEVNT (1 << 10)
340#define DWC3_OEVTEN_OTGBDEVSESSVLDDETEVNT (1 << 9)
341#define DWC3_OEVTEN_OTGBDEVVBUSCHNGEVNT (1 << 8)
342
343/* OTG OSTS register */
344#define DWC3_OTG_OSTS_OTGSTATE_SHIFT (8)
345#define DWC3_OTG_OSTS_OTGSTATE (0xF << DWC3_OTG_OSTS_OTGSTATE_SHIFT)
346#define DWC3_OTG_OSTS_PERIPHERALSTATE (1 << 4)
347#define DWC3_OTG_OSTS_XHCIPRTPOWER (1 << 3)
348#define DWC3_OTG_OSTS_BSESVALID (1 << 2)
349#define DWC3_OTG_OSTS_VBUSVALID (1 << 1)
350#define DWC3_OTG_OSTS_CONIDSTS (1 << 0)
351
352/* OTG OSTS register */
353#define DWC3_OTG_OCTL_PERIMODE (1 << 6)
354#define DWC3_OTG_OCTL_PRTPWRCTL (1 << 5)
355#define DWC3_OTG_OCTL_HNPREQ (1 << 4)
356#define DWC3_OTG_OCTL_SESREQ (1 << 3)
357#define DWC3_OTG_OCTL_TERMSELDLPULSE (1 << 2)
358#define DWC3_OTG_OCTL_DEVSETHNPEN (1 << 1)
359#define DWC3_OTG_OCTL_HSTSETHNPEN (1 << 0)
360
Felipe Balbi72246da2011-08-19 18:10:58 +0300361/* Structures */
362
Felipe Balbif6bafc62012-02-06 11:04:53 +0200363struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300364
365/**
366 * struct dwc3_event_buffer - Software event buffer representation
367 * @list: a list of event buffers
368 * @buf: _THE_ buffer
369 * @length: size of this buffer
370 * @dma: dma_addr_t
371 * @dwc: pointer to DWC controller
372 */
373struct dwc3_event_buffer {
374 void *buf;
375 unsigned length;
376 unsigned int lpos;
377
378 dma_addr_t dma;
379
380 struct dwc3 *dwc;
381};
382
383#define DWC3_EP_FLAG_STALLED (1 << 0)
384#define DWC3_EP_FLAG_WEDGED (1 << 1)
385
386#define DWC3_EP_DIRECTION_TX true
387#define DWC3_EP_DIRECTION_RX false
388
389#define DWC3_TRB_NUM 32
390#define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
391
392/**
393 * struct dwc3_ep - device side endpoint representation
394 * @endpoint: usb endpoint
395 * @request_list: list of requests for this endpoint
396 * @req_queued: list of requests on this ep which have TRBs setup
397 * @trb_pool: array of transaction buffers
398 * @trb_pool_dma: dma address of @trb_pool
399 * @free_slot: next slot which is going to be used
400 * @busy_slot: first slot which is owned by HW
401 * @desc: usb_endpoint_descriptor pointer
402 * @dwc: pointer to DWC controller
403 * @flags: endpoint flags (wedged, stalled, ...)
404 * @current_trb: index of current used trb
405 * @number: endpoint number (1 - 15)
406 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
407 * @res_trans_idx: Resource transfer index
408 * @interval: the intervall on which the ISOC transfer is started
409 * @name: a human readable name e.g. ep1out-bulk
410 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300411 * @stream_capable: true when streams are enabled
Felipe Balbi72246da2011-08-19 18:10:58 +0300412 */
413struct dwc3_ep {
414 struct usb_ep endpoint;
415 struct list_head request_list;
416 struct list_head req_queued;
417
Felipe Balbif6bafc62012-02-06 11:04:53 +0200418 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300419 dma_addr_t trb_pool_dma;
420 u32 free_slot;
421 u32 busy_slot;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200422 const struct usb_ss_ep_comp_descriptor *comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300423 struct dwc3 *dwc;
424
425 unsigned flags;
426#define DWC3_EP_ENABLED (1 << 0)
427#define DWC3_EP_STALL (1 << 1)
428#define DWC3_EP_WEDGE (1 << 2)
429#define DWC3_EP_BUSY (1 << 4)
430#define DWC3_EP_PENDING_REQUEST (1 << 5)
Felipe Balbi72246da2011-08-19 18:10:58 +0300431
Felipe Balbi984f66a2011-08-27 22:26:00 +0300432 /* This last one is specific to EP0 */
433#define DWC3_EP0_DIR_IN (1 << 31)
434
Felipe Balbi72246da2011-08-19 18:10:58 +0300435 unsigned current_trb;
436
437 u8 number;
438 u8 type;
439 u8 res_trans_idx;
440 u32 interval;
441
442 char name[20];
443
444 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300445 unsigned stream_capable:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300446};
447
448enum dwc3_phy {
449 DWC3_PHY_UNKNOWN = 0,
450 DWC3_PHY_USB3,
451 DWC3_PHY_USB2,
452};
453
Felipe Balbib53c7722011-08-30 15:50:40 +0300454enum dwc3_ep0_next {
455 DWC3_EP0_UNKNOWN = 0,
456 DWC3_EP0_COMPLETE,
457 DWC3_EP0_NRDY_SETUP,
458 DWC3_EP0_NRDY_DATA,
459 DWC3_EP0_NRDY_STATUS,
460};
461
Felipe Balbi72246da2011-08-19 18:10:58 +0300462enum dwc3_ep0_state {
463 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300464 EP0_SETUP_PHASE,
465 EP0_DATA_PHASE,
466 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300467};
468
469enum dwc3_link_state {
470 /* In SuperSpeed */
471 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
472 DWC3_LINK_STATE_U1 = 0x01,
473 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
474 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
475 DWC3_LINK_STATE_SS_DIS = 0x04,
476 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
477 DWC3_LINK_STATE_SS_INACT = 0x06,
478 DWC3_LINK_STATE_POLL = 0x07,
479 DWC3_LINK_STATE_RECOV = 0x08,
480 DWC3_LINK_STATE_HRESET = 0x09,
481 DWC3_LINK_STATE_CMPLY = 0x0a,
482 DWC3_LINK_STATE_LPBK = 0x0b,
483 DWC3_LINK_STATE_MASK = 0x0f,
484};
485
486enum dwc3_device_state {
487 DWC3_DEFAULT_STATE,
488 DWC3_ADDRESS_STATE,
489 DWC3_CONFIGURED_STATE,
490};
491
Felipe Balbif6bafc62012-02-06 11:04:53 +0200492/* TRB Length, PCM and Status */
493#define DWC3_TRB_SIZE_MASK (0x00ffffff)
494#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
495#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
496#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28) >> 28))
Felipe Balbi72246da2011-08-19 18:10:58 +0300497
Felipe Balbif6bafc62012-02-06 11:04:53 +0200498#define DWC3_TRBSTS_OK 0
499#define DWC3_TRBSTS_MISSED_ISOC 1
500#define DWC3_TRBSTS_SETUP_PENDING 2
Felipe Balbi72246da2011-08-19 18:10:58 +0300501
Felipe Balbif6bafc62012-02-06 11:04:53 +0200502/* TRB Control */
503#define DWC3_TRB_CTRL_HWO (1 << 0)
504#define DWC3_TRB_CTRL_LST (1 << 1)
505#define DWC3_TRB_CTRL_CHN (1 << 2)
506#define DWC3_TRB_CTRL_CSP (1 << 3)
507#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
508#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
509#define DWC3_TRB_CTRL_IOC (1 << 11)
510#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
511
512#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
513#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
514#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
515#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
516#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
517#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
518#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
519#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300520
521/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200522 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300523 * @bpl: DW0-3
524 * @bph: DW4-7
525 * @size: DW8-B
526 * @trl: DWC-F
527 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200528struct dwc3_trb {
529 u32 bpl;
530 u32 bph;
531 u32 size;
532 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300533} __packed;
534
Felipe Balbi72246da2011-08-19 18:10:58 +0300535/**
Felipe Balbia3299492011-09-30 10:58:48 +0300536 * dwc3_hwparams - copy of HWPARAMS registers
537 * @hwparams0 - GHWPARAMS0
538 * @hwparams1 - GHWPARAMS1
539 * @hwparams2 - GHWPARAMS2
540 * @hwparams3 - GHWPARAMS3
541 * @hwparams4 - GHWPARAMS4
542 * @hwparams5 - GHWPARAMS5
543 * @hwparams6 - GHWPARAMS6
544 * @hwparams7 - GHWPARAMS7
545 * @hwparams8 - GHWPARAMS8
546 */
547struct dwc3_hwparams {
548 u32 hwparams0;
549 u32 hwparams1;
550 u32 hwparams2;
551 u32 hwparams3;
552 u32 hwparams4;
553 u32 hwparams5;
554 u32 hwparams6;
555 u32 hwparams7;
556 u32 hwparams8;
557};
558
Felipe Balbi0949e992011-10-12 10:44:56 +0300559/* HWPARAMS0 */
560#define DWC3_MODE(n) ((n) & 0x7)
561
562#define DWC3_MODE_DEVICE 0
563#define DWC3_MODE_HOST 1
564#define DWC3_MODE_DRD 2
565#define DWC3_MODE_HUB 3
566
Felipe Balbi457e84b2012-01-18 18:04:09 +0200567#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
568
Felipe Balbi0949e992011-10-12 10:44:56 +0300569/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200570#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
571
572/* HWPARAMS7 */
573#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300574
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100575struct dwc3_request {
576 struct usb_request request;
577 struct list_head list;
578 struct dwc3_ep *dep;
579
580 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200581 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100582 dma_addr_t trb_dma;
583
584 unsigned direction:1;
585 unsigned mapped:1;
586 unsigned queued:1;
587};
588
Felipe Balbia3299492011-09-30 10:58:48 +0300589/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300590 * struct dwc3 - representation of our controller
Felipe Balbi91db07d2011-08-27 01:40:52 +0300591 * @ctrl_req: usb control request which is used for ep0
592 * @ep0_trb: trb which is used for the ctrl_req
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300593 * @ep0_bounce: bounce buffer for ep0
Felipe Balbi91db07d2011-08-27 01:40:52 +0300594 * @setup_buf: used while precessing STD USB requests
595 * @ctrl_req_addr: dma address of ctrl_req
596 * @ep0_trb: dma address of ep0_trb
597 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300598 * @ep0_bounce_addr: dma address of ep0_bounce
Felipe Balbi72246da2011-08-19 18:10:58 +0300599 * @lock: for synchronizing
600 * @dev: pointer to our struct device
Felipe Balbid07e8812011-10-12 14:08:26 +0300601 * @xhci: pointer to our xHCI child
Felipe Balbi72246da2011-08-19 18:10:58 +0300602 * @event_buffer_list: a list of event buffers
603 * @gadget: device side representation of the peripheral controller
604 * @gadget_driver: pointer to the gadget driver
605 * @regs: base address for our registers
606 * @regs_size: address space size
607 * @irq: IRQ number
Felipe Balbi9f622b22011-10-12 10:31:04 +0300608 * @num_event_buffers: calculated number of event buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300609 * @u1u2: only used on revisions <1.83a for workaround
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300610 * @maximum_speed: maximum speed requested (mainly for testing purposes)
Felipe Balbi72246da2011-08-19 18:10:58 +0300611 * @revision: revision register contents
Felipe Balbi0949e992011-10-12 10:44:56 +0300612 * @mode: mode of operation
Felipe Balbi72246da2011-08-19 18:10:58 +0300613 * @is_selfpowered: true when we are selfpowered
614 * @three_stage_setup: set if we perform a three phase setup
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300615 * @ep0_bounced: true when we used bounce buffer
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300616 * @ep0_expect_in: true when we expect a DATA IN transfer
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300617 * @start_config_issued: true when StartConfig command has been issued
Felipe Balbidf62df52011-10-14 15:11:49 +0300618 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
Felipe Balbi457e84b2012-01-18 18:04:09 +0200619 * @needs_fifo_resize: not all users might want fifo resizing, flag it
620 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
Felipe Balbi395c3492012-04-25 10:45:05 +0300621 * @isoch_delay: wValue from Set Isochronous Delay request;
Felipe Balbi9e788d62012-04-24 16:19:49 +0300622 * @u2sel: parameter from Set SEL request.
623 * @u2pel: parameter from Set SEL request.
624 * @u1sel: parameter from Set SEL request.
625 * @u1pel: parameter from Set SEL request.
Felipe Balbib53c7722011-08-30 15:50:40 +0300626 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300627 * @ep0state: state of endpoint zero
628 * @link_state: link state
629 * @speed: device speed (super, high, full, low)
630 * @mem: points to start of memory which is used for this struct.
Felipe Balbia3299492011-09-30 10:58:48 +0300631 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300632 * @root: debugfs root folder pointer
633 */
634struct dwc3 {
635 struct usb_ctrlrequest *ctrl_req;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200636 struct dwc3_trb *ep0_trb;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300637 void *ep0_bounce;
Felipe Balbi72246da2011-08-19 18:10:58 +0300638 u8 *setup_buf;
639 dma_addr_t ctrl_req_addr;
640 dma_addr_t ep0_trb_addr;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300641 dma_addr_t ep0_bounce_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100642 struct dwc3_request ep0_usb_req;
Felipe Balbi72246da2011-08-19 18:10:58 +0300643 /* device lock */
644 spinlock_t lock;
645 struct device *dev;
646
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200647 struct dwc3_otg *dotg;
Felipe Balbid07e8812011-10-12 14:08:26 +0300648 struct platform_device *xhci;
Ido Shayevitz4a187332012-04-23 14:53:37 +0200649 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300650
Felipe Balbi457d3f22011-10-24 12:03:13 +0300651 struct dwc3_event_buffer **ev_buffs;
Felipe Balbi72246da2011-08-19 18:10:58 +0300652 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
653
654 struct usb_gadget gadget;
655 struct usb_gadget_driver *gadget_driver;
656
657 void __iomem *regs;
658 size_t regs_size;
659
Felipe Balbi9f622b22011-10-12 10:31:04 +0300660 u32 num_event_buffers;
Felipe Balbifae2b902011-10-14 13:00:30 +0300661 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300662 u32 maximum_speed;
Felipe Balbi72246da2011-08-19 18:10:58 +0300663 u32 revision;
Felipe Balbi0949e992011-10-12 10:44:56 +0300664 u32 mode;
Felipe Balbi72246da2011-08-19 18:10:58 +0300665
666#define DWC3_REVISION_173A 0x5533173a
667#define DWC3_REVISION_175A 0x5533175a
668#define DWC3_REVISION_180A 0x5533180a
669#define DWC3_REVISION_183A 0x5533183a
670#define DWC3_REVISION_185A 0x5533185a
671#define DWC3_REVISION_188A 0x5533188a
672#define DWC3_REVISION_190A 0x5533190a
Felipe Balbic712cf82012-03-23 12:10:48 +0200673#define DWC3_REVISION_200A 0x5533200a
674#define DWC3_REVISION_202A 0x5533202a
675#define DWC3_REVISION_210A 0x5533210a
676#define DWC3_REVISION_220A 0x5533220a
Pavankumar Kondetife2c0632012-06-12 15:21:13 +0530677#define DWC3_REVISION_230A 0x5533230a
Felipe Balbi72246da2011-08-19 18:10:58 +0300678
679 unsigned is_selfpowered:1;
680 unsigned three_stage_setup:1;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300681 unsigned ep0_bounced:1;
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300682 unsigned ep0_expect_in:1;
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300683 unsigned start_config_issued:1;
Felipe Balbidf62df52011-10-14 15:11:49 +0300684 unsigned setup_packet_pending:1;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100685 unsigned delayed_status:1;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200686 unsigned needs_fifo_resize:1;
687 unsigned resize_fifos:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300688
Felipe Balbib53c7722011-08-30 15:50:40 +0300689 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +0300690 enum dwc3_ep0_state ep0state;
691 enum dwc3_link_state link_state;
692 enum dwc3_device_state dev_state;
693
Felipe Balbi395c3492012-04-25 10:45:05 +0300694 u16 isoch_delay;
Felipe Balbi9e788d62012-04-24 16:19:49 +0300695 u16 u2sel;
696 u16 u2pel;
697 u8 u1sel;
698 u8 u1pel;
699
Felipe Balbi72246da2011-08-19 18:10:58 +0300700 u8 speed;
Felipe Balbi9e788d62012-04-24 16:19:49 +0300701
Felipe Balbi72246da2011-08-19 18:10:58 +0300702 void *mem;
703
Felipe Balbia3299492011-09-30 10:58:48 +0300704 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +0300705 struct dentry *root;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200706
707 u8 test_mode;
708 u8 test_mode_nr;
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200709
710 /* Indicate if the gadget was powered by the otg driver */
711 bool vbus_active;
712
713 /* Indicate if software connect was issued by the usb_gadget_driver */
714 bool softconnect;
Felipe Balbi72246da2011-08-19 18:10:58 +0300715};
716
717/* -------------------------------------------------------------------------- */
718
Felipe Balbi72246da2011-08-19 18:10:58 +0300719/* -------------------------------------------------------------------------- */
720
721struct dwc3_event_type {
722 u32 is_devspec:1;
723 u32 type:6;
724 u32 reserved8_31:25;
725} __packed;
726
727#define DWC3_DEPEVT_XFERCOMPLETE 0x01
728#define DWC3_DEPEVT_XFERINPROGRESS 0x02
729#define DWC3_DEPEVT_XFERNOTREADY 0x03
730#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
731#define DWC3_DEPEVT_STREAMEVT 0x06
732#define DWC3_DEPEVT_EPCMDCMPLT 0x07
733
734/**
735 * struct dwc3_event_depvt - Device Endpoint Events
736 * @one_bit: indicates this is an endpoint event (not used)
737 * @endpoint_number: number of the endpoint
738 * @endpoint_event: The event we have:
739 * 0x00 - Reserved
740 * 0x01 - XferComplete
741 * 0x02 - XferInProgress
742 * 0x03 - XferNotReady
743 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
744 * 0x05 - Reserved
745 * 0x06 - StreamEvt
746 * 0x07 - EPCmdCmplt
747 * @reserved11_10: Reserved, don't use.
748 * @status: Indicates the status of the event. Refer to databook for
749 * more information.
750 * @parameters: Parameters of the current event. Refer to databook for
751 * more information.
752 */
753struct dwc3_event_depevt {
754 u32 one_bit:1;
755 u32 endpoint_number:5;
756 u32 endpoint_event:4;
757 u32 reserved11_10:2;
758 u32 status:4;
Felipe Balbi40aa41f2012-01-18 17:06:03 +0200759
760/* Within XferNotReady */
761#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
762
763/* Within XferComplete */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800764#define DEPEVT_STATUS_BUSERR (1 << 0)
765#define DEPEVT_STATUS_SHORT (1 << 1)
766#define DEPEVT_STATUS_IOC (1 << 2)
Felipe Balbi72246da2011-08-19 18:10:58 +0300767#define DEPEVT_STATUS_LST (1 << 3)
Felipe Balbidc137f02011-08-27 22:04:32 +0300768
Felipe Balbi879631a2011-09-30 10:58:47 +0300769/* Stream event only */
770#define DEPEVT_STREAMEVT_FOUND 1
771#define DEPEVT_STREAMEVT_NOTFOUND 2
772
Felipe Balbidc137f02011-08-27 22:04:32 +0300773/* Control-only Status */
774#define DEPEVT_STATUS_CONTROL_SETUP 0
775#define DEPEVT_STATUS_CONTROL_DATA 1
776#define DEPEVT_STATUS_CONTROL_STATUS 2
777
Felipe Balbi72246da2011-08-19 18:10:58 +0300778 u32 parameters:16;
779} __packed;
780
781/**
782 * struct dwc3_event_devt - Device Events
783 * @one_bit: indicates this is a non-endpoint event (not used)
784 * @device_event: indicates it's a device event. Should read as 0x00
785 * @type: indicates the type of device event.
786 * 0 - DisconnEvt
787 * 1 - USBRst
788 * 2 - ConnectDone
789 * 3 - ULStChng
790 * 4 - WkUpEvt
791 * 5 - Reserved
792 * 6 - EOPF
793 * 7 - SOF
794 * 8 - Reserved
795 * 9 - ErrticErr
796 * 10 - CmdCmplt
797 * 11 - EvntOverflow
798 * 12 - VndrDevTstRcved
799 * @reserved15_12: Reserved, not used
800 * @event_info: Information about this event
801 * @reserved31_24: Reserved, not used
802 */
803struct dwc3_event_devt {
804 u32 one_bit:1;
805 u32 device_event:7;
806 u32 type:4;
807 u32 reserved15_12:4;
808 u32 event_info:8;
809 u32 reserved31_24:8;
810} __packed;
811
812/**
813 * struct dwc3_event_gevt - Other Core Events
814 * @one_bit: indicates this is a non-endpoint event (not used)
815 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
816 * @phy_port_number: self-explanatory
817 * @reserved31_12: Reserved, not used.
818 */
819struct dwc3_event_gevt {
820 u32 one_bit:1;
821 u32 device_event:7;
822 u32 phy_port_number:4;
823 u32 reserved31_12:20;
824} __packed;
825
826/**
827 * union dwc3_event - representation of Event Buffer contents
828 * @raw: raw 32-bit event
829 * @type: the type of the event
830 * @depevt: Device Endpoint Event
831 * @devt: Device Event
832 * @gevt: Global Event
833 */
834union dwc3_event {
835 u32 raw;
836 struct dwc3_event_type type;
837 struct dwc3_event_depevt depevt;
838 struct dwc3_event_devt devt;
839 struct dwc3_event_gevt gevt;
840};
841
842/*
843 * DWC3 Features to be used as Driver Data
844 */
845
846#define DWC3_HAS_PERIPHERAL BIT(0)
847#define DWC3_HAS_XHCI BIT(1)
848#define DWC3_HAS_OTG BIT(3)
849
Felipe Balbid07e8812011-10-12 14:08:26 +0300850/* prototypes */
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100851void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200852int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100853
Ido Shayevitzcdeef4c2012-05-29 13:17:41 +0200854int dwc3_otg_init(struct dwc3 *dwc);
855void dwc3_otg_exit(struct dwc3 *dwc);
856
Felipe Balbid07e8812011-10-12 14:08:26 +0300857int dwc3_host_init(struct dwc3 *dwc);
858void dwc3_host_exit(struct dwc3 *dwc);
859
Felipe Balbif80b45e2011-10-12 14:15:49 +0300860int dwc3_gadget_init(struct dwc3 *dwc);
861void dwc3_gadget_exit(struct dwc3 *dwc);
862
Felipe Balbi8300dd22011-10-18 13:54:01 +0300863extern int dwc3_get_device_id(void);
864extern void dwc3_put_device_id(int id);
865
Felipe Balbi72246da2011-08-19 18:10:58 +0300866#endif /* __DRIVERS_USB_DWC3_CORE_H */