Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com) |
| 7 | * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org) |
| 8 | * Copyright (C) 1999, 2000 Silicon Graphics, Inc. |
| 9 | */ |
Ralf Baechle | a754f70 | 2007-11-03 01:01:37 +0000 | [diff] [blame] | 10 | #include <linux/hardirq.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/init.h> |
Ralf Baechle | db813fe | 2007-09-27 18:26:43 +0100 | [diff] [blame] | 12 | #include <linux/highmem.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <linux/kernel.h> |
Ralf Baechle | 641e97f | 2007-10-11 23:46:05 +0100 | [diff] [blame] | 14 | #include <linux/linkage.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/sched.h> |
| 16 | #include <linux/mm.h> |
Chris Dearman | 3513369 | 2007-09-19 00:58:24 +0100 | [diff] [blame] | 17 | #include <linux/module.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/bitops.h> |
| 19 | |
| 20 | #include <asm/bcache.h> |
| 21 | #include <asm/bootinfo.h> |
Ralf Baechle | ec74e36 | 2005-07-13 11:48:45 +0000 | [diff] [blame] | 22 | #include <asm/cache.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/cacheops.h> |
| 24 | #include <asm/cpu.h> |
| 25 | #include <asm/cpu-features.h> |
| 26 | #include <asm/io.h> |
| 27 | #include <asm/page.h> |
| 28 | #include <asm/pgtable.h> |
| 29 | #include <asm/r4kcache.h> |
Ralf Baechle | e001e52 | 2007-07-28 12:45:47 +0100 | [diff] [blame] | 30 | #include <asm/sections.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | #include <asm/system.h> |
| 32 | #include <asm/mmu_context.h> |
| 33 | #include <asm/war.h> |
Thiemo Seufer | ba5187d | 2005-04-25 16:36:23 +0000 | [diff] [blame] | 34 | #include <asm/cacheflush.h> /* for run_uncached() */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | |
Ralf Baechle | 7f3f1d0 | 2006-05-12 13:20:06 +0100 | [diff] [blame] | 36 | |
| 37 | /* |
| 38 | * Special Variant of smp_call_function for use by cache functions: |
| 39 | * |
| 40 | * o No return value |
| 41 | * o collapses to normal function call on UP kernels |
| 42 | * o collapses to normal function call on systems with a single shared |
| 43 | * primary cache. |
| 44 | */ |
| 45 | static inline void r4k_on_each_cpu(void (*func) (void *info), void *info, |
Jens Axboe | 8691e5a | 2008-06-06 11:18:06 +0200 | [diff] [blame] | 46 | int wait) |
Ralf Baechle | 7f3f1d0 | 2006-05-12 13:20:06 +0100 | [diff] [blame] | 47 | { |
| 48 | preempt_disable(); |
| 49 | |
| 50 | #if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC) |
Jens Axboe | 8691e5a | 2008-06-06 11:18:06 +0200 | [diff] [blame] | 51 | smp_call_function(func, info, wait); |
Ralf Baechle | 7f3f1d0 | 2006-05-12 13:20:06 +0100 | [diff] [blame] | 52 | #endif |
| 53 | func(info); |
| 54 | preempt_enable(); |
| 55 | } |
| 56 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 57 | #if defined(CONFIG_MIPS_CMP) |
| 58 | #define cpu_has_safe_index_cacheops 0 |
| 59 | #else |
| 60 | #define cpu_has_safe_index_cacheops 1 |
| 61 | #endif |
| 62 | |
Ralf Baechle | ec74e36 | 2005-07-13 11:48:45 +0000 | [diff] [blame] | 63 | /* |
| 64 | * Must die. |
| 65 | */ |
| 66 | static unsigned long icache_size __read_mostly; |
| 67 | static unsigned long dcache_size __read_mostly; |
| 68 | static unsigned long scache_size __read_mostly; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | |
| 70 | /* |
| 71 | * Dummy cache handling routines for machines without boardcaches |
| 72 | */ |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 73 | static void cache_noop(void) {} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | |
| 75 | static struct bcache_ops no_sc_ops = { |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 76 | .bc_enable = (void *)cache_noop, |
| 77 | .bc_disable = (void *)cache_noop, |
| 78 | .bc_wback_inv = (void *)cache_noop, |
| 79 | .bc_inv = (void *)cache_noop |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | }; |
| 81 | |
| 82 | struct bcache_ops *bcops = &no_sc_ops; |
| 83 | |
Thiemo Seufer | 330cfe0 | 2005-09-01 18:33:58 +0000 | [diff] [blame] | 84 | #define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010) |
| 85 | #define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | |
| 87 | #define R4600_HIT_CACHEOP_WAR_IMPL \ |
| 88 | do { \ |
| 89 | if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \ |
| 90 | *(volatile unsigned long *)CKSEG1; \ |
| 91 | if (R4600_V1_HIT_CACHEOP_WAR) \ |
| 92 | __asm__ __volatile__("nop;nop;nop;nop"); \ |
| 93 | } while (0) |
| 94 | |
| 95 | static void (*r4k_blast_dcache_page)(unsigned long addr); |
| 96 | |
| 97 | static inline void r4k_blast_dcache_page_dc32(unsigned long addr) |
| 98 | { |
| 99 | R4600_HIT_CACHEOP_WAR_IMPL; |
| 100 | blast_dcache32_page(addr); |
| 101 | } |
| 102 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 103 | static void __cpuinit r4k_blast_dcache_page_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | { |
| 105 | unsigned long dc_lsize = cpu_dcache_line_size(); |
| 106 | |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 107 | if (dc_lsize == 0) |
| 108 | r4k_blast_dcache_page = (void *)cache_noop; |
| 109 | else if (dc_lsize == 16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | r4k_blast_dcache_page = blast_dcache16_page; |
| 111 | else if (dc_lsize == 32) |
| 112 | r4k_blast_dcache_page = r4k_blast_dcache_page_dc32; |
| 113 | } |
| 114 | |
| 115 | static void (* r4k_blast_dcache_page_indexed)(unsigned long addr); |
| 116 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 117 | static void __cpuinit r4k_blast_dcache_page_indexed_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | { |
| 119 | unsigned long dc_lsize = cpu_dcache_line_size(); |
| 120 | |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 121 | if (dc_lsize == 0) |
| 122 | r4k_blast_dcache_page_indexed = (void *)cache_noop; |
| 123 | else if (dc_lsize == 16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed; |
| 125 | else if (dc_lsize == 32) |
| 126 | r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed; |
| 127 | } |
| 128 | |
| 129 | static void (* r4k_blast_dcache)(void); |
| 130 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 131 | static void __cpuinit r4k_blast_dcache_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | { |
| 133 | unsigned long dc_lsize = cpu_dcache_line_size(); |
| 134 | |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 135 | if (dc_lsize == 0) |
| 136 | r4k_blast_dcache = (void *)cache_noop; |
| 137 | else if (dc_lsize == 16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | r4k_blast_dcache = blast_dcache16; |
| 139 | else if (dc_lsize == 32) |
| 140 | r4k_blast_dcache = blast_dcache32; |
| 141 | } |
| 142 | |
| 143 | /* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */ |
| 144 | #define JUMP_TO_ALIGN(order) \ |
| 145 | __asm__ __volatile__( \ |
| 146 | "b\t1f\n\t" \ |
| 147 | ".align\t" #order "\n\t" \ |
| 148 | "1:\n\t" \ |
| 149 | ) |
| 150 | #define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */ |
| 151 | #define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11) |
| 152 | |
| 153 | static inline void blast_r4600_v1_icache32(void) |
| 154 | { |
| 155 | unsigned long flags; |
| 156 | |
| 157 | local_irq_save(flags); |
| 158 | blast_icache32(); |
| 159 | local_irq_restore(flags); |
| 160 | } |
| 161 | |
| 162 | static inline void tx49_blast_icache32(void) |
| 163 | { |
| 164 | unsigned long start = INDEX_BASE; |
| 165 | unsigned long end = start + current_cpu_data.icache.waysize; |
| 166 | unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit; |
| 167 | unsigned long ws_end = current_cpu_data.icache.ways << |
| 168 | current_cpu_data.icache.waybit; |
| 169 | unsigned long ws, addr; |
| 170 | |
| 171 | CACHE32_UNROLL32_ALIGN2; |
| 172 | /* I'm in even chunk. blast odd chunks */ |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 173 | for (ws = 0; ws < ws_end; ws += ws_inc) |
| 174 | for (addr = start + 0x400; addr < end; addr += 0x400 * 2) |
Ralf Baechle | 21a151d | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 175 | cache32_unroll32(addr|ws, Index_Invalidate_I); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | CACHE32_UNROLL32_ALIGN; |
| 177 | /* I'm in odd chunk. blast even chunks */ |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 178 | for (ws = 0; ws < ws_end; ws += ws_inc) |
| 179 | for (addr = start; addr < end; addr += 0x400 * 2) |
Ralf Baechle | 21a151d | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 180 | cache32_unroll32(addr|ws, Index_Invalidate_I); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | } |
| 182 | |
| 183 | static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page) |
| 184 | { |
| 185 | unsigned long flags; |
| 186 | |
| 187 | local_irq_save(flags); |
| 188 | blast_icache32_page_indexed(page); |
| 189 | local_irq_restore(flags); |
| 190 | } |
| 191 | |
| 192 | static inline void tx49_blast_icache32_page_indexed(unsigned long page) |
| 193 | { |
Atsushi Nemoto | 67a3f6d | 2006-04-04 17:34:14 +0900 | [diff] [blame] | 194 | unsigned long indexmask = current_cpu_data.icache.waysize - 1; |
| 195 | unsigned long start = INDEX_BASE + (page & indexmask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 196 | unsigned long end = start + PAGE_SIZE; |
| 197 | unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit; |
| 198 | unsigned long ws_end = current_cpu_data.icache.ways << |
| 199 | current_cpu_data.icache.waybit; |
| 200 | unsigned long ws, addr; |
| 201 | |
| 202 | CACHE32_UNROLL32_ALIGN2; |
| 203 | /* I'm in even chunk. blast odd chunks */ |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 204 | for (ws = 0; ws < ws_end; ws += ws_inc) |
| 205 | for (addr = start + 0x400; addr < end; addr += 0x400 * 2) |
Ralf Baechle | 21a151d | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 206 | cache32_unroll32(addr|ws, Index_Invalidate_I); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | CACHE32_UNROLL32_ALIGN; |
| 208 | /* I'm in odd chunk. blast even chunks */ |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 209 | for (ws = 0; ws < ws_end; ws += ws_inc) |
| 210 | for (addr = start; addr < end; addr += 0x400 * 2) |
Ralf Baechle | 21a151d | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 211 | cache32_unroll32(addr|ws, Index_Invalidate_I); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | } |
| 213 | |
| 214 | static void (* r4k_blast_icache_page)(unsigned long addr); |
| 215 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 216 | static void __cpuinit r4k_blast_icache_page_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 | { |
| 218 | unsigned long ic_lsize = cpu_icache_line_size(); |
| 219 | |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 220 | if (ic_lsize == 0) |
| 221 | r4k_blast_icache_page = (void *)cache_noop; |
| 222 | else if (ic_lsize == 16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | r4k_blast_icache_page = blast_icache16_page; |
| 224 | else if (ic_lsize == 32) |
| 225 | r4k_blast_icache_page = blast_icache32_page; |
| 226 | else if (ic_lsize == 64) |
| 227 | r4k_blast_icache_page = blast_icache64_page; |
| 228 | } |
| 229 | |
| 230 | |
| 231 | static void (* r4k_blast_icache_page_indexed)(unsigned long addr); |
| 232 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 233 | static void __cpuinit r4k_blast_icache_page_indexed_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 234 | { |
| 235 | unsigned long ic_lsize = cpu_icache_line_size(); |
| 236 | |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 237 | if (ic_lsize == 0) |
| 238 | r4k_blast_icache_page_indexed = (void *)cache_noop; |
| 239 | else if (ic_lsize == 16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | r4k_blast_icache_page_indexed = blast_icache16_page_indexed; |
| 241 | else if (ic_lsize == 32) { |
Thiemo Seufer | 02fe2c9 | 2005-09-09 19:45:41 +0000 | [diff] [blame] | 242 | if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x()) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | r4k_blast_icache_page_indexed = |
| 244 | blast_icache32_r4600_v1_page_indexed; |
Thiemo Seufer | 02fe2c9 | 2005-09-09 19:45:41 +0000 | [diff] [blame] | 245 | else if (TX49XX_ICACHE_INDEX_INV_WAR) |
| 246 | r4k_blast_icache_page_indexed = |
| 247 | tx49_blast_icache32_page_indexed; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | else |
| 249 | r4k_blast_icache_page_indexed = |
| 250 | blast_icache32_page_indexed; |
| 251 | } else if (ic_lsize == 64) |
| 252 | r4k_blast_icache_page_indexed = blast_icache64_page_indexed; |
| 253 | } |
| 254 | |
| 255 | static void (* r4k_blast_icache)(void); |
| 256 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 257 | static void __cpuinit r4k_blast_icache_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | { |
| 259 | unsigned long ic_lsize = cpu_icache_line_size(); |
| 260 | |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 261 | if (ic_lsize == 0) |
| 262 | r4k_blast_icache = (void *)cache_noop; |
| 263 | else if (ic_lsize == 16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 264 | r4k_blast_icache = blast_icache16; |
| 265 | else if (ic_lsize == 32) { |
| 266 | if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x()) |
| 267 | r4k_blast_icache = blast_r4600_v1_icache32; |
| 268 | else if (TX49XX_ICACHE_INDEX_INV_WAR) |
| 269 | r4k_blast_icache = tx49_blast_icache32; |
| 270 | else |
| 271 | r4k_blast_icache = blast_icache32; |
| 272 | } else if (ic_lsize == 64) |
| 273 | r4k_blast_icache = blast_icache64; |
| 274 | } |
| 275 | |
| 276 | static void (* r4k_blast_scache_page)(unsigned long addr); |
| 277 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 278 | static void __cpuinit r4k_blast_scache_page_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | { |
| 280 | unsigned long sc_lsize = cpu_scache_line_size(); |
| 281 | |
Ralf Baechle | 4debe4f | 2006-02-27 19:05:55 +0000 | [diff] [blame] | 282 | if (scache_size == 0) |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 283 | r4k_blast_scache_page = (void *)cache_noop; |
Ralf Baechle | 4debe4f | 2006-02-27 19:05:55 +0000 | [diff] [blame] | 284 | else if (sc_lsize == 16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 | r4k_blast_scache_page = blast_scache16_page; |
| 286 | else if (sc_lsize == 32) |
| 287 | r4k_blast_scache_page = blast_scache32_page; |
| 288 | else if (sc_lsize == 64) |
| 289 | r4k_blast_scache_page = blast_scache64_page; |
| 290 | else if (sc_lsize == 128) |
| 291 | r4k_blast_scache_page = blast_scache128_page; |
| 292 | } |
| 293 | |
| 294 | static void (* r4k_blast_scache_page_indexed)(unsigned long addr); |
| 295 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 296 | static void __cpuinit r4k_blast_scache_page_indexed_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | { |
| 298 | unsigned long sc_lsize = cpu_scache_line_size(); |
| 299 | |
Ralf Baechle | 4debe4f | 2006-02-27 19:05:55 +0000 | [diff] [blame] | 300 | if (scache_size == 0) |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 301 | r4k_blast_scache_page_indexed = (void *)cache_noop; |
Ralf Baechle | 4debe4f | 2006-02-27 19:05:55 +0000 | [diff] [blame] | 302 | else if (sc_lsize == 16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | r4k_blast_scache_page_indexed = blast_scache16_page_indexed; |
| 304 | else if (sc_lsize == 32) |
| 305 | r4k_blast_scache_page_indexed = blast_scache32_page_indexed; |
| 306 | else if (sc_lsize == 64) |
| 307 | r4k_blast_scache_page_indexed = blast_scache64_page_indexed; |
| 308 | else if (sc_lsize == 128) |
| 309 | r4k_blast_scache_page_indexed = blast_scache128_page_indexed; |
| 310 | } |
| 311 | |
| 312 | static void (* r4k_blast_scache)(void); |
| 313 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 314 | static void __cpuinit r4k_blast_scache_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | { |
| 316 | unsigned long sc_lsize = cpu_scache_line_size(); |
| 317 | |
Ralf Baechle | 4debe4f | 2006-02-27 19:05:55 +0000 | [diff] [blame] | 318 | if (scache_size == 0) |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 319 | r4k_blast_scache = (void *)cache_noop; |
Ralf Baechle | 4debe4f | 2006-02-27 19:05:55 +0000 | [diff] [blame] | 320 | else if (sc_lsize == 16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 321 | r4k_blast_scache = blast_scache16; |
| 322 | else if (sc_lsize == 32) |
| 323 | r4k_blast_scache = blast_scache32; |
| 324 | else if (sc_lsize == 64) |
| 325 | r4k_blast_scache = blast_scache64; |
| 326 | else if (sc_lsize == 128) |
| 327 | r4k_blast_scache = blast_scache128; |
| 328 | } |
| 329 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | static inline void local_r4k___flush_cache_all(void * args) |
| 331 | { |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 332 | #if defined(CONFIG_CPU_LOONGSON2) |
| 333 | r4k_blast_scache(); |
| 334 | return; |
| 335 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 336 | r4k_blast_dcache(); |
| 337 | r4k_blast_icache(); |
| 338 | |
Ralf Baechle | 10cc352 | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 339 | switch (current_cpu_type()) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | case CPU_R4000SC: |
| 341 | case CPU_R4000MC: |
| 342 | case CPU_R4400SC: |
| 343 | case CPU_R4400MC: |
| 344 | case CPU_R10000: |
| 345 | case CPU_R12000: |
Kumba | 44d921b | 2006-05-16 22:23:59 -0400 | [diff] [blame] | 346 | case CPU_R14000: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | r4k_blast_scache(); |
| 348 | } |
| 349 | } |
| 350 | |
| 351 | static void r4k___flush_cache_all(void) |
| 352 | { |
Jens Axboe | 8691e5a | 2008-06-06 11:18:06 +0200 | [diff] [blame] | 353 | r4k_on_each_cpu(local_r4k___flush_cache_all, NULL, 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | } |
| 355 | |
Ralf Baechle | a76ab5c | 2007-10-08 16:38:37 +0100 | [diff] [blame] | 356 | static inline int has_valid_asid(const struct mm_struct *mm) |
| 357 | { |
| 358 | #if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC) |
| 359 | int i; |
| 360 | |
| 361 | for_each_online_cpu(i) |
| 362 | if (cpu_context(i, mm)) |
| 363 | return 1; |
| 364 | |
| 365 | return 0; |
| 366 | #else |
| 367 | return cpu_context(smp_processor_id(), mm); |
| 368 | #endif |
| 369 | } |
| 370 | |
Ralf Baechle | 9c5a3d7 | 2008-04-05 15:13:23 +0100 | [diff] [blame] | 371 | static void r4k__flush_cache_vmap(void) |
| 372 | { |
| 373 | r4k_blast_dcache(); |
| 374 | } |
| 375 | |
| 376 | static void r4k__flush_cache_vunmap(void) |
| 377 | { |
| 378 | r4k_blast_dcache(); |
| 379 | } |
| 380 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 381 | static inline void local_r4k_flush_cache_range(void * args) |
| 382 | { |
| 383 | struct vm_area_struct *vma = args; |
Ralf Baechle | 2eaa7ec | 2008-02-11 14:51:40 +0000 | [diff] [blame] | 384 | int exec = vma->vm_flags & VM_EXEC; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | |
Ralf Baechle | a76ab5c | 2007-10-08 16:38:37 +0100 | [diff] [blame] | 386 | if (!(has_valid_asid(vma->vm_mm))) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 | return; |
| 388 | |
Atsushi Nemoto | 0550d9d | 2006-08-22 21:15:47 +0900 | [diff] [blame] | 389 | r4k_blast_dcache(); |
Ralf Baechle | 2eaa7ec | 2008-02-11 14:51:40 +0000 | [diff] [blame] | 390 | if (exec) |
| 391 | r4k_blast_icache(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | } |
| 393 | |
| 394 | static void r4k_flush_cache_range(struct vm_area_struct *vma, |
| 395 | unsigned long start, unsigned long end) |
| 396 | { |
Ralf Baechle | 2eaa7ec | 2008-02-11 14:51:40 +0000 | [diff] [blame] | 397 | int exec = vma->vm_flags & VM_EXEC; |
Atsushi Nemoto | 0550d9d | 2006-08-22 21:15:47 +0900 | [diff] [blame] | 398 | |
Ralf Baechle | 2eaa7ec | 2008-02-11 14:51:40 +0000 | [diff] [blame] | 399 | if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) |
Jens Axboe | 8691e5a | 2008-06-06 11:18:06 +0200 | [diff] [blame] | 400 | r4k_on_each_cpu(local_r4k_flush_cache_range, vma, 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | } |
| 402 | |
| 403 | static inline void local_r4k_flush_cache_mm(void * args) |
| 404 | { |
| 405 | struct mm_struct *mm = args; |
| 406 | |
Ralf Baechle | a76ab5c | 2007-10-08 16:38:37 +0100 | [diff] [blame] | 407 | if (!has_valid_asid(mm)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 408 | return; |
| 409 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | /* |
| 411 | * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we |
| 412 | * only flush the primary caches but R10000 and R12000 behave sane ... |
Ralf Baechle | 617667b | 2006-11-30 01:14:48 +0000 | [diff] [blame] | 413 | * R4000SC and R4400SC indexed S-cache ops also invalidate primary |
| 414 | * caches, so we can bail out early. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 415 | */ |
Ralf Baechle | 10cc352 | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 416 | if (current_cpu_type() == CPU_R4000SC || |
| 417 | current_cpu_type() == CPU_R4000MC || |
| 418 | current_cpu_type() == CPU_R4400SC || |
| 419 | current_cpu_type() == CPU_R4400MC) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | r4k_blast_scache(); |
Ralf Baechle | 617667b | 2006-11-30 01:14:48 +0000 | [diff] [blame] | 421 | return; |
| 422 | } |
| 423 | |
| 424 | r4k_blast_dcache(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | } |
| 426 | |
| 427 | static void r4k_flush_cache_mm(struct mm_struct *mm) |
| 428 | { |
| 429 | if (!cpu_has_dc_aliases) |
| 430 | return; |
| 431 | |
Jens Axboe | 8691e5a | 2008-06-06 11:18:06 +0200 | [diff] [blame] | 432 | r4k_on_each_cpu(local_r4k_flush_cache_mm, mm, 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 433 | } |
| 434 | |
| 435 | struct flush_cache_page_args { |
| 436 | struct vm_area_struct *vma; |
Ralf Baechle | 6ec2580 | 2005-10-12 00:02:34 +0100 | [diff] [blame] | 437 | unsigned long addr; |
Atsushi Nemoto | de62893 | 2006-03-13 18:23:03 +0900 | [diff] [blame] | 438 | unsigned long pfn; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 439 | }; |
| 440 | |
| 441 | static inline void local_r4k_flush_cache_page(void *args) |
| 442 | { |
| 443 | struct flush_cache_page_args *fcp_args = args; |
| 444 | struct vm_area_struct *vma = fcp_args->vma; |
Ralf Baechle | 6ec2580 | 2005-10-12 00:02:34 +0100 | [diff] [blame] | 445 | unsigned long addr = fcp_args->addr; |
Ralf Baechle | db813fe | 2007-09-27 18:26:43 +0100 | [diff] [blame] | 446 | struct page *page = pfn_to_page(fcp_args->pfn); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | int exec = vma->vm_flags & VM_EXEC; |
| 448 | struct mm_struct *mm = vma->vm_mm; |
Ralf Baechle | c9c5023 | 2008-06-14 22:22:08 +0100 | [diff] [blame] | 449 | int map_coherent = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 | pgd_t *pgdp; |
Ralf Baechle | c6e8b58 | 2005-02-10 12:19:59 +0000 | [diff] [blame] | 451 | pud_t *pudp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | pmd_t *pmdp; |
| 453 | pte_t *ptep; |
Ralf Baechle | db813fe | 2007-09-27 18:26:43 +0100 | [diff] [blame] | 454 | void *vaddr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | |
Ralf Baechle | 79acf83 | 2005-02-10 13:54:37 +0000 | [diff] [blame] | 456 | /* |
| 457 | * If ownes no valid ASID yet, cannot possibly have gotten |
| 458 | * this page into the cache. |
| 459 | */ |
Ralf Baechle | a76ab5c | 2007-10-08 16:38:37 +0100 | [diff] [blame] | 460 | if (!has_valid_asid(mm)) |
Ralf Baechle | 79acf83 | 2005-02-10 13:54:37 +0000 | [diff] [blame] | 461 | return; |
| 462 | |
Ralf Baechle | 6ec2580 | 2005-10-12 00:02:34 +0100 | [diff] [blame] | 463 | addr &= PAGE_MASK; |
| 464 | pgdp = pgd_offset(mm, addr); |
| 465 | pudp = pud_offset(pgdp, addr); |
| 466 | pmdp = pmd_offset(pudp, addr); |
| 467 | ptep = pte_offset(pmdp, addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | |
| 469 | /* |
| 470 | * If the page isn't marked valid, the page cannot possibly be |
| 471 | * in the cache. |
| 472 | */ |
Ralf Baechle | 526af35 | 2008-01-29 10:14:55 +0000 | [diff] [blame] | 473 | if (!(pte_present(*ptep))) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 474 | return; |
| 475 | |
Ralf Baechle | db813fe | 2007-09-27 18:26:43 +0100 | [diff] [blame] | 476 | if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID)) |
| 477 | vaddr = NULL; |
| 478 | else { |
| 479 | /* |
| 480 | * Use kmap_coherent or kmap_atomic to do flushes for |
| 481 | * another ASID than the current one. |
| 482 | */ |
Ralf Baechle | c9c5023 | 2008-06-14 22:22:08 +0100 | [diff] [blame] | 483 | map_coherent = (cpu_has_dc_aliases && |
| 484 | page_mapped(page) && !Page_dcache_dirty(page)); |
| 485 | if (map_coherent) |
Ralf Baechle | db813fe | 2007-09-27 18:26:43 +0100 | [diff] [blame] | 486 | vaddr = kmap_coherent(page, addr); |
| 487 | else |
| 488 | vaddr = kmap_atomic(page, KM_USER0); |
| 489 | addr = (unsigned long)vaddr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 490 | } |
| 491 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 492 | if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) { |
Ralf Baechle | db813fe | 2007-09-27 18:26:43 +0100 | [diff] [blame] | 493 | r4k_blast_dcache_page(addr); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 494 | if (exec && !cpu_icache_snoops_remote_store) |
| 495 | r4k_blast_scache_page(addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 496 | } |
| 497 | if (exec) { |
Ralf Baechle | db813fe | 2007-09-27 18:26:43 +0100 | [diff] [blame] | 498 | if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 499 | int cpu = smp_processor_id(); |
| 500 | |
Thiemo Seufer | 26a51b2 | 2005-02-19 13:32:02 +0000 | [diff] [blame] | 501 | if (cpu_context(cpu, mm) != 0) |
| 502 | drop_mmu_context(mm, cpu); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 503 | } else |
Ralf Baechle | db813fe | 2007-09-27 18:26:43 +0100 | [diff] [blame] | 504 | r4k_blast_icache_page(addr); |
| 505 | } |
| 506 | |
| 507 | if (vaddr) { |
Ralf Baechle | c9c5023 | 2008-06-14 22:22:08 +0100 | [diff] [blame] | 508 | if (map_coherent) |
Ralf Baechle | db813fe | 2007-09-27 18:26:43 +0100 | [diff] [blame] | 509 | kunmap_coherent(); |
| 510 | else |
| 511 | kunmap_atomic(vaddr, KM_USER0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 512 | } |
| 513 | } |
| 514 | |
Ralf Baechle | 6ec2580 | 2005-10-12 00:02:34 +0100 | [diff] [blame] | 515 | static void r4k_flush_cache_page(struct vm_area_struct *vma, |
| 516 | unsigned long addr, unsigned long pfn) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 517 | { |
| 518 | struct flush_cache_page_args args; |
| 519 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 520 | args.vma = vma; |
Ralf Baechle | 6ec2580 | 2005-10-12 00:02:34 +0100 | [diff] [blame] | 521 | args.addr = addr; |
Atsushi Nemoto | de62893 | 2006-03-13 18:23:03 +0900 | [diff] [blame] | 522 | args.pfn = pfn; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 523 | |
Jens Axboe | 8691e5a | 2008-06-06 11:18:06 +0200 | [diff] [blame] | 524 | r4k_on_each_cpu(local_r4k_flush_cache_page, &args, 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 525 | } |
| 526 | |
| 527 | static inline void local_r4k_flush_data_cache_page(void * addr) |
| 528 | { |
| 529 | r4k_blast_dcache_page((unsigned long) addr); |
| 530 | } |
| 531 | |
| 532 | static void r4k_flush_data_cache_page(unsigned long addr) |
| 533 | { |
Ralf Baechle | a754f70 | 2007-11-03 01:01:37 +0000 | [diff] [blame] | 534 | if (in_atomic()) |
| 535 | local_r4k_flush_data_cache_page((void *)addr); |
| 536 | else |
| 537 | r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr, |
Jens Axboe | 8691e5a | 2008-06-06 11:18:06 +0200 | [diff] [blame] | 538 | 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 539 | } |
| 540 | |
| 541 | struct flush_icache_range_args { |
Atsushi Nemoto | d4264f1 | 2006-01-29 02:27:51 +0900 | [diff] [blame] | 542 | unsigned long start; |
| 543 | unsigned long end; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | }; |
| 545 | |
Thomas Bogendoerfer | e0cee3e | 2008-08-04 20:53:57 +0200 | [diff] [blame] | 546 | static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 547 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 548 | if (!cpu_has_ic_fills_f_dc) { |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 549 | if (end - start >= dcache_size) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 550 | r4k_blast_dcache(); |
| 551 | } else { |
Thiemo Seufer | 10a3dab | 2005-09-09 20:26:54 +0000 | [diff] [blame] | 552 | R4600_HIT_CACHEOP_WAR_IMPL; |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 553 | protected_blast_dcache_range(start, end); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 554 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 555 | } |
| 556 | |
| 557 | if (end - start > icache_size) |
| 558 | r4k_blast_icache(); |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 559 | else |
| 560 | protected_blast_icache_range(start, end); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 561 | } |
| 562 | |
Thomas Bogendoerfer | e0cee3e | 2008-08-04 20:53:57 +0200 | [diff] [blame] | 563 | static inline void local_r4k_flush_icache_range_ipi(void *args) |
| 564 | { |
| 565 | struct flush_icache_range_args *fir_args = args; |
| 566 | unsigned long start = fir_args->start; |
| 567 | unsigned long end = fir_args->end; |
| 568 | |
| 569 | local_r4k_flush_icache_range(start, end); |
| 570 | } |
| 571 | |
Atsushi Nemoto | d4264f1 | 2006-01-29 02:27:51 +0900 | [diff] [blame] | 572 | static void r4k_flush_icache_range(unsigned long start, unsigned long end) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 573 | { |
| 574 | struct flush_icache_range_args args; |
| 575 | |
| 576 | args.start = start; |
| 577 | args.end = end; |
| 578 | |
Thomas Bogendoerfer | e0cee3e | 2008-08-04 20:53:57 +0200 | [diff] [blame] | 579 | r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args, 1); |
Ralf Baechle | cc61c1f | 2005-07-12 18:35:38 +0000 | [diff] [blame] | 580 | instruction_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 581 | } |
| 582 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 583 | #ifdef CONFIG_DMA_NONCOHERENT |
| 584 | |
| 585 | static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size) |
| 586 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 587 | /* Catch bad driver code */ |
| 588 | BUG_ON(size == 0); |
| 589 | |
Ralf Baechle | fc5d2d2 | 2006-07-06 13:04:01 +0100 | [diff] [blame] | 590 | if (cpu_has_inclusive_pcaches) { |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 591 | if (size >= scache_size) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 | r4k_blast_scache(); |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 593 | else |
| 594 | blast_scache_range(addr, addr + size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | return; |
| 596 | } |
| 597 | |
| 598 | /* |
| 599 | * Either no secondary cache or the available caches don't have the |
| 600 | * subset property so we have to flush the primary caches |
| 601 | * explicitly |
| 602 | */ |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 603 | if (cpu_has_safe_index_cacheops && size >= dcache_size) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 604 | r4k_blast_dcache(); |
| 605 | } else { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 606 | R4600_HIT_CACHEOP_WAR_IMPL; |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 607 | blast_dcache_range(addr, addr + size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 608 | } |
| 609 | |
| 610 | bc_wback_inv(addr, size); |
| 611 | } |
| 612 | |
| 613 | static void r4k_dma_cache_inv(unsigned long addr, unsigned long size) |
| 614 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 615 | /* Catch bad driver code */ |
| 616 | BUG_ON(size == 0); |
| 617 | |
Ralf Baechle | fc5d2d2 | 2006-07-06 13:04:01 +0100 | [diff] [blame] | 618 | if (cpu_has_inclusive_pcaches) { |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 619 | if (size >= scache_size) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | r4k_blast_scache(); |
Ralf Baechle | a8ca8b6 | 2009-01-11 18:44:49 +0000 | [diff] [blame] | 621 | else { |
| 622 | unsigned long lsize = cpu_scache_line_size(); |
| 623 | unsigned long almask = ~(lsize - 1); |
| 624 | |
| 625 | /* |
| 626 | * There is no clearly documented alignment requirement |
| 627 | * for the cache instruction on MIPS processors and |
| 628 | * some processors, among them the RM5200 and RM7000 |
| 629 | * QED processors will throw an address error for cache |
| 630 | * hit ops with insufficient alignment. Solved by |
| 631 | * aligning the address to cache line size. |
| 632 | */ |
| 633 | cache_op(Hit_Writeback_Inv_SD, addr & almask); |
| 634 | cache_op(Hit_Writeback_Inv_SD, |
| 635 | (addr + size - 1) & almask); |
Thomas Bogendoerfer | e9c3357 | 2007-11-26 23:40:01 +0100 | [diff] [blame] | 636 | blast_inv_scache_range(addr, addr + size); |
Ralf Baechle | a8ca8b6 | 2009-01-11 18:44:49 +0000 | [diff] [blame] | 637 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 638 | return; |
| 639 | } |
| 640 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 641 | if (cpu_has_safe_index_cacheops && size >= dcache_size) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 642 | r4k_blast_dcache(); |
| 643 | } else { |
Ralf Baechle | a8ca8b6 | 2009-01-11 18:44:49 +0000 | [diff] [blame] | 644 | unsigned long lsize = cpu_dcache_line_size(); |
| 645 | unsigned long almask = ~(lsize - 1); |
| 646 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 647 | R4600_HIT_CACHEOP_WAR_IMPL; |
Ralf Baechle | a8ca8b6 | 2009-01-11 18:44:49 +0000 | [diff] [blame] | 648 | cache_op(Hit_Writeback_Inv_D, addr & almask); |
| 649 | cache_op(Hit_Writeback_Inv_D, (addr + size - 1) & almask); |
Thomas Bogendoerfer | e9c3357 | 2007-11-26 23:40:01 +0100 | [diff] [blame] | 650 | blast_inv_dcache_range(addr, addr + size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 651 | } |
| 652 | |
| 653 | bc_inv(addr, size); |
| 654 | } |
| 655 | #endif /* CONFIG_DMA_NONCOHERENT */ |
| 656 | |
| 657 | /* |
| 658 | * While we're protected against bad userland addresses we don't care |
| 659 | * very much about what happens in that case. Usually a segmentation |
| 660 | * fault will dump the process later on anyway ... |
| 661 | */ |
| 662 | static void local_r4k_flush_cache_sigtramp(void * arg) |
| 663 | { |
Thiemo Seufer | 02fe2c9 | 2005-09-09 19:45:41 +0000 | [diff] [blame] | 664 | unsigned long ic_lsize = cpu_icache_line_size(); |
| 665 | unsigned long dc_lsize = cpu_dcache_line_size(); |
| 666 | unsigned long sc_lsize = cpu_scache_line_size(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 667 | unsigned long addr = (unsigned long) arg; |
| 668 | |
| 669 | R4600_HIT_CACHEOP_WAR_IMPL; |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 670 | if (dc_lsize) |
| 671 | protected_writeback_dcache_line(addr & ~(dc_lsize - 1)); |
Ralf Baechle | 4debe4f | 2006-02-27 19:05:55 +0000 | [diff] [blame] | 672 | if (!cpu_icache_snoops_remote_store && scache_size) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 673 | protected_writeback_scache_line(addr & ~(sc_lsize - 1)); |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 674 | if (ic_lsize) |
| 675 | protected_flush_icache_line(addr & ~(ic_lsize - 1)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 676 | if (MIPS4K_ICACHE_REFILL_WAR) { |
| 677 | __asm__ __volatile__ ( |
| 678 | ".set push\n\t" |
| 679 | ".set noat\n\t" |
| 680 | ".set mips3\n\t" |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 681 | #ifdef CONFIG_32BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 682 | "la $at,1f\n\t" |
| 683 | #endif |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 684 | #ifdef CONFIG_64BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 685 | "dla $at,1f\n\t" |
| 686 | #endif |
| 687 | "cache %0,($at)\n\t" |
| 688 | "nop; nop; nop\n" |
| 689 | "1:\n\t" |
| 690 | ".set pop" |
| 691 | : |
| 692 | : "i" (Hit_Invalidate_I)); |
| 693 | } |
| 694 | if (MIPS_CACHE_SYNC_WAR) |
| 695 | __asm__ __volatile__ ("sync"); |
| 696 | } |
| 697 | |
| 698 | static void r4k_flush_cache_sigtramp(unsigned long addr) |
| 699 | { |
Jens Axboe | 8691e5a | 2008-06-06 11:18:06 +0200 | [diff] [blame] | 700 | r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr, 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 701 | } |
| 702 | |
| 703 | static void r4k_flush_icache_all(void) |
| 704 | { |
| 705 | if (cpu_has_vtag_icache) |
| 706 | r4k_blast_icache(); |
| 707 | } |
| 708 | |
| 709 | static inline void rm7k_erratum31(void) |
| 710 | { |
| 711 | const unsigned long ic_lsize = 32; |
| 712 | unsigned long addr; |
| 713 | |
| 714 | /* RM7000 erratum #31. The icache is screwed at startup. */ |
| 715 | write_c0_taglo(0); |
| 716 | write_c0_taghi(0); |
| 717 | |
| 718 | for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) { |
| 719 | __asm__ __volatile__ ( |
Thiemo Seufer | d8748a3 | 2005-09-02 09:56:12 +0000 | [diff] [blame] | 720 | ".set push\n\t" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 721 | ".set noreorder\n\t" |
| 722 | ".set mips3\n\t" |
| 723 | "cache\t%1, 0(%0)\n\t" |
| 724 | "cache\t%1, 0x1000(%0)\n\t" |
| 725 | "cache\t%1, 0x2000(%0)\n\t" |
| 726 | "cache\t%1, 0x3000(%0)\n\t" |
| 727 | "cache\t%2, 0(%0)\n\t" |
| 728 | "cache\t%2, 0x1000(%0)\n\t" |
| 729 | "cache\t%2, 0x2000(%0)\n\t" |
| 730 | "cache\t%2, 0x3000(%0)\n\t" |
| 731 | "cache\t%1, 0(%0)\n\t" |
| 732 | "cache\t%1, 0x1000(%0)\n\t" |
| 733 | "cache\t%1, 0x2000(%0)\n\t" |
| 734 | "cache\t%1, 0x3000(%0)\n\t" |
Thiemo Seufer | d8748a3 | 2005-09-02 09:56:12 +0000 | [diff] [blame] | 735 | ".set pop\n" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 736 | : |
| 737 | : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill)); |
| 738 | } |
| 739 | } |
| 740 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 741 | static char *way_string[] __cpuinitdata = { NULL, "direct mapped", "2-way", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 742 | "3-way", "4-way", "5-way", "6-way", "7-way", "8-way" |
| 743 | }; |
| 744 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 745 | static void __cpuinit probe_pcache(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 746 | { |
| 747 | struct cpuinfo_mips *c = ¤t_cpu_data; |
| 748 | unsigned int config = read_c0_config(); |
| 749 | unsigned int prid = read_c0_prid(); |
| 750 | unsigned long config1; |
| 751 | unsigned int lsize; |
| 752 | |
| 753 | switch (c->cputype) { |
| 754 | case CPU_R4600: /* QED style two way caches? */ |
| 755 | case CPU_R4700: |
| 756 | case CPU_R5000: |
| 757 | case CPU_NEVADA: |
| 758 | icache_size = 1 << (12 + ((config & CONF_IC) >> 9)); |
| 759 | c->icache.linesz = 16 << ((config & CONF_IB) >> 5); |
| 760 | c->icache.ways = 2; |
Atsushi Nemoto | 3c68da7 | 2006-04-08 01:33:31 +0900 | [diff] [blame] | 761 | c->icache.waybit = __ffs(icache_size/2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 762 | |
| 763 | dcache_size = 1 << (12 + ((config & CONF_DC) >> 6)); |
| 764 | c->dcache.linesz = 16 << ((config & CONF_DB) >> 4); |
| 765 | c->dcache.ways = 2; |
Atsushi Nemoto | 3c68da7 | 2006-04-08 01:33:31 +0900 | [diff] [blame] | 766 | c->dcache.waybit= __ffs(dcache_size/2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 767 | |
| 768 | c->options |= MIPS_CPU_CACHE_CDEX_P; |
| 769 | break; |
| 770 | |
| 771 | case CPU_R5432: |
| 772 | case CPU_R5500: |
| 773 | icache_size = 1 << (12 + ((config & CONF_IC) >> 9)); |
| 774 | c->icache.linesz = 16 << ((config & CONF_IB) >> 5); |
| 775 | c->icache.ways = 2; |
| 776 | c->icache.waybit= 0; |
| 777 | |
| 778 | dcache_size = 1 << (12 + ((config & CONF_DC) >> 6)); |
| 779 | c->dcache.linesz = 16 << ((config & CONF_DB) >> 4); |
| 780 | c->dcache.ways = 2; |
| 781 | c->dcache.waybit = 0; |
| 782 | |
| 783 | c->options |= MIPS_CPU_CACHE_CDEX_P; |
| 784 | break; |
| 785 | |
| 786 | case CPU_TX49XX: |
| 787 | icache_size = 1 << (12 + ((config & CONF_IC) >> 9)); |
| 788 | c->icache.linesz = 16 << ((config & CONF_IB) >> 5); |
| 789 | c->icache.ways = 4; |
| 790 | c->icache.waybit= 0; |
| 791 | |
| 792 | dcache_size = 1 << (12 + ((config & CONF_DC) >> 6)); |
| 793 | c->dcache.linesz = 16 << ((config & CONF_DB) >> 4); |
| 794 | c->dcache.ways = 4; |
| 795 | c->dcache.waybit = 0; |
| 796 | |
| 797 | c->options |= MIPS_CPU_CACHE_CDEX_P; |
Atsushi Nemoto | de862b4 | 2006-03-17 12:59:22 +0900 | [diff] [blame] | 798 | c->options |= MIPS_CPU_PREFETCH; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 799 | break; |
| 800 | |
| 801 | case CPU_R4000PC: |
| 802 | case CPU_R4000SC: |
| 803 | case CPU_R4000MC: |
| 804 | case CPU_R4400PC: |
| 805 | case CPU_R4400SC: |
| 806 | case CPU_R4400MC: |
| 807 | case CPU_R4300: |
| 808 | icache_size = 1 << (12 + ((config & CONF_IC) >> 9)); |
| 809 | c->icache.linesz = 16 << ((config & CONF_IB) >> 5); |
| 810 | c->icache.ways = 1; |
| 811 | c->icache.waybit = 0; /* doesn't matter */ |
| 812 | |
| 813 | dcache_size = 1 << (12 + ((config & CONF_DC) >> 6)); |
| 814 | c->dcache.linesz = 16 << ((config & CONF_DB) >> 4); |
| 815 | c->dcache.ways = 1; |
| 816 | c->dcache.waybit = 0; /* does not matter */ |
| 817 | |
| 818 | c->options |= MIPS_CPU_CACHE_CDEX_P; |
| 819 | break; |
| 820 | |
| 821 | case CPU_R10000: |
| 822 | case CPU_R12000: |
Kumba | 44d921b | 2006-05-16 22:23:59 -0400 | [diff] [blame] | 823 | case CPU_R14000: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 824 | icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29)); |
| 825 | c->icache.linesz = 64; |
| 826 | c->icache.ways = 2; |
| 827 | c->icache.waybit = 0; |
| 828 | |
| 829 | dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26)); |
| 830 | c->dcache.linesz = 32; |
| 831 | c->dcache.ways = 2; |
| 832 | c->dcache.waybit = 0; |
| 833 | |
| 834 | c->options |= MIPS_CPU_PREFETCH; |
| 835 | break; |
| 836 | |
| 837 | case CPU_VR4133: |
Yoichi Yuasa | 2874fe5 | 2006-07-08 00:42:12 +0900 | [diff] [blame] | 838 | write_c0_config(config & ~VR41_CONF_P4K); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | case CPU_VR4131: |
| 840 | /* Workaround for cache instruction bug of VR4131 */ |
| 841 | if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U || |
| 842 | c->processor_id == 0x0c82U) { |
Yoichi Yuasa | 4e8ab36 | 2006-07-04 22:59:41 +0900 | [diff] [blame] | 843 | config |= 0x00400000U; |
| 844 | if (c->processor_id == 0x0c80U) |
| 845 | config |= VR41_CONF_BP; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 846 | write_c0_config(config); |
Yoichi Yuasa | 1058ecd | 2006-07-08 00:42:01 +0900 | [diff] [blame] | 847 | } else |
| 848 | c->options |= MIPS_CPU_CACHE_CDEX_P; |
| 849 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 850 | icache_size = 1 << (10 + ((config & CONF_IC) >> 9)); |
| 851 | c->icache.linesz = 16 << ((config & CONF_IB) >> 5); |
| 852 | c->icache.ways = 2; |
Atsushi Nemoto | 3c68da7 | 2006-04-08 01:33:31 +0900 | [diff] [blame] | 853 | c->icache.waybit = __ffs(icache_size/2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 854 | |
| 855 | dcache_size = 1 << (10 + ((config & CONF_DC) >> 6)); |
| 856 | c->dcache.linesz = 16 << ((config & CONF_DB) >> 4); |
| 857 | c->dcache.ways = 2; |
Atsushi Nemoto | 3c68da7 | 2006-04-08 01:33:31 +0900 | [diff] [blame] | 858 | c->dcache.waybit = __ffs(dcache_size/2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 859 | break; |
| 860 | |
| 861 | case CPU_VR41XX: |
| 862 | case CPU_VR4111: |
| 863 | case CPU_VR4121: |
| 864 | case CPU_VR4122: |
| 865 | case CPU_VR4181: |
| 866 | case CPU_VR4181A: |
| 867 | icache_size = 1 << (10 + ((config & CONF_IC) >> 9)); |
| 868 | c->icache.linesz = 16 << ((config & CONF_IB) >> 5); |
| 869 | c->icache.ways = 1; |
| 870 | c->icache.waybit = 0; /* doesn't matter */ |
| 871 | |
| 872 | dcache_size = 1 << (10 + ((config & CONF_DC) >> 6)); |
| 873 | c->dcache.linesz = 16 << ((config & CONF_DB) >> 4); |
| 874 | c->dcache.ways = 1; |
| 875 | c->dcache.waybit = 0; /* does not matter */ |
| 876 | |
| 877 | c->options |= MIPS_CPU_CACHE_CDEX_P; |
| 878 | break; |
| 879 | |
| 880 | case CPU_RM7000: |
| 881 | rm7k_erratum31(); |
| 882 | |
| 883 | case CPU_RM9000: |
| 884 | icache_size = 1 << (12 + ((config & CONF_IC) >> 9)); |
| 885 | c->icache.linesz = 16 << ((config & CONF_IB) >> 5); |
| 886 | c->icache.ways = 4; |
Atsushi Nemoto | 3c68da7 | 2006-04-08 01:33:31 +0900 | [diff] [blame] | 887 | c->icache.waybit = __ffs(icache_size / c->icache.ways); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 888 | |
| 889 | dcache_size = 1 << (12 + ((config & CONF_DC) >> 6)); |
| 890 | c->dcache.linesz = 16 << ((config & CONF_DB) >> 4); |
| 891 | c->dcache.ways = 4; |
Atsushi Nemoto | 3c68da7 | 2006-04-08 01:33:31 +0900 | [diff] [blame] | 892 | c->dcache.waybit = __ffs(dcache_size / c->dcache.ways); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 893 | |
| 894 | #if !defined(CONFIG_SMP) || !defined(RM9000_CDEX_SMP_WAR) |
| 895 | c->options |= MIPS_CPU_CACHE_CDEX_P; |
| 896 | #endif |
| 897 | c->options |= MIPS_CPU_PREFETCH; |
| 898 | break; |
| 899 | |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 900 | case CPU_LOONGSON2: |
| 901 | icache_size = 1 << (12 + ((config & CONF_IC) >> 9)); |
| 902 | c->icache.linesz = 16 << ((config & CONF_IB) >> 5); |
| 903 | if (prid & 0x3) |
| 904 | c->icache.ways = 4; |
| 905 | else |
| 906 | c->icache.ways = 2; |
| 907 | c->icache.waybit = 0; |
| 908 | |
| 909 | dcache_size = 1 << (12 + ((config & CONF_DC) >> 6)); |
| 910 | c->dcache.linesz = 16 << ((config & CONF_DB) >> 4); |
| 911 | if (prid & 0x3) |
| 912 | c->dcache.ways = 4; |
| 913 | else |
| 914 | c->dcache.ways = 2; |
| 915 | c->dcache.waybit = 0; |
| 916 | break; |
| 917 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 918 | default: |
| 919 | if (!(config & MIPS_CONF_M)) |
| 920 | panic("Don't know how to probe P-caches on this cpu."); |
| 921 | |
| 922 | /* |
| 923 | * So we seem to be a MIPS32 or MIPS64 CPU |
| 924 | * So let's probe the I-cache ... |
| 925 | */ |
| 926 | config1 = read_c0_config1(); |
| 927 | |
| 928 | if ((lsize = ((config1 >> 19) & 7))) |
| 929 | c->icache.linesz = 2 << lsize; |
| 930 | else |
| 931 | c->icache.linesz = lsize; |
| 932 | c->icache.sets = 64 << ((config1 >> 22) & 7); |
| 933 | c->icache.ways = 1 + ((config1 >> 16) & 7); |
| 934 | |
| 935 | icache_size = c->icache.sets * |
| 936 | c->icache.ways * |
| 937 | c->icache.linesz; |
Atsushi Nemoto | 3c68da7 | 2006-04-08 01:33:31 +0900 | [diff] [blame] | 938 | c->icache.waybit = __ffs(icache_size/c->icache.ways); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 939 | |
| 940 | if (config & 0x8) /* VI bit */ |
| 941 | c->icache.flags |= MIPS_CACHE_VTAG; |
| 942 | |
| 943 | /* |
| 944 | * Now probe the MIPS32 / MIPS64 data cache. |
| 945 | */ |
| 946 | c->dcache.flags = 0; |
| 947 | |
| 948 | if ((lsize = ((config1 >> 10) & 7))) |
| 949 | c->dcache.linesz = 2 << lsize; |
| 950 | else |
| 951 | c->dcache.linesz= lsize; |
| 952 | c->dcache.sets = 64 << ((config1 >> 13) & 7); |
| 953 | c->dcache.ways = 1 + ((config1 >> 7) & 7); |
| 954 | |
| 955 | dcache_size = c->dcache.sets * |
| 956 | c->dcache.ways * |
| 957 | c->dcache.linesz; |
Atsushi Nemoto | 3c68da7 | 2006-04-08 01:33:31 +0900 | [diff] [blame] | 958 | c->dcache.waybit = __ffs(dcache_size/c->dcache.ways); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 959 | |
| 960 | c->options |= MIPS_CPU_PREFETCH; |
| 961 | break; |
| 962 | } |
| 963 | |
| 964 | /* |
| 965 | * Processor configuration sanity check for the R4000SC erratum |
| 966 | * #5. With page sizes larger than 32kB there is no possibility |
| 967 | * to get a VCE exception anymore so we don't care about this |
| 968 | * misconfiguration. The case is rather theoretical anyway; |
| 969 | * presumably no vendor is shipping his hardware in the "bad" |
| 970 | * configuration. |
| 971 | */ |
| 972 | if ((prid & 0xff00) == PRID_IMP_R4000 && (prid & 0xff) < 0x40 && |
| 973 | !(config & CONF_SC) && c->icache.linesz != 16 && |
| 974 | PAGE_SIZE <= 0x8000) |
| 975 | panic("Improper R4000SC processor configuration detected"); |
| 976 | |
| 977 | /* compute a couple of other cache variables */ |
| 978 | c->icache.waysize = icache_size / c->icache.ways; |
| 979 | c->dcache.waysize = dcache_size / c->dcache.ways; |
| 980 | |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 981 | c->icache.sets = c->icache.linesz ? |
| 982 | icache_size / (c->icache.linesz * c->icache.ways) : 0; |
| 983 | c->dcache.sets = c->dcache.linesz ? |
| 984 | dcache_size / (c->dcache.linesz * c->dcache.ways) : 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 985 | |
| 986 | /* |
| 987 | * R10000 and R12000 P-caches are odd in a positive way. They're 32kB |
| 988 | * 2-way virtually indexed so normally would suffer from aliases. So |
| 989 | * normally they'd suffer from aliases but magic in the hardware deals |
| 990 | * with that for us so we don't need to take care ourselves. |
| 991 | */ |
Ralf Baechle | d1e344e | 2005-02-04 15:51:26 +0000 | [diff] [blame] | 992 | switch (c->cputype) { |
Ralf Baechle | a95970f | 2005-02-07 21:41:32 +0000 | [diff] [blame] | 993 | case CPU_20KC: |
Ralf Baechle | 505403b | 2005-02-07 21:53:39 +0000 | [diff] [blame] | 994 | case CPU_25KF: |
Ralf Baechle | 641e97f | 2007-10-11 23:46:05 +0100 | [diff] [blame] | 995 | case CPU_SB1: |
| 996 | case CPU_SB1A: |
Atsushi Nemoto | de62893 | 2006-03-13 18:23:03 +0900 | [diff] [blame] | 997 | c->dcache.flags |= MIPS_CACHE_PINDEX; |
Ralf Baechle | 641e97f | 2007-10-11 23:46:05 +0100 | [diff] [blame] | 998 | break; |
| 999 | |
Ralf Baechle | d1e344e | 2005-02-04 15:51:26 +0000 | [diff] [blame] | 1000 | case CPU_R10000: |
| 1001 | case CPU_R12000: |
Kumba | 44d921b | 2006-05-16 22:23:59 -0400 | [diff] [blame] | 1002 | case CPU_R14000: |
Ralf Baechle | d1e344e | 2005-02-04 15:51:26 +0000 | [diff] [blame] | 1003 | break; |
Ralf Baechle | 641e97f | 2007-10-11 23:46:05 +0100 | [diff] [blame] | 1004 | |
Ralf Baechle | d1e344e | 2005-02-04 15:51:26 +0000 | [diff] [blame] | 1005 | case CPU_24K: |
Nigel Stephens | 98a41de | 2006-04-27 15:50:32 +0100 | [diff] [blame] | 1006 | case CPU_34K: |
Ralf Baechle | 2e78ae3 | 2006-06-23 18:48:21 +0100 | [diff] [blame] | 1007 | case CPU_74K: |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 1008 | case CPU_1004K: |
Ralf Baechle | beab375 | 2006-06-19 21:56:25 +0100 | [diff] [blame] | 1009 | if ((read_c0_config7() & (1 << 16))) { |
| 1010 | /* effectively physically indexed dcache, |
| 1011 | thus no virtual aliases. */ |
| 1012 | c->dcache.flags |= MIPS_CACHE_PINDEX; |
| 1013 | break; |
| 1014 | } |
Ralf Baechle | d1e344e | 2005-02-04 15:51:26 +0000 | [diff] [blame] | 1015 | default: |
Ralf Baechle | beab375 | 2006-06-19 21:56:25 +0100 | [diff] [blame] | 1016 | if (c->dcache.waysize > PAGE_SIZE) |
| 1017 | c->dcache.flags |= MIPS_CACHE_ALIASES; |
Ralf Baechle | d1e344e | 2005-02-04 15:51:26 +0000 | [diff] [blame] | 1018 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1019 | |
| 1020 | switch (c->cputype) { |
| 1021 | case CPU_20KC: |
| 1022 | /* |
| 1023 | * Some older 20Kc chips doesn't have the 'VI' bit in |
| 1024 | * the config register. |
| 1025 | */ |
| 1026 | c->icache.flags |= MIPS_CACHE_VTAG; |
| 1027 | break; |
| 1028 | |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 1029 | case CPU_AU1000: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1030 | case CPU_AU1500: |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 1031 | case CPU_AU1100: |
| 1032 | case CPU_AU1550: |
| 1033 | case CPU_AU1200: |
Manuel Lauss | 237cfee | 2007-12-06 09:07:55 +0100 | [diff] [blame] | 1034 | case CPU_AU1210: |
| 1035 | case CPU_AU1250: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1036 | c->icache.flags |= MIPS_CACHE_IC_F_DC; |
| 1037 | break; |
| 1038 | } |
| 1039 | |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 1040 | #ifdef CONFIG_CPU_LOONGSON2 |
| 1041 | /* |
| 1042 | * LOONGSON2 has 4 way icache, but when using indexed cache op, |
| 1043 | * one op will act on all 4 ways |
| 1044 | */ |
| 1045 | c->icache.ways = 1; |
| 1046 | #endif |
| 1047 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1048 | printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n", |
| 1049 | icache_size >> 10, |
Ralf Baechle | 64bfca5 | 2007-10-15 16:35:45 +0100 | [diff] [blame] | 1050 | cpu_has_vtag_icache ? "VIVT" : "VIPT", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1051 | way_string[c->icache.ways], c->icache.linesz); |
| 1052 | |
Ralf Baechle | 64bfca5 | 2007-10-15 16:35:45 +0100 | [diff] [blame] | 1053 | printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n", |
| 1054 | dcache_size >> 10, way_string[c->dcache.ways], |
| 1055 | (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT", |
| 1056 | (c->dcache.flags & MIPS_CACHE_ALIASES) ? |
| 1057 | "cache aliases" : "no aliases", |
| 1058 | c->dcache.linesz); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1059 | } |
| 1060 | |
| 1061 | /* |
| 1062 | * If you even _breathe_ on this function, look at the gcc output and make sure |
| 1063 | * it does not pop things on and off the stack for the cache sizing loop that |
| 1064 | * executes in KSEG1 space or else you will crash and burn badly. You have |
| 1065 | * been warned. |
| 1066 | */ |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 1067 | static int __cpuinit probe_scache(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1068 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1069 | unsigned long flags, addr, begin, end, pow2; |
| 1070 | unsigned int config = read_c0_config(); |
| 1071 | struct cpuinfo_mips *c = ¤t_cpu_data; |
| 1072 | int tmp; |
| 1073 | |
| 1074 | if (config & CONF_SC) |
| 1075 | return 0; |
| 1076 | |
Ralf Baechle | e001e52 | 2007-07-28 12:45:47 +0100 | [diff] [blame] | 1077 | begin = (unsigned long) &_stext; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1078 | begin &= ~((4 * 1024 * 1024) - 1); |
| 1079 | end = begin + (4 * 1024 * 1024); |
| 1080 | |
| 1081 | /* |
| 1082 | * This is such a bitch, you'd think they would make it easy to do |
| 1083 | * this. Away you daemons of stupidity! |
| 1084 | */ |
| 1085 | local_irq_save(flags); |
| 1086 | |
| 1087 | /* Fill each size-multiple cache line with a valid tag. */ |
| 1088 | pow2 = (64 * 1024); |
| 1089 | for (addr = begin; addr < end; addr = (begin + pow2)) { |
| 1090 | unsigned long *p = (unsigned long *) addr; |
| 1091 | __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */ |
| 1092 | pow2 <<= 1; |
| 1093 | } |
| 1094 | |
| 1095 | /* Load first line with zero (therefore invalid) tag. */ |
| 1096 | write_c0_taglo(0); |
| 1097 | write_c0_taghi(0); |
| 1098 | __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */ |
| 1099 | cache_op(Index_Store_Tag_I, begin); |
| 1100 | cache_op(Index_Store_Tag_D, begin); |
| 1101 | cache_op(Index_Store_Tag_SD, begin); |
| 1102 | |
| 1103 | /* Now search for the wrap around point. */ |
| 1104 | pow2 = (128 * 1024); |
| 1105 | tmp = 0; |
| 1106 | for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) { |
| 1107 | cache_op(Index_Load_Tag_SD, addr); |
| 1108 | __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */ |
| 1109 | if (!read_c0_taglo()) |
| 1110 | break; |
| 1111 | pow2 <<= 1; |
| 1112 | } |
| 1113 | local_irq_restore(flags); |
| 1114 | addr -= begin; |
| 1115 | |
| 1116 | scache_size = addr; |
| 1117 | c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22); |
| 1118 | c->scache.ways = 1; |
| 1119 | c->dcache.waybit = 0; /* does not matter */ |
| 1120 | |
| 1121 | return 1; |
| 1122 | } |
| 1123 | |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 1124 | #if defined(CONFIG_CPU_LOONGSON2) |
| 1125 | static void __init loongson2_sc_init(void) |
| 1126 | { |
| 1127 | struct cpuinfo_mips *c = ¤t_cpu_data; |
| 1128 | |
| 1129 | scache_size = 512*1024; |
| 1130 | c->scache.linesz = 32; |
| 1131 | c->scache.ways = 4; |
| 1132 | c->scache.waybit = 0; |
| 1133 | c->scache.waysize = scache_size / (c->scache.ways); |
| 1134 | c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways); |
| 1135 | pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n", |
| 1136 | scache_size >> 10, way_string[c->scache.ways], c->scache.linesz); |
| 1137 | |
| 1138 | c->options |= MIPS_CPU_INCLUSIVE_CACHES; |
| 1139 | } |
| 1140 | #endif |
| 1141 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1142 | extern int r5k_sc_init(void); |
| 1143 | extern int rm7k_sc_init(void); |
Chris Dearman | 9318c51 | 2006-06-20 17:15:20 +0100 | [diff] [blame] | 1144 | extern int mips_sc_init(void); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1145 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 1146 | static void __cpuinit setup_scache(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1147 | { |
| 1148 | struct cpuinfo_mips *c = ¤t_cpu_data; |
| 1149 | unsigned int config = read_c0_config(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1150 | int sc_present = 0; |
| 1151 | |
| 1152 | /* |
| 1153 | * Do the probing thing on R4000SC and R4400SC processors. Other |
| 1154 | * processors don't have a S-cache that would be relevant to the |
Joe Perches | 603e82e | 2008-02-03 16:54:53 +0200 | [diff] [blame] | 1155 | * Linux memory management. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1156 | */ |
| 1157 | switch (c->cputype) { |
| 1158 | case CPU_R4000SC: |
| 1159 | case CPU_R4000MC: |
| 1160 | case CPU_R4400SC: |
| 1161 | case CPU_R4400MC: |
Thiemo Seufer | ba5187d | 2005-04-25 16:36:23 +0000 | [diff] [blame] | 1162 | sc_present = run_uncached(probe_scache); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1163 | if (sc_present) |
| 1164 | c->options |= MIPS_CPU_CACHE_CDEX_S; |
| 1165 | break; |
| 1166 | |
| 1167 | case CPU_R10000: |
| 1168 | case CPU_R12000: |
Kumba | 44d921b | 2006-05-16 22:23:59 -0400 | [diff] [blame] | 1169 | case CPU_R14000: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1170 | scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16); |
| 1171 | c->scache.linesz = 64 << ((config >> 13) & 1); |
| 1172 | c->scache.ways = 2; |
| 1173 | c->scache.waybit= 0; |
| 1174 | sc_present = 1; |
| 1175 | break; |
| 1176 | |
| 1177 | case CPU_R5000: |
| 1178 | case CPU_NEVADA: |
| 1179 | #ifdef CONFIG_R5000_CPU_SCACHE |
| 1180 | r5k_sc_init(); |
| 1181 | #endif |
| 1182 | return; |
| 1183 | |
| 1184 | case CPU_RM7000: |
| 1185 | case CPU_RM9000: |
| 1186 | #ifdef CONFIG_RM7000_CPU_SCACHE |
| 1187 | rm7k_sc_init(); |
| 1188 | #endif |
| 1189 | return; |
| 1190 | |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 1191 | #if defined(CONFIG_CPU_LOONGSON2) |
| 1192 | case CPU_LOONGSON2: |
| 1193 | loongson2_sc_init(); |
| 1194 | return; |
| 1195 | #endif |
| 1196 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1197 | default: |
Chris Dearman | 9318c51 | 2006-06-20 17:15:20 +0100 | [diff] [blame] | 1198 | if (c->isa_level == MIPS_CPU_ISA_M32R1 || |
| 1199 | c->isa_level == MIPS_CPU_ISA_M32R2 || |
| 1200 | c->isa_level == MIPS_CPU_ISA_M64R1 || |
| 1201 | c->isa_level == MIPS_CPU_ISA_M64R2) { |
| 1202 | #ifdef CONFIG_MIPS_CPU_SCACHE |
| 1203 | if (mips_sc_init ()) { |
| 1204 | scache_size = c->scache.ways * c->scache.sets * c->scache.linesz; |
| 1205 | printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n", |
| 1206 | scache_size >> 10, |
| 1207 | way_string[c->scache.ways], c->scache.linesz); |
| 1208 | } |
| 1209 | #else |
| 1210 | if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT)) |
| 1211 | panic("Dunno how to handle MIPS32 / MIPS64 second level cache"); |
| 1212 | #endif |
| 1213 | return; |
| 1214 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1215 | sc_present = 0; |
| 1216 | } |
| 1217 | |
| 1218 | if (!sc_present) |
| 1219 | return; |
| 1220 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1221 | /* compute a couple of other cache variables */ |
| 1222 | c->scache.waysize = scache_size / c->scache.ways; |
| 1223 | |
| 1224 | c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways); |
| 1225 | |
| 1226 | printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n", |
| 1227 | scache_size >> 10, way_string[c->scache.ways], c->scache.linesz); |
| 1228 | |
Ralf Baechle | fc5d2d2 | 2006-07-06 13:04:01 +0100 | [diff] [blame] | 1229 | c->options |= MIPS_CPU_INCLUSIVE_CACHES; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1230 | } |
| 1231 | |
Sergei Shtylyov | 9370b35 | 2006-05-26 19:44:54 +0400 | [diff] [blame] | 1232 | void au1x00_fixup_config_od(void) |
| 1233 | { |
| 1234 | /* |
| 1235 | * c0_config.od (bit 19) was write only (and read as 0) |
| 1236 | * on the early revisions of Alchemy SOCs. It disables the bus |
| 1237 | * transaction overlapping and needs to be set to fix various errata. |
| 1238 | */ |
| 1239 | switch (read_c0_prid()) { |
| 1240 | case 0x00030100: /* Au1000 DA */ |
| 1241 | case 0x00030201: /* Au1000 HA */ |
| 1242 | case 0x00030202: /* Au1000 HB */ |
| 1243 | case 0x01030200: /* Au1500 AB */ |
| 1244 | /* |
| 1245 | * Au1100 errata actually keeps silence about this bit, so we set it |
| 1246 | * just in case for those revisions that require it to be set according |
| 1247 | * to arch/mips/au1000/common/cputable.c |
| 1248 | */ |
| 1249 | case 0x02030200: /* Au1100 AB */ |
| 1250 | case 0x02030201: /* Au1100 BA */ |
| 1251 | case 0x02030202: /* Au1100 BC */ |
| 1252 | set_c0_config(1 << 19); |
| 1253 | break; |
| 1254 | } |
| 1255 | } |
| 1256 | |
Ralf Baechle | 89052bd | 2008-06-12 17:26:02 +0100 | [diff] [blame] | 1257 | /* CP0 hazard avoidance. */ |
| 1258 | #define NXP_BARRIER() \ |
| 1259 | __asm__ __volatile__( \ |
| 1260 | ".set noreorder\n\t" \ |
| 1261 | "nop; nop; nop; nop; nop; nop;\n\t" \ |
| 1262 | ".set reorder\n\t") |
| 1263 | |
| 1264 | static void nxp_pr4450_fixup_config(void) |
| 1265 | { |
| 1266 | unsigned long config0; |
| 1267 | |
| 1268 | config0 = read_c0_config(); |
| 1269 | |
| 1270 | /* clear all three cache coherency fields */ |
| 1271 | config0 &= ~(0x7 | (7 << 25) | (7 << 28)); |
| 1272 | config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) | |
| 1273 | ((_page_cachable_default >> _CACHE_SHIFT) << 25) | |
| 1274 | ((_page_cachable_default >> _CACHE_SHIFT) << 28)); |
| 1275 | write_c0_config(config0); |
| 1276 | NXP_BARRIER(); |
| 1277 | } |
| 1278 | |
Chris Dearman | 3513369 | 2007-09-19 00:58:24 +0100 | [diff] [blame] | 1279 | static int __cpuinitdata cca = -1; |
| 1280 | |
| 1281 | static int __init cca_setup(char *str) |
| 1282 | { |
| 1283 | get_option(&str, &cca); |
| 1284 | |
| 1285 | return 1; |
| 1286 | } |
| 1287 | |
| 1288 | __setup("cca=", cca_setup); |
| 1289 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 1290 | static void __cpuinit coherency_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1291 | { |
Chris Dearman | 3513369 | 2007-09-19 00:58:24 +0100 | [diff] [blame] | 1292 | if (cca < 0 || cca > 7) |
| 1293 | cca = read_c0_config() & CONF_CM_CMASK; |
| 1294 | _page_cachable_default = cca << _CACHE_SHIFT; |
| 1295 | |
| 1296 | pr_debug("Using cache attribute %d\n", cca); |
| 1297 | change_c0_config(CONF_CM_CMASK, cca); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1298 | |
| 1299 | /* |
| 1300 | * c0_status.cu=0 specifies that updates by the sc instruction use |
| 1301 | * the coherency mode specified by the TLB; 1 means cachable |
| 1302 | * coherent update on write will be used. Not all processors have |
| 1303 | * this bit and; some wire it to zero, others like Toshiba had the |
| 1304 | * silly idea of putting something else there ... |
| 1305 | */ |
Ralf Baechle | 10cc352 | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 1306 | switch (current_cpu_type()) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1307 | case CPU_R4000PC: |
| 1308 | case CPU_R4000SC: |
| 1309 | case CPU_R4000MC: |
| 1310 | case CPU_R4400PC: |
| 1311 | case CPU_R4400SC: |
| 1312 | case CPU_R4400MC: |
| 1313 | clear_c0_config(CONF_CU); |
| 1314 | break; |
Sergei Shtylyov | 9370b35 | 2006-05-26 19:44:54 +0400 | [diff] [blame] | 1315 | /* |
Ralf Baechle | df586d5 | 2006-08-01 23:42:30 +0100 | [diff] [blame] | 1316 | * We need to catch the early Alchemy SOCs with |
Sergei Shtylyov | 9370b35 | 2006-05-26 19:44:54 +0400 | [diff] [blame] | 1317 | * the write-only co_config.od bit and set it back to one... |
| 1318 | */ |
| 1319 | case CPU_AU1000: /* rev. DA, HA, HB */ |
| 1320 | case CPU_AU1100: /* rev. AB, BA, BC ?? */ |
| 1321 | case CPU_AU1500: /* rev. AB */ |
| 1322 | au1x00_fixup_config_od(); |
| 1323 | break; |
Ralf Baechle | 89052bd | 2008-06-12 17:26:02 +0100 | [diff] [blame] | 1324 | |
| 1325 | case PRID_IMP_PR4450: |
| 1326 | nxp_pr4450_fixup_config(); |
| 1327 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1328 | } |
| 1329 | } |
| 1330 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 1331 | #if defined(CONFIG_DMA_NONCOHERENT) |
| 1332 | |
| 1333 | static int __cpuinitdata coherentio; |
| 1334 | |
| 1335 | static int __init setcoherentio(char *str) |
| 1336 | { |
| 1337 | coherentio = 1; |
| 1338 | |
| 1339 | return 1; |
| 1340 | } |
| 1341 | |
| 1342 | __setup("coherentio", setcoherentio); |
| 1343 | #endif |
| 1344 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 1345 | void __cpuinit r4k_cache_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1346 | { |
| 1347 | extern void build_clear_page(void); |
| 1348 | extern void build_copy_page(void); |
Ralf Baechle | 641e97f | 2007-10-11 23:46:05 +0100 | [diff] [blame] | 1349 | extern char __weak except_vec2_generic; |
| 1350 | extern char __weak except_vec2_sb1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1351 | struct cpuinfo_mips *c = ¤t_cpu_data; |
| 1352 | |
Ralf Baechle | 641e97f | 2007-10-11 23:46:05 +0100 | [diff] [blame] | 1353 | switch (c->cputype) { |
| 1354 | case CPU_SB1: |
| 1355 | case CPU_SB1A: |
| 1356 | set_uncached_handler(0x100, &except_vec2_sb1, 0x80); |
| 1357 | break; |
| 1358 | |
| 1359 | default: |
| 1360 | set_uncached_handler(0x100, &except_vec2_generic, 0x80); |
| 1361 | break; |
| 1362 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1363 | |
| 1364 | probe_pcache(); |
| 1365 | setup_scache(); |
| 1366 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1367 | r4k_blast_dcache_page_setup(); |
| 1368 | r4k_blast_dcache_page_indexed_setup(); |
| 1369 | r4k_blast_dcache_setup(); |
| 1370 | r4k_blast_icache_page_setup(); |
| 1371 | r4k_blast_icache_page_indexed_setup(); |
| 1372 | r4k_blast_icache_setup(); |
| 1373 | r4k_blast_scache_page_setup(); |
| 1374 | r4k_blast_scache_page_indexed_setup(); |
| 1375 | r4k_blast_scache_setup(); |
| 1376 | |
| 1377 | /* |
| 1378 | * Some MIPS32 and MIPS64 processors have physically indexed caches. |
| 1379 | * This code supports virtually indexed processors and will be |
| 1380 | * unnecessarily inefficient on physically indexed processors. |
| 1381 | */ |
Chris Dearman | 73f4035 | 2006-06-20 18:06:52 +0100 | [diff] [blame] | 1382 | if (c->dcache.linesz) |
| 1383 | shm_align_mask = max_t( unsigned long, |
| 1384 | c->dcache.sets * c->dcache.linesz - 1, |
| 1385 | PAGE_SIZE - 1); |
| 1386 | else |
| 1387 | shm_align_mask = PAGE_SIZE-1; |
Ralf Baechle | 9c5a3d7 | 2008-04-05 15:13:23 +0100 | [diff] [blame] | 1388 | |
| 1389 | __flush_cache_vmap = r4k__flush_cache_vmap; |
| 1390 | __flush_cache_vunmap = r4k__flush_cache_vunmap; |
| 1391 | |
Ralf Baechle | db813fe | 2007-09-27 18:26:43 +0100 | [diff] [blame] | 1392 | flush_cache_all = cache_noop; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1393 | __flush_cache_all = r4k___flush_cache_all; |
| 1394 | flush_cache_mm = r4k_flush_cache_mm; |
| 1395 | flush_cache_page = r4k_flush_cache_page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1396 | flush_cache_range = r4k_flush_cache_range; |
| 1397 | |
| 1398 | flush_cache_sigtramp = r4k_flush_cache_sigtramp; |
| 1399 | flush_icache_all = r4k_flush_icache_all; |
Ralf Baechle | 7e3bfc7 | 2006-04-05 20:42:04 +0100 | [diff] [blame] | 1400 | local_flush_data_cache_page = local_r4k_flush_data_cache_page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1401 | flush_data_cache_page = r4k_flush_data_cache_page; |
| 1402 | flush_icache_range = r4k_flush_icache_range; |
Thomas Bogendoerfer | e0cee3e | 2008-08-04 20:53:57 +0200 | [diff] [blame] | 1403 | local_flush_icache_range = local_r4k_flush_icache_range; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1404 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 1405 | #if defined(CONFIG_DMA_NONCOHERENT) |
| 1406 | if (coherentio) { |
| 1407 | _dma_cache_wback_inv = (void *)cache_noop; |
| 1408 | _dma_cache_wback = (void *)cache_noop; |
| 1409 | _dma_cache_inv = (void *)cache_noop; |
| 1410 | } else { |
| 1411 | _dma_cache_wback_inv = r4k_dma_cache_wback_inv; |
| 1412 | _dma_cache_wback = r4k_dma_cache_wback_inv; |
| 1413 | _dma_cache_inv = r4k_dma_cache_inv; |
| 1414 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1415 | #endif |
| 1416 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1417 | build_clear_page(); |
| 1418 | build_copy_page(); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 1419 | #if !defined(CONFIG_MIPS_CMP) |
Ralf Baechle | 1d40cfc | 2005-07-15 15:23:23 +0000 | [diff] [blame] | 1420 | local_r4k___flush_cache_all(NULL); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 1421 | #endif |
Ralf Baechle | 1d40cfc | 2005-07-15 15:23:23 +0000 | [diff] [blame] | 1422 | coherency_setup(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1423 | } |