blob: 8bad858c2d7a65086858e0d8ca08a590aa329d2a [file] [log] [blame]
Michael Bueschef1a6282008-08-27 18:53:02 +02001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11g PHY driver
5
6 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
7 Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
8 Copyright (c) 2005-2008 Michael Buesch <mb@bu3sch.de>
9 Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
10 Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
11
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2 of the License, or
15 (at your option) any later version.
16
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
21
22 You should have received a copy of the GNU General Public License
23 along with this program; see the file COPYING. If not, write to
24 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
25 Boston, MA 02110-1301, USA.
26
27*/
28
29#include "b43.h"
30#include "phy_g.h"
31#include "phy_common.h"
32#include "lo.h"
33#include "main.h"
34
35#include <linux/bitrev.h>
36
37
38static const s8 b43_tssi2dbm_g_table[] = {
39 77, 77, 77, 76,
40 76, 76, 75, 75,
41 74, 74, 73, 73,
42 73, 72, 72, 71,
43 71, 70, 70, 69,
44 68, 68, 67, 67,
45 66, 65, 65, 64,
46 63, 63, 62, 61,
47 60, 59, 58, 57,
48 56, 55, 54, 53,
49 52, 50, 49, 47,
50 45, 43, 40, 37,
51 33, 28, 22, 14,
52 5, -7, -20, -20,
53 -20, -20, -20, -20,
54 -20, -20, -20, -20,
55};
56
Hannes Eder11ab72a2008-12-26 00:13:46 -080057static const u8 b43_radio_channel_codes_bg[] = {
Michael Bueschef1a6282008-08-27 18:53:02 +020058 12, 17, 22, 27,
59 32, 37, 42, 47,
60 52, 57, 62, 67,
61 72, 84,
62};
63
64
65static void b43_calc_nrssi_threshold(struct b43_wldev *dev);
66
67
68#define bitrev4(tmp) (bitrev8(tmp) >> 4)
69
70
71/* Get the freq, as it has to be written to the device. */
72static inline u16 channel2freq_bg(u8 channel)
73{
74 B43_WARN_ON(!(channel >= 1 && channel <= 14));
75
76 return b43_radio_channel_codes_bg[channel - 1];
77}
78
79static void generate_rfatt_list(struct b43_wldev *dev,
80 struct b43_rfatt_list *list)
81{
82 struct b43_phy *phy = &dev->phy;
83
84 /* APHY.rev < 5 || GPHY.rev < 6 */
85 static const struct b43_rfatt rfatt_0[] = {
86 {.att = 3,.with_padmix = 0,},
87 {.att = 1,.with_padmix = 0,},
88 {.att = 5,.with_padmix = 0,},
89 {.att = 7,.with_padmix = 0,},
90 {.att = 9,.with_padmix = 0,},
91 {.att = 2,.with_padmix = 0,},
92 {.att = 0,.with_padmix = 0,},
93 {.att = 4,.with_padmix = 0,},
94 {.att = 6,.with_padmix = 0,},
95 {.att = 8,.with_padmix = 0,},
96 {.att = 1,.with_padmix = 1,},
97 {.att = 2,.with_padmix = 1,},
98 {.att = 3,.with_padmix = 1,},
99 {.att = 4,.with_padmix = 1,},
100 };
101 /* Radio.rev == 8 && Radio.version == 0x2050 */
102 static const struct b43_rfatt rfatt_1[] = {
103 {.att = 2,.with_padmix = 1,},
104 {.att = 4,.with_padmix = 1,},
105 {.att = 6,.with_padmix = 1,},
106 {.att = 8,.with_padmix = 1,},
107 {.att = 10,.with_padmix = 1,},
108 {.att = 12,.with_padmix = 1,},
109 {.att = 14,.with_padmix = 1,},
110 };
111 /* Otherwise */
112 static const struct b43_rfatt rfatt_2[] = {
113 {.att = 0,.with_padmix = 1,},
114 {.att = 2,.with_padmix = 1,},
115 {.att = 4,.with_padmix = 1,},
116 {.att = 6,.with_padmix = 1,},
117 {.att = 8,.with_padmix = 1,},
118 {.att = 9,.with_padmix = 1,},
119 {.att = 9,.with_padmix = 1,},
120 };
121
122 if (!b43_has_hardware_pctl(dev)) {
123 /* Software pctl */
124 list->list = rfatt_0;
125 list->len = ARRAY_SIZE(rfatt_0);
126 list->min_val = 0;
127 list->max_val = 9;
128 return;
129 }
130 if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
131 /* Hardware pctl */
132 list->list = rfatt_1;
133 list->len = ARRAY_SIZE(rfatt_1);
134 list->min_val = 0;
135 list->max_val = 14;
136 return;
137 }
138 /* Hardware pctl */
139 list->list = rfatt_2;
140 list->len = ARRAY_SIZE(rfatt_2);
141 list->min_val = 0;
142 list->max_val = 9;
143}
144
145static void generate_bbatt_list(struct b43_wldev *dev,
146 struct b43_bbatt_list *list)
147{
148 static const struct b43_bbatt bbatt_0[] = {
149 {.att = 0,},
150 {.att = 1,},
151 {.att = 2,},
152 {.att = 3,},
153 {.att = 4,},
154 {.att = 5,},
155 {.att = 6,},
156 {.att = 7,},
157 {.att = 8,},
158 };
159
160 list->list = bbatt_0;
161 list->len = ARRAY_SIZE(bbatt_0);
162 list->min_val = 0;
163 list->max_val = 8;
164}
165
166static void b43_shm_clear_tssi(struct b43_wldev *dev)
167{
168 b43_shm_write16(dev, B43_SHM_SHARED, 0x0058, 0x7F7F);
169 b43_shm_write16(dev, B43_SHM_SHARED, 0x005a, 0x7F7F);
170 b43_shm_write16(dev, B43_SHM_SHARED, 0x0070, 0x7F7F);
171 b43_shm_write16(dev, B43_SHM_SHARED, 0x0072, 0x7F7F);
172}
173
174/* Synthetic PU workaround */
175static void b43_synth_pu_workaround(struct b43_wldev *dev, u8 channel)
176{
177 struct b43_phy *phy = &dev->phy;
178
179 might_sleep();
180
181 if (phy->radio_ver != 0x2050 || phy->radio_rev >= 6) {
182 /* We do not need the workaround. */
183 return;
184 }
185
186 if (channel <= 10) {
187 b43_write16(dev, B43_MMIO_CHANNEL,
188 channel2freq_bg(channel + 4));
189 } else {
190 b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(1));
191 }
192 msleep(1);
193 b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
194}
195
196/* Set the baseband attenuation value on chip. */
197void b43_gphy_set_baseband_attenuation(struct b43_wldev *dev,
198 u16 baseband_attenuation)
199{
200 struct b43_phy *phy = &dev->phy;
201
202 if (phy->analog == 0) {
203 b43_write16(dev, B43_MMIO_PHY0, (b43_read16(dev, B43_MMIO_PHY0)
204 & 0xFFF0) |
205 baseband_attenuation);
206 } else if (phy->analog > 1) {
Michael Buesch76e190c2009-02-20 19:26:27 +0100207 b43_phy_maskset(dev, B43_PHY_DACCTL, 0xFFC3, (baseband_attenuation << 2));
Michael Bueschef1a6282008-08-27 18:53:02 +0200208 } else {
Michael Buesch76e190c2009-02-20 19:26:27 +0100209 b43_phy_maskset(dev, B43_PHY_DACCTL, 0xFF87, (baseband_attenuation << 3));
Michael Bueschef1a6282008-08-27 18:53:02 +0200210 }
211}
212
213/* Adjust the transmission power output (G-PHY) */
Hannes Eder11ab72a2008-12-26 00:13:46 -0800214static void b43_set_txpower_g(struct b43_wldev *dev,
215 const struct b43_bbatt *bbatt,
216 const struct b43_rfatt *rfatt, u8 tx_control)
Michael Bueschef1a6282008-08-27 18:53:02 +0200217{
218 struct b43_phy *phy = &dev->phy;
219 struct b43_phy_g *gphy = phy->g;
220 struct b43_txpower_lo_control *lo = gphy->lo_control;
221 u16 bb, rf;
222 u16 tx_bias, tx_magn;
223
224 bb = bbatt->att;
225 rf = rfatt->att;
226 tx_bias = lo->tx_bias;
227 tx_magn = lo->tx_magn;
228 if (unlikely(tx_bias == 0xFF))
229 tx_bias = 0;
230
Michael Bueschfa9abe02008-08-28 19:13:51 +0200231 /* Save the values for later. Use memmove, because it's valid
232 * to pass &gphy->rfatt as rfatt pointer argument. Same for bbatt. */
Michael Bueschef1a6282008-08-27 18:53:02 +0200233 gphy->tx_control = tx_control;
Michael Bueschfa9abe02008-08-28 19:13:51 +0200234 memmove(&gphy->rfatt, rfatt, sizeof(*rfatt));
Michael Bueschef1a6282008-08-27 18:53:02 +0200235 gphy->rfatt.with_padmix = !!(tx_control & B43_TXCTL_TXMIX);
Michael Bueschfa9abe02008-08-28 19:13:51 +0200236 memmove(&gphy->bbatt, bbatt, sizeof(*bbatt));
Michael Bueschef1a6282008-08-27 18:53:02 +0200237
238 if (b43_debug(dev, B43_DBG_XMITPOWER)) {
239 b43dbg(dev->wl, "Tuning TX-power to bbatt(%u), "
240 "rfatt(%u), tx_control(0x%02X), "
241 "tx_bias(0x%02X), tx_magn(0x%02X)\n",
242 bb, rf, tx_control, tx_bias, tx_magn);
243 }
244
245 b43_gphy_set_baseband_attenuation(dev, bb);
246 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_RFATT, rf);
247 if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
248 b43_radio_write16(dev, 0x43,
249 (rf & 0x000F) | (tx_control & 0x0070));
250 } else {
251 b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
252 & 0xFFF0) | (rf & 0x000F));
253 b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
254 & ~0x0070) | (tx_control &
255 0x0070));
256 }
257 if (has_tx_magnification(phy)) {
258 b43_radio_write16(dev, 0x52, tx_magn | tx_bias);
259 } else {
260 b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
261 & 0xFFF0) | (tx_bias & 0x000F));
262 }
263 b43_lo_g_adjust(dev);
264}
265
266/* GPHY_TSSI_Power_Lookup_Table_Init */
267static void b43_gphy_tssi_power_lt_init(struct b43_wldev *dev)
268{
269 struct b43_phy_g *gphy = dev->phy.g;
270 int i;
271 u16 value;
272
273 for (i = 0; i < 32; i++)
274 b43_ofdmtab_write16(dev, 0x3C20, i, gphy->tssi2dbm[i]);
275 for (i = 32; i < 64; i++)
276 b43_ofdmtab_write16(dev, 0x3C00, i - 32, gphy->tssi2dbm[i]);
277 for (i = 0; i < 64; i += 2) {
278 value = (u16) gphy->tssi2dbm[i];
279 value |= ((u16) gphy->tssi2dbm[i + 1]) << 8;
280 b43_phy_write(dev, 0x380 + (i / 2), value);
281 }
282}
283
284/* GPHY_Gain_Lookup_Table_Init */
285static void b43_gphy_gain_lt_init(struct b43_wldev *dev)
286{
287 struct b43_phy *phy = &dev->phy;
288 struct b43_phy_g *gphy = phy->g;
289 struct b43_txpower_lo_control *lo = gphy->lo_control;
290 u16 nr_written = 0;
291 u16 tmp;
292 u8 rf, bb;
293
294 for (rf = 0; rf < lo->rfatt_list.len; rf++) {
295 for (bb = 0; bb < lo->bbatt_list.len; bb++) {
296 if (nr_written >= 0x40)
297 return;
298 tmp = lo->bbatt_list.list[bb].att;
299 tmp <<= 8;
300 if (phy->radio_rev == 8)
301 tmp |= 0x50;
302 else
303 tmp |= 0x40;
304 tmp |= lo->rfatt_list.list[rf].att;
305 b43_phy_write(dev, 0x3C0 + nr_written, tmp);
306 nr_written++;
307 }
308 }
309}
310
311static void b43_set_all_gains(struct b43_wldev *dev,
312 s16 first, s16 second, s16 third)
313{
314 struct b43_phy *phy = &dev->phy;
315 u16 i;
316 u16 start = 0x08, end = 0x18;
317 u16 tmp;
318 u16 table;
319
320 if (phy->rev <= 1) {
321 start = 0x10;
322 end = 0x20;
323 }
324
325 table = B43_OFDMTAB_GAINX;
326 if (phy->rev <= 1)
327 table = B43_OFDMTAB_GAINX_R1;
328 for (i = 0; i < 4; i++)
329 b43_ofdmtab_write16(dev, table, i, first);
330
331 for (i = start; i < end; i++)
332 b43_ofdmtab_write16(dev, table, i, second);
333
334 if (third != -1) {
335 tmp = ((u16) third << 14) | ((u16) third << 6);
Michael Buesch76e190c2009-02-20 19:26:27 +0100336 b43_phy_maskset(dev, 0x04A0, 0xBFBF, tmp);
337 b43_phy_maskset(dev, 0x04A1, 0xBFBF, tmp);
338 b43_phy_maskset(dev, 0x04A2, 0xBFBF, tmp);
Michael Bueschef1a6282008-08-27 18:53:02 +0200339 }
340 b43_dummy_transmission(dev);
341}
342
343static void b43_set_original_gains(struct b43_wldev *dev)
344{
345 struct b43_phy *phy = &dev->phy;
346 u16 i, tmp;
347 u16 table;
348 u16 start = 0x0008, end = 0x0018;
349
350 if (phy->rev <= 1) {
351 start = 0x0010;
352 end = 0x0020;
353 }
354
355 table = B43_OFDMTAB_GAINX;
356 if (phy->rev <= 1)
357 table = B43_OFDMTAB_GAINX_R1;
358 for (i = 0; i < 4; i++) {
359 tmp = (i & 0xFFFC);
360 tmp |= (i & 0x0001) << 1;
361 tmp |= (i & 0x0002) >> 1;
362
363 b43_ofdmtab_write16(dev, table, i, tmp);
364 }
365
366 for (i = start; i < end; i++)
367 b43_ofdmtab_write16(dev, table, i, i - start);
368
Michael Buesch76e190c2009-02-20 19:26:27 +0100369 b43_phy_maskset(dev, 0x04A0, 0xBFBF, 0x4040);
370 b43_phy_maskset(dev, 0x04A1, 0xBFBF, 0x4040);
371 b43_phy_maskset(dev, 0x04A2, 0xBFBF, 0x4000);
Michael Bueschef1a6282008-08-27 18:53:02 +0200372 b43_dummy_transmission(dev);
373}
374
375/* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
Hannes Eder11ab72a2008-12-26 00:13:46 -0800376static void b43_nrssi_hw_write(struct b43_wldev *dev, u16 offset, s16 val)
Michael Bueschef1a6282008-08-27 18:53:02 +0200377{
378 b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
Michael Bueschef1a6282008-08-27 18:53:02 +0200379 b43_phy_write(dev, B43_PHY_NRSSILT_DATA, (u16) val);
380}
381
382/* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
Hannes Eder11ab72a2008-12-26 00:13:46 -0800383static s16 b43_nrssi_hw_read(struct b43_wldev *dev, u16 offset)
Michael Bueschef1a6282008-08-27 18:53:02 +0200384{
385 u16 val;
386
387 b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
388 val = b43_phy_read(dev, B43_PHY_NRSSILT_DATA);
389
390 return (s16) val;
391}
392
393/* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
Hannes Eder11ab72a2008-12-26 00:13:46 -0800394static void b43_nrssi_hw_update(struct b43_wldev *dev, u16 val)
Michael Bueschef1a6282008-08-27 18:53:02 +0200395{
396 u16 i;
397 s16 tmp;
398
399 for (i = 0; i < 64; i++) {
400 tmp = b43_nrssi_hw_read(dev, i);
401 tmp -= val;
402 tmp = clamp_val(tmp, -32, 31);
403 b43_nrssi_hw_write(dev, i, tmp);
404 }
405}
406
407/* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
Hannes Eder11ab72a2008-12-26 00:13:46 -0800408static void b43_nrssi_mem_update(struct b43_wldev *dev)
Michael Bueschef1a6282008-08-27 18:53:02 +0200409{
410 struct b43_phy_g *gphy = dev->phy.g;
411 s16 i, delta;
412 s32 tmp;
413
414 delta = 0x1F - gphy->nrssi[0];
415 for (i = 0; i < 64; i++) {
416 tmp = (i - delta) * gphy->nrssislope;
417 tmp /= 0x10000;
418 tmp += 0x3A;
419 tmp = clamp_val(tmp, 0, 0x3F);
420 gphy->nrssi_lt[i] = tmp;
421 }
422}
423
424static void b43_calc_nrssi_offset(struct b43_wldev *dev)
425{
426 struct b43_phy *phy = &dev->phy;
427 u16 backup[20] = { 0 };
428 s16 v47F;
429 u16 i;
430 u16 saved = 0xFFFF;
431
432 backup[0] = b43_phy_read(dev, 0x0001);
433 backup[1] = b43_phy_read(dev, 0x0811);
434 backup[2] = b43_phy_read(dev, 0x0812);
435 if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
436 backup[3] = b43_phy_read(dev, 0x0814);
437 backup[4] = b43_phy_read(dev, 0x0815);
438 }
439 backup[5] = b43_phy_read(dev, 0x005A);
440 backup[6] = b43_phy_read(dev, 0x0059);
441 backup[7] = b43_phy_read(dev, 0x0058);
442 backup[8] = b43_phy_read(dev, 0x000A);
443 backup[9] = b43_phy_read(dev, 0x0003);
444 backup[10] = b43_radio_read16(dev, 0x007A);
445 backup[11] = b43_radio_read16(dev, 0x0043);
446
Michael Bueschac1ea392009-02-20 19:25:05 +0100447 b43_phy_mask(dev, 0x0429, 0x7FFF);
Michael Buesch76e190c2009-02-20 19:26:27 +0100448 b43_phy_maskset(dev, 0x0001, 0x3FFF, 0x4000);
Michael Buesche59be0b2009-02-20 19:22:36 +0100449 b43_phy_set(dev, 0x0811, 0x000C);
Michael Buesch76e190c2009-02-20 19:26:27 +0100450 b43_phy_maskset(dev, 0x0812, 0xFFF3, 0x0004);
Michael Bueschac1ea392009-02-20 19:25:05 +0100451 b43_phy_mask(dev, 0x0802, ~(0x1 | 0x2));
Michael Bueschef1a6282008-08-27 18:53:02 +0200452 if (phy->rev >= 6) {
453 backup[12] = b43_phy_read(dev, 0x002E);
454 backup[13] = b43_phy_read(dev, 0x002F);
455 backup[14] = b43_phy_read(dev, 0x080F);
456 backup[15] = b43_phy_read(dev, 0x0810);
457 backup[16] = b43_phy_read(dev, 0x0801);
458 backup[17] = b43_phy_read(dev, 0x0060);
459 backup[18] = b43_phy_read(dev, 0x0014);
460 backup[19] = b43_phy_read(dev, 0x0478);
461
462 b43_phy_write(dev, 0x002E, 0);
463 b43_phy_write(dev, 0x002F, 0);
464 b43_phy_write(dev, 0x080F, 0);
465 b43_phy_write(dev, 0x0810, 0);
Michael Buesche59be0b2009-02-20 19:22:36 +0100466 b43_phy_set(dev, 0x0478, 0x0100);
467 b43_phy_set(dev, 0x0801, 0x0040);
468 b43_phy_set(dev, 0x0060, 0x0040);
469 b43_phy_set(dev, 0x0014, 0x0200);
Michael Bueschef1a6282008-08-27 18:53:02 +0200470 }
Michael Buesch4cf50762009-02-20 19:28:14 +0100471 b43_radio_set(dev, 0x007A, 0x0070);
472 b43_radio_set(dev, 0x007A, 0x0080);
Michael Bueschef1a6282008-08-27 18:53:02 +0200473 udelay(30);
474
475 v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
476 if (v47F >= 0x20)
477 v47F -= 0x40;
478 if (v47F == 31) {
479 for (i = 7; i >= 4; i--) {
480 b43_radio_write16(dev, 0x007B, i);
481 udelay(20);
482 v47F =
483 (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
484 if (v47F >= 0x20)
485 v47F -= 0x40;
486 if (v47F < 31 && saved == 0xFFFF)
487 saved = i;
488 }
489 if (saved == 0xFFFF)
490 saved = 4;
491 } else {
Michael Buesch37185822009-02-20 19:30:10 +0100492 b43_radio_mask(dev, 0x007A, 0x007F);
Michael Bueschef1a6282008-08-27 18:53:02 +0200493 if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
Michael Buesche59be0b2009-02-20 19:22:36 +0100494 b43_phy_set(dev, 0x0814, 0x0001);
Michael Bueschac1ea392009-02-20 19:25:05 +0100495 b43_phy_mask(dev, 0x0815, 0xFFFE);
Michael Bueschef1a6282008-08-27 18:53:02 +0200496 }
Michael Buesche59be0b2009-02-20 19:22:36 +0100497 b43_phy_set(dev, 0x0811, 0x000C);
498 b43_phy_set(dev, 0x0812, 0x000C);
499 b43_phy_set(dev, 0x0811, 0x0030);
500 b43_phy_set(dev, 0x0812, 0x0030);
Michael Bueschef1a6282008-08-27 18:53:02 +0200501 b43_phy_write(dev, 0x005A, 0x0480);
502 b43_phy_write(dev, 0x0059, 0x0810);
503 b43_phy_write(dev, 0x0058, 0x000D);
504 if (phy->rev == 0) {
505 b43_phy_write(dev, 0x0003, 0x0122);
506 } else {
Michael Buesche59be0b2009-02-20 19:22:36 +0100507 b43_phy_set(dev, 0x000A, 0x2000);
Michael Bueschef1a6282008-08-27 18:53:02 +0200508 }
509 if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
Michael Buesche59be0b2009-02-20 19:22:36 +0100510 b43_phy_set(dev, 0x0814, 0x0004);
Michael Bueschac1ea392009-02-20 19:25:05 +0100511 b43_phy_mask(dev, 0x0815, 0xFFFB);
Michael Bueschef1a6282008-08-27 18:53:02 +0200512 }
Michael Buesch76e190c2009-02-20 19:26:27 +0100513 b43_phy_maskset(dev, 0x0003, 0xFF9F, 0x0040);
Michael Buesch4cf50762009-02-20 19:28:14 +0100514 b43_radio_set(dev, 0x007A, 0x000F);
Michael Bueschef1a6282008-08-27 18:53:02 +0200515 b43_set_all_gains(dev, 3, 0, 1);
516 b43_radio_write16(dev, 0x0043, (b43_radio_read16(dev, 0x0043)
517 & 0x00F0) | 0x000F);
518 udelay(30);
519 v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
520 if (v47F >= 0x20)
521 v47F -= 0x40;
522 if (v47F == -32) {
523 for (i = 0; i < 4; i++) {
524 b43_radio_write16(dev, 0x007B, i);
525 udelay(20);
526 v47F =
527 (s16) ((b43_phy_read(dev, 0x047F) >> 8) &
528 0x003F);
529 if (v47F >= 0x20)
530 v47F -= 0x40;
531 if (v47F > -31 && saved == 0xFFFF)
532 saved = i;
533 }
534 if (saved == 0xFFFF)
535 saved = 3;
536 } else
537 saved = 0;
538 }
539 b43_radio_write16(dev, 0x007B, saved);
540
541 if (phy->rev >= 6) {
542 b43_phy_write(dev, 0x002E, backup[12]);
543 b43_phy_write(dev, 0x002F, backup[13]);
544 b43_phy_write(dev, 0x080F, backup[14]);
545 b43_phy_write(dev, 0x0810, backup[15]);
546 }
547 if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
548 b43_phy_write(dev, 0x0814, backup[3]);
549 b43_phy_write(dev, 0x0815, backup[4]);
550 }
551 b43_phy_write(dev, 0x005A, backup[5]);
552 b43_phy_write(dev, 0x0059, backup[6]);
553 b43_phy_write(dev, 0x0058, backup[7]);
554 b43_phy_write(dev, 0x000A, backup[8]);
555 b43_phy_write(dev, 0x0003, backup[9]);
556 b43_radio_write16(dev, 0x0043, backup[11]);
557 b43_radio_write16(dev, 0x007A, backup[10]);
558 b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x1 | 0x2);
Michael Buesche59be0b2009-02-20 19:22:36 +0100559 b43_phy_set(dev, 0x0429, 0x8000);
Michael Bueschef1a6282008-08-27 18:53:02 +0200560 b43_set_original_gains(dev);
561 if (phy->rev >= 6) {
562 b43_phy_write(dev, 0x0801, backup[16]);
563 b43_phy_write(dev, 0x0060, backup[17]);
564 b43_phy_write(dev, 0x0014, backup[18]);
565 b43_phy_write(dev, 0x0478, backup[19]);
566 }
567 b43_phy_write(dev, 0x0001, backup[0]);
568 b43_phy_write(dev, 0x0812, backup[2]);
569 b43_phy_write(dev, 0x0811, backup[1]);
570}
571
Hannes Eder11ab72a2008-12-26 00:13:46 -0800572static void b43_calc_nrssi_slope(struct b43_wldev *dev)
Michael Bueschef1a6282008-08-27 18:53:02 +0200573{
574 struct b43_phy *phy = &dev->phy;
575 struct b43_phy_g *gphy = phy->g;
576 u16 backup[18] = { 0 };
577 u16 tmp;
578 s16 nrssi0, nrssi1;
579
580 B43_WARN_ON(phy->type != B43_PHYTYPE_G);
581
582 if (phy->radio_rev >= 9)
583 return;
584 if (phy->radio_rev == 8)
585 b43_calc_nrssi_offset(dev);
586
Michael Bueschac1ea392009-02-20 19:25:05 +0100587 b43_phy_mask(dev, B43_PHY_G_CRS, 0x7FFF);
588 b43_phy_mask(dev, 0x0802, 0xFFFC);
Michael Bueschef1a6282008-08-27 18:53:02 +0200589 backup[7] = b43_read16(dev, 0x03E2);
590 b43_write16(dev, 0x03E2, b43_read16(dev, 0x03E2) | 0x8000);
591 backup[0] = b43_radio_read16(dev, 0x007A);
592 backup[1] = b43_radio_read16(dev, 0x0052);
593 backup[2] = b43_radio_read16(dev, 0x0043);
594 backup[3] = b43_phy_read(dev, 0x0015);
595 backup[4] = b43_phy_read(dev, 0x005A);
596 backup[5] = b43_phy_read(dev, 0x0059);
597 backup[6] = b43_phy_read(dev, 0x0058);
598 backup[8] = b43_read16(dev, 0x03E6);
599 backup[9] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
600 if (phy->rev >= 3) {
601 backup[10] = b43_phy_read(dev, 0x002E);
602 backup[11] = b43_phy_read(dev, 0x002F);
603 backup[12] = b43_phy_read(dev, 0x080F);
604 backup[13] = b43_phy_read(dev, B43_PHY_G_LO_CONTROL);
605 backup[14] = b43_phy_read(dev, 0x0801);
606 backup[15] = b43_phy_read(dev, 0x0060);
607 backup[16] = b43_phy_read(dev, 0x0014);
608 backup[17] = b43_phy_read(dev, 0x0478);
609 b43_phy_write(dev, 0x002E, 0);
610 b43_phy_write(dev, B43_PHY_G_LO_CONTROL, 0);
611 switch (phy->rev) {
612 case 4:
613 case 6:
614 case 7:
Michael Buesche59be0b2009-02-20 19:22:36 +0100615 b43_phy_set(dev, 0x0478, 0x0100);
616 b43_phy_set(dev, 0x0801, 0x0040);
Michael Bueschef1a6282008-08-27 18:53:02 +0200617 break;
618 case 3:
619 case 5:
Michael Bueschac1ea392009-02-20 19:25:05 +0100620 b43_phy_mask(dev, 0x0801, 0xFFBF);
Michael Bueschef1a6282008-08-27 18:53:02 +0200621 break;
622 }
Michael Buesche59be0b2009-02-20 19:22:36 +0100623 b43_phy_set(dev, 0x0060, 0x0040);
624 b43_phy_set(dev, 0x0014, 0x0200);
Michael Bueschef1a6282008-08-27 18:53:02 +0200625 }
Michael Buesch4cf50762009-02-20 19:28:14 +0100626 b43_radio_set(dev, 0x007A, 0x0070);
Michael Bueschef1a6282008-08-27 18:53:02 +0200627 b43_set_all_gains(dev, 0, 8, 0);
Michael Buesch37185822009-02-20 19:30:10 +0100628 b43_radio_mask(dev, 0x007A, 0x00F7);
Michael Bueschef1a6282008-08-27 18:53:02 +0200629 if (phy->rev >= 2) {
Michael Buesch76e190c2009-02-20 19:26:27 +0100630 b43_phy_maskset(dev, 0x0811, 0xFFCF, 0x0030);
631 b43_phy_maskset(dev, 0x0812, 0xFFCF, 0x0010);
Michael Bueschef1a6282008-08-27 18:53:02 +0200632 }
Michael Buesch4cf50762009-02-20 19:28:14 +0100633 b43_radio_set(dev, 0x007A, 0x0080);
Michael Bueschef1a6282008-08-27 18:53:02 +0200634 udelay(20);
635
636 nrssi0 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
637 if (nrssi0 >= 0x0020)
638 nrssi0 -= 0x0040;
639
Michael Buesch37185822009-02-20 19:30:10 +0100640 b43_radio_mask(dev, 0x007A, 0x007F);
Michael Bueschef1a6282008-08-27 18:53:02 +0200641 if (phy->rev >= 2) {
Michael Buesch76e190c2009-02-20 19:26:27 +0100642 b43_phy_maskset(dev, 0x0003, 0xFF9F, 0x0040);
Michael Bueschef1a6282008-08-27 18:53:02 +0200643 }
644
645 b43_write16(dev, B43_MMIO_CHANNEL_EXT,
646 b43_read16(dev, B43_MMIO_CHANNEL_EXT)
647 | 0x2000);
Michael Buesch4cf50762009-02-20 19:28:14 +0100648 b43_radio_set(dev, 0x007A, 0x000F);
Michael Bueschef1a6282008-08-27 18:53:02 +0200649 b43_phy_write(dev, 0x0015, 0xF330);
650 if (phy->rev >= 2) {
Michael Buesch76e190c2009-02-20 19:26:27 +0100651 b43_phy_maskset(dev, 0x0812, 0xFFCF, 0x0020);
652 b43_phy_maskset(dev, 0x0811, 0xFFCF, 0x0020);
Michael Bueschef1a6282008-08-27 18:53:02 +0200653 }
654
655 b43_set_all_gains(dev, 3, 0, 1);
656 if (phy->radio_rev == 8) {
657 b43_radio_write16(dev, 0x0043, 0x001F);
658 } else {
659 tmp = b43_radio_read16(dev, 0x0052) & 0xFF0F;
660 b43_radio_write16(dev, 0x0052, tmp | 0x0060);
661 tmp = b43_radio_read16(dev, 0x0043) & 0xFFF0;
662 b43_radio_write16(dev, 0x0043, tmp | 0x0009);
663 }
664 b43_phy_write(dev, 0x005A, 0x0480);
665 b43_phy_write(dev, 0x0059, 0x0810);
666 b43_phy_write(dev, 0x0058, 0x000D);
667 udelay(20);
668 nrssi1 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
669 if (nrssi1 >= 0x0020)
670 nrssi1 -= 0x0040;
671 if (nrssi0 == nrssi1)
672 gphy->nrssislope = 0x00010000;
673 else
674 gphy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
675 if (nrssi0 >= -4) {
676 gphy->nrssi[0] = nrssi1;
677 gphy->nrssi[1] = nrssi0;
678 }
679 if (phy->rev >= 3) {
680 b43_phy_write(dev, 0x002E, backup[10]);
681 b43_phy_write(dev, 0x002F, backup[11]);
682 b43_phy_write(dev, 0x080F, backup[12]);
683 b43_phy_write(dev, B43_PHY_G_LO_CONTROL, backup[13]);
684 }
685 if (phy->rev >= 2) {
Michael Bueschac1ea392009-02-20 19:25:05 +0100686 b43_phy_mask(dev, 0x0812, 0xFFCF);
687 b43_phy_mask(dev, 0x0811, 0xFFCF);
Michael Bueschef1a6282008-08-27 18:53:02 +0200688 }
689
690 b43_radio_write16(dev, 0x007A, backup[0]);
691 b43_radio_write16(dev, 0x0052, backup[1]);
692 b43_radio_write16(dev, 0x0043, backup[2]);
693 b43_write16(dev, 0x03E2, backup[7]);
694 b43_write16(dev, 0x03E6, backup[8]);
695 b43_write16(dev, B43_MMIO_CHANNEL_EXT, backup[9]);
696 b43_phy_write(dev, 0x0015, backup[3]);
697 b43_phy_write(dev, 0x005A, backup[4]);
698 b43_phy_write(dev, 0x0059, backup[5]);
699 b43_phy_write(dev, 0x0058, backup[6]);
700 b43_synth_pu_workaround(dev, phy->channel);
Michael Buesche59be0b2009-02-20 19:22:36 +0100701 b43_phy_set(dev, 0x0802, (0x0001 | 0x0002));
Michael Bueschef1a6282008-08-27 18:53:02 +0200702 b43_set_original_gains(dev);
Michael Buesche59be0b2009-02-20 19:22:36 +0100703 b43_phy_set(dev, B43_PHY_G_CRS, 0x8000);
Michael Bueschef1a6282008-08-27 18:53:02 +0200704 if (phy->rev >= 3) {
705 b43_phy_write(dev, 0x0801, backup[14]);
706 b43_phy_write(dev, 0x0060, backup[15]);
707 b43_phy_write(dev, 0x0014, backup[16]);
708 b43_phy_write(dev, 0x0478, backup[17]);
709 }
710 b43_nrssi_mem_update(dev);
711 b43_calc_nrssi_threshold(dev);
712}
713
714static void b43_calc_nrssi_threshold(struct b43_wldev *dev)
715{
716 struct b43_phy *phy = &dev->phy;
717 struct b43_phy_g *gphy = phy->g;
718 s32 a, b;
719 s16 tmp16;
720 u16 tmp_u16;
721
722 B43_WARN_ON(phy->type != B43_PHYTYPE_G);
723
724 if (!phy->gmode ||
725 !(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
726 tmp16 = b43_nrssi_hw_read(dev, 0x20);
727 if (tmp16 >= 0x20)
728 tmp16 -= 0x40;
729 if (tmp16 < 3) {
Michael Buesch76e190c2009-02-20 19:26:27 +0100730 b43_phy_maskset(dev, 0x048A, 0xF000, 0x09EB);
Michael Bueschef1a6282008-08-27 18:53:02 +0200731 } else {
Michael Buesch76e190c2009-02-20 19:26:27 +0100732 b43_phy_maskset(dev, 0x048A, 0xF000, 0x0AED);
Michael Bueschef1a6282008-08-27 18:53:02 +0200733 }
734 } else {
735 if (gphy->interfmode == B43_INTERFMODE_NONWLAN) {
736 a = 0xE;
737 b = 0xA;
738 } else if (!gphy->aci_wlan_automatic && gphy->aci_enable) {
739 a = 0x13;
740 b = 0x12;
741 } else {
742 a = 0xE;
743 b = 0x11;
744 }
745
746 a = a * (gphy->nrssi[1] - gphy->nrssi[0]);
747 a += (gphy->nrssi[0] << 6);
748 if (a < 32)
749 a += 31;
750 else
751 a += 32;
752 a = a >> 6;
753 a = clamp_val(a, -31, 31);
754
755 b = b * (gphy->nrssi[1] - gphy->nrssi[0]);
756 b += (gphy->nrssi[0] << 6);
757 if (b < 32)
758 b += 31;
759 else
760 b += 32;
761 b = b >> 6;
762 b = clamp_val(b, -31, 31);
763
764 tmp_u16 = b43_phy_read(dev, 0x048A) & 0xF000;
765 tmp_u16 |= ((u32) b & 0x0000003F);
766 tmp_u16 |= (((u32) a & 0x0000003F) << 6);
767 b43_phy_write(dev, 0x048A, tmp_u16);
768 }
769}
770
771/* Stack implementation to save/restore values from the
772 * interference mitigation code.
773 * It is save to restore values in random order.
774 */
775static void _stack_save(u32 * _stackptr, size_t * stackidx,
776 u8 id, u16 offset, u16 value)
777{
778 u32 *stackptr = &(_stackptr[*stackidx]);
779
780 B43_WARN_ON(offset & 0xF000);
781 B43_WARN_ON(id & 0xF0);
782 *stackptr = offset;
783 *stackptr |= ((u32) id) << 12;
784 *stackptr |= ((u32) value) << 16;
785 (*stackidx)++;
786 B43_WARN_ON(*stackidx >= B43_INTERFSTACK_SIZE);
787}
788
789static u16 _stack_restore(u32 * stackptr, u8 id, u16 offset)
790{
791 size_t i;
792
793 B43_WARN_ON(offset & 0xF000);
794 B43_WARN_ON(id & 0xF0);
795 for (i = 0; i < B43_INTERFSTACK_SIZE; i++, stackptr++) {
796 if ((*stackptr & 0x00000FFF) != offset)
797 continue;
798 if (((*stackptr & 0x0000F000) >> 12) != id)
799 continue;
800 return ((*stackptr & 0xFFFF0000) >> 16);
801 }
802 B43_WARN_ON(1);
803
804 return 0;
805}
806
807#define phy_stacksave(offset) \
808 do { \
809 _stack_save(stack, &stackidx, 0x1, (offset), \
810 b43_phy_read(dev, (offset))); \
811 } while (0)
812#define phy_stackrestore(offset) \
813 do { \
814 b43_phy_write(dev, (offset), \
815 _stack_restore(stack, 0x1, \
816 (offset))); \
817 } while (0)
818#define radio_stacksave(offset) \
819 do { \
820 _stack_save(stack, &stackidx, 0x2, (offset), \
821 b43_radio_read16(dev, (offset))); \
822 } while (0)
823#define radio_stackrestore(offset) \
824 do { \
825 b43_radio_write16(dev, (offset), \
826 _stack_restore(stack, 0x2, \
827 (offset))); \
828 } while (0)
829#define ofdmtab_stacksave(table, offset) \
830 do { \
831 _stack_save(stack, &stackidx, 0x3, (offset)|(table), \
832 b43_ofdmtab_read16(dev, (table), (offset))); \
833 } while (0)
834#define ofdmtab_stackrestore(table, offset) \
835 do { \
836 b43_ofdmtab_write16(dev, (table), (offset), \
837 _stack_restore(stack, 0x3, \
838 (offset)|(table))); \
839 } while (0)
840
841static void
842b43_radio_interference_mitigation_enable(struct b43_wldev *dev, int mode)
843{
844 struct b43_phy *phy = &dev->phy;
845 struct b43_phy_g *gphy = phy->g;
846 u16 tmp, flipped;
847 size_t stackidx = 0;
848 u32 *stack = gphy->interfstack;
849
850 switch (mode) {
851 case B43_INTERFMODE_NONWLAN:
852 if (phy->rev != 1) {
Michael Buesche59be0b2009-02-20 19:22:36 +0100853 b43_phy_set(dev, 0x042B, 0x0800);
Michael Bueschac1ea392009-02-20 19:25:05 +0100854 b43_phy_mask(dev, B43_PHY_G_CRS, ~0x4000);
Michael Bueschef1a6282008-08-27 18:53:02 +0200855 break;
856 }
857 radio_stacksave(0x0078);
858 tmp = (b43_radio_read16(dev, 0x0078) & 0x001E);
859 B43_WARN_ON(tmp > 15);
860 flipped = bitrev4(tmp);
861 if (flipped < 10 && flipped >= 8)
862 flipped = 7;
863 else if (flipped >= 10)
864 flipped -= 3;
865 flipped = (bitrev4(flipped) << 1) | 0x0020;
866 b43_radio_write16(dev, 0x0078, flipped);
867
868 b43_calc_nrssi_threshold(dev);
869
870 phy_stacksave(0x0406);
871 b43_phy_write(dev, 0x0406, 0x7E28);
872
Michael Buesche59be0b2009-02-20 19:22:36 +0100873 b43_phy_set(dev, 0x042B, 0x0800);
874 b43_phy_set(dev, B43_PHY_RADIO_BITFIELD, 0x1000);
Michael Bueschef1a6282008-08-27 18:53:02 +0200875
876 phy_stacksave(0x04A0);
Michael Buesch76e190c2009-02-20 19:26:27 +0100877 b43_phy_maskset(dev, 0x04A0, 0xC0C0, 0x0008);
Michael Bueschef1a6282008-08-27 18:53:02 +0200878 phy_stacksave(0x04A1);
Michael Buesch76e190c2009-02-20 19:26:27 +0100879 b43_phy_maskset(dev, 0x04A1, 0xC0C0, 0x0605);
Michael Bueschef1a6282008-08-27 18:53:02 +0200880 phy_stacksave(0x04A2);
Michael Buesch76e190c2009-02-20 19:26:27 +0100881 b43_phy_maskset(dev, 0x04A2, 0xC0C0, 0x0204);
Michael Bueschef1a6282008-08-27 18:53:02 +0200882 phy_stacksave(0x04A8);
Michael Buesch76e190c2009-02-20 19:26:27 +0100883 b43_phy_maskset(dev, 0x04A8, 0xC0C0, 0x0803);
Michael Bueschef1a6282008-08-27 18:53:02 +0200884 phy_stacksave(0x04AB);
Michael Buesch76e190c2009-02-20 19:26:27 +0100885 b43_phy_maskset(dev, 0x04AB, 0xC0C0, 0x0605);
Michael Bueschef1a6282008-08-27 18:53:02 +0200886
887 phy_stacksave(0x04A7);
888 b43_phy_write(dev, 0x04A7, 0x0002);
889 phy_stacksave(0x04A3);
890 b43_phy_write(dev, 0x04A3, 0x287A);
891 phy_stacksave(0x04A9);
892 b43_phy_write(dev, 0x04A9, 0x2027);
893 phy_stacksave(0x0493);
894 b43_phy_write(dev, 0x0493, 0x32F5);
895 phy_stacksave(0x04AA);
896 b43_phy_write(dev, 0x04AA, 0x2027);
897 phy_stacksave(0x04AC);
898 b43_phy_write(dev, 0x04AC, 0x32F5);
899 break;
900 case B43_INTERFMODE_MANUALWLAN:
901 if (b43_phy_read(dev, 0x0033) & 0x0800)
902 break;
903
904 gphy->aci_enable = 1;
905
906 phy_stacksave(B43_PHY_RADIO_BITFIELD);
907 phy_stacksave(B43_PHY_G_CRS);
908 if (phy->rev < 2) {
909 phy_stacksave(0x0406);
910 } else {
911 phy_stacksave(0x04C0);
912 phy_stacksave(0x04C1);
913 }
914 phy_stacksave(0x0033);
915 phy_stacksave(0x04A7);
916 phy_stacksave(0x04A3);
917 phy_stacksave(0x04A9);
918 phy_stacksave(0x04AA);
919 phy_stacksave(0x04AC);
920 phy_stacksave(0x0493);
921 phy_stacksave(0x04A1);
922 phy_stacksave(0x04A0);
923 phy_stacksave(0x04A2);
924 phy_stacksave(0x048A);
925 phy_stacksave(0x04A8);
926 phy_stacksave(0x04AB);
927 if (phy->rev == 2) {
928 phy_stacksave(0x04AD);
929 phy_stacksave(0x04AE);
930 } else if (phy->rev >= 3) {
931 phy_stacksave(0x04AD);
932 phy_stacksave(0x0415);
933 phy_stacksave(0x0416);
934 phy_stacksave(0x0417);
935 ofdmtab_stacksave(0x1A00, 0x2);
936 ofdmtab_stacksave(0x1A00, 0x3);
937 }
938 phy_stacksave(0x042B);
939 phy_stacksave(0x048C);
940
Michael Bueschac1ea392009-02-20 19:25:05 +0100941 b43_phy_mask(dev, B43_PHY_RADIO_BITFIELD, ~0x1000);
Michael Buesch76e190c2009-02-20 19:26:27 +0100942 b43_phy_maskset(dev, B43_PHY_G_CRS, 0xFFFC, 0x0002);
Michael Bueschef1a6282008-08-27 18:53:02 +0200943
944 b43_phy_write(dev, 0x0033, 0x0800);
945 b43_phy_write(dev, 0x04A3, 0x2027);
946 b43_phy_write(dev, 0x04A9, 0x1CA8);
947 b43_phy_write(dev, 0x0493, 0x287A);
948 b43_phy_write(dev, 0x04AA, 0x1CA8);
949 b43_phy_write(dev, 0x04AC, 0x287A);
950
Michael Buesch76e190c2009-02-20 19:26:27 +0100951 b43_phy_maskset(dev, 0x04A0, 0xFFC0, 0x001A);
Michael Bueschef1a6282008-08-27 18:53:02 +0200952 b43_phy_write(dev, 0x04A7, 0x000D);
953
954 if (phy->rev < 2) {
955 b43_phy_write(dev, 0x0406, 0xFF0D);
956 } else if (phy->rev == 2) {
957 b43_phy_write(dev, 0x04C0, 0xFFFF);
958 b43_phy_write(dev, 0x04C1, 0x00A9);
959 } else {
960 b43_phy_write(dev, 0x04C0, 0x00C1);
961 b43_phy_write(dev, 0x04C1, 0x0059);
962 }
963
Michael Buesch76e190c2009-02-20 19:26:27 +0100964 b43_phy_maskset(dev, 0x04A1, 0xC0FF, 0x1800);
965 b43_phy_maskset(dev, 0x04A1, 0xFFC0, 0x0015);
966 b43_phy_maskset(dev, 0x04A8, 0xCFFF, 0x1000);
967 b43_phy_maskset(dev, 0x04A8, 0xF0FF, 0x0A00);
968 b43_phy_maskset(dev, 0x04AB, 0xCFFF, 0x1000);
969 b43_phy_maskset(dev, 0x04AB, 0xF0FF, 0x0800);
970 b43_phy_maskset(dev, 0x04AB, 0xFFCF, 0x0010);
971 b43_phy_maskset(dev, 0x04AB, 0xFFF0, 0x0005);
972 b43_phy_maskset(dev, 0x04A8, 0xFFCF, 0x0010);
973 b43_phy_maskset(dev, 0x04A8, 0xFFF0, 0x0006);
974 b43_phy_maskset(dev, 0x04A2, 0xF0FF, 0x0800);
975 b43_phy_maskset(dev, 0x04A0, 0xF0FF, 0x0500);
976 b43_phy_maskset(dev, 0x04A2, 0xFFF0, 0x000B);
Michael Bueschef1a6282008-08-27 18:53:02 +0200977
978 if (phy->rev >= 3) {
Michael Bueschac1ea392009-02-20 19:25:05 +0100979 b43_phy_mask(dev, 0x048A, ~0x8000);
Michael Buesch76e190c2009-02-20 19:26:27 +0100980 b43_phy_maskset(dev, 0x0415, 0x8000, 0x36D8);
981 b43_phy_maskset(dev, 0x0416, 0x8000, 0x36D8);
982 b43_phy_maskset(dev, 0x0417, 0xFE00, 0x016D);
Michael Bueschef1a6282008-08-27 18:53:02 +0200983 } else {
Michael Buesche59be0b2009-02-20 19:22:36 +0100984 b43_phy_set(dev, 0x048A, 0x1000);
Michael Buesch76e190c2009-02-20 19:26:27 +0100985 b43_phy_maskset(dev, 0x048A, 0x9FFF, 0x2000);
Michael Bueschef1a6282008-08-27 18:53:02 +0200986 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ACIW);
987 }
988 if (phy->rev >= 2) {
Michael Buesche59be0b2009-02-20 19:22:36 +0100989 b43_phy_set(dev, 0x042B, 0x0800);
Michael Bueschef1a6282008-08-27 18:53:02 +0200990 }
Michael Buesch76e190c2009-02-20 19:26:27 +0100991 b43_phy_maskset(dev, 0x048C, 0xF0FF, 0x0200);
Michael Bueschef1a6282008-08-27 18:53:02 +0200992 if (phy->rev == 2) {
Michael Buesch76e190c2009-02-20 19:26:27 +0100993 b43_phy_maskset(dev, 0x04AE, 0xFF00, 0x007F);
994 b43_phy_maskset(dev, 0x04AD, 0x00FF, 0x1300);
Michael Bueschef1a6282008-08-27 18:53:02 +0200995 } else if (phy->rev >= 6) {
996 b43_ofdmtab_write16(dev, 0x1A00, 0x3, 0x007F);
997 b43_ofdmtab_write16(dev, 0x1A00, 0x2, 0x007F);
Michael Bueschac1ea392009-02-20 19:25:05 +0100998 b43_phy_mask(dev, 0x04AD, 0x00FF);
Michael Bueschef1a6282008-08-27 18:53:02 +0200999 }
1000 b43_calc_nrssi_slope(dev);
1001 break;
1002 default:
1003 B43_WARN_ON(1);
1004 }
1005}
1006
1007static void
1008b43_radio_interference_mitigation_disable(struct b43_wldev *dev, int mode)
1009{
1010 struct b43_phy *phy = &dev->phy;
1011 struct b43_phy_g *gphy = phy->g;
1012 u32 *stack = gphy->interfstack;
1013
1014 switch (mode) {
1015 case B43_INTERFMODE_NONWLAN:
1016 if (phy->rev != 1) {
Michael Bueschac1ea392009-02-20 19:25:05 +01001017 b43_phy_mask(dev, 0x042B, ~0x0800);
Michael Buesche59be0b2009-02-20 19:22:36 +01001018 b43_phy_set(dev, B43_PHY_G_CRS, 0x4000);
Michael Bueschef1a6282008-08-27 18:53:02 +02001019 break;
1020 }
1021 radio_stackrestore(0x0078);
1022 b43_calc_nrssi_threshold(dev);
1023 phy_stackrestore(0x0406);
Michael Bueschac1ea392009-02-20 19:25:05 +01001024 b43_phy_mask(dev, 0x042B, ~0x0800);
Michael Bueschef1a6282008-08-27 18:53:02 +02001025 if (!dev->bad_frames_preempt) {
Michael Bueschac1ea392009-02-20 19:25:05 +01001026 b43_phy_mask(dev, B43_PHY_RADIO_BITFIELD, ~(1 << 11));
Michael Bueschef1a6282008-08-27 18:53:02 +02001027 }
Michael Buesche59be0b2009-02-20 19:22:36 +01001028 b43_phy_set(dev, B43_PHY_G_CRS, 0x4000);
Michael Bueschef1a6282008-08-27 18:53:02 +02001029 phy_stackrestore(0x04A0);
1030 phy_stackrestore(0x04A1);
1031 phy_stackrestore(0x04A2);
1032 phy_stackrestore(0x04A8);
1033 phy_stackrestore(0x04AB);
1034 phy_stackrestore(0x04A7);
1035 phy_stackrestore(0x04A3);
1036 phy_stackrestore(0x04A9);
1037 phy_stackrestore(0x0493);
1038 phy_stackrestore(0x04AA);
1039 phy_stackrestore(0x04AC);
1040 break;
1041 case B43_INTERFMODE_MANUALWLAN:
1042 if (!(b43_phy_read(dev, 0x0033) & 0x0800))
1043 break;
1044
1045 gphy->aci_enable = 0;
1046
1047 phy_stackrestore(B43_PHY_RADIO_BITFIELD);
1048 phy_stackrestore(B43_PHY_G_CRS);
1049 phy_stackrestore(0x0033);
1050 phy_stackrestore(0x04A3);
1051 phy_stackrestore(0x04A9);
1052 phy_stackrestore(0x0493);
1053 phy_stackrestore(0x04AA);
1054 phy_stackrestore(0x04AC);
1055 phy_stackrestore(0x04A0);
1056 phy_stackrestore(0x04A7);
1057 if (phy->rev >= 2) {
1058 phy_stackrestore(0x04C0);
1059 phy_stackrestore(0x04C1);
1060 } else
1061 phy_stackrestore(0x0406);
1062 phy_stackrestore(0x04A1);
1063 phy_stackrestore(0x04AB);
1064 phy_stackrestore(0x04A8);
1065 if (phy->rev == 2) {
1066 phy_stackrestore(0x04AD);
1067 phy_stackrestore(0x04AE);
1068 } else if (phy->rev >= 3) {
1069 phy_stackrestore(0x04AD);
1070 phy_stackrestore(0x0415);
1071 phy_stackrestore(0x0416);
1072 phy_stackrestore(0x0417);
1073 ofdmtab_stackrestore(0x1A00, 0x2);
1074 ofdmtab_stackrestore(0x1A00, 0x3);
1075 }
1076 phy_stackrestore(0x04A2);
1077 phy_stackrestore(0x048A);
1078 phy_stackrestore(0x042B);
1079 phy_stackrestore(0x048C);
1080 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ACIW);
1081 b43_calc_nrssi_slope(dev);
1082 break;
1083 default:
1084 B43_WARN_ON(1);
1085 }
1086}
1087
1088#undef phy_stacksave
1089#undef phy_stackrestore
1090#undef radio_stacksave
1091#undef radio_stackrestore
1092#undef ofdmtab_stacksave
1093#undef ofdmtab_stackrestore
1094
1095static u16 b43_radio_core_calibration_value(struct b43_wldev *dev)
1096{
1097 u16 reg, index, ret;
1098
1099 static const u8 rcc_table[] = {
1100 0x02, 0x03, 0x01, 0x0F,
1101 0x06, 0x07, 0x05, 0x0F,
1102 0x0A, 0x0B, 0x09, 0x0F,
1103 0x0E, 0x0F, 0x0D, 0x0F,
1104 };
1105
1106 reg = b43_radio_read16(dev, 0x60);
1107 index = (reg & 0x001E) >> 1;
1108 ret = rcc_table[index] << 1;
1109 ret |= (reg & 0x0001);
1110 ret |= 0x0020;
1111
1112 return ret;
1113}
1114
1115#define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
1116static u16 radio2050_rfover_val(struct b43_wldev *dev,
1117 u16 phy_register, unsigned int lpd)
1118{
1119 struct b43_phy *phy = &dev->phy;
1120 struct b43_phy_g *gphy = phy->g;
1121 struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
1122
1123 if (!phy->gmode)
1124 return 0;
1125
1126 if (has_loopback_gain(phy)) {
1127 int max_lb_gain = gphy->max_lb_gain;
1128 u16 extlna;
1129 u16 i;
1130
1131 if (phy->radio_rev == 8)
1132 max_lb_gain += 0x3E;
1133 else
1134 max_lb_gain += 0x26;
1135 if (max_lb_gain >= 0x46) {
1136 extlna = 0x3000;
1137 max_lb_gain -= 0x46;
1138 } else if (max_lb_gain >= 0x3A) {
1139 extlna = 0x1000;
1140 max_lb_gain -= 0x3A;
1141 } else if (max_lb_gain >= 0x2E) {
1142 extlna = 0x2000;
1143 max_lb_gain -= 0x2E;
1144 } else {
1145 extlna = 0;
1146 max_lb_gain -= 0x10;
1147 }
1148
1149 for (i = 0; i < 16; i++) {
1150 max_lb_gain -= (i * 6);
1151 if (max_lb_gain < 6)
1152 break;
1153 }
1154
1155 if ((phy->rev < 7) ||
1156 !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
1157 if (phy_register == B43_PHY_RFOVER) {
1158 return 0x1B3;
1159 } else if (phy_register == B43_PHY_RFOVERVAL) {
1160 extlna |= (i << 8);
1161 switch (lpd) {
1162 case LPD(0, 1, 1):
1163 return 0x0F92;
1164 case LPD(0, 0, 1):
1165 case LPD(1, 0, 1):
1166 return (0x0092 | extlna);
1167 case LPD(1, 0, 0):
1168 return (0x0093 | extlna);
1169 }
1170 B43_WARN_ON(1);
1171 }
1172 B43_WARN_ON(1);
1173 } else {
1174 if (phy_register == B43_PHY_RFOVER) {
1175 return 0x9B3;
1176 } else if (phy_register == B43_PHY_RFOVERVAL) {
1177 if (extlna)
1178 extlna |= 0x8000;
1179 extlna |= (i << 8);
1180 switch (lpd) {
1181 case LPD(0, 1, 1):
1182 return 0x8F92;
1183 case LPD(0, 0, 1):
1184 return (0x8092 | extlna);
1185 case LPD(1, 0, 1):
1186 return (0x2092 | extlna);
1187 case LPD(1, 0, 0):
1188 return (0x2093 | extlna);
1189 }
1190 B43_WARN_ON(1);
1191 }
1192 B43_WARN_ON(1);
1193 }
1194 } else {
1195 if ((phy->rev < 7) ||
1196 !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
1197 if (phy_register == B43_PHY_RFOVER) {
1198 return 0x1B3;
1199 } else if (phy_register == B43_PHY_RFOVERVAL) {
1200 switch (lpd) {
1201 case LPD(0, 1, 1):
1202 return 0x0FB2;
1203 case LPD(0, 0, 1):
1204 return 0x00B2;
1205 case LPD(1, 0, 1):
1206 return 0x30B2;
1207 case LPD(1, 0, 0):
1208 return 0x30B3;
1209 }
1210 B43_WARN_ON(1);
1211 }
1212 B43_WARN_ON(1);
1213 } else {
1214 if (phy_register == B43_PHY_RFOVER) {
1215 return 0x9B3;
1216 } else if (phy_register == B43_PHY_RFOVERVAL) {
1217 switch (lpd) {
1218 case LPD(0, 1, 1):
1219 return 0x8FB2;
1220 case LPD(0, 0, 1):
1221 return 0x80B2;
1222 case LPD(1, 0, 1):
1223 return 0x20B2;
1224 case LPD(1, 0, 0):
1225 return 0x20B3;
1226 }
1227 B43_WARN_ON(1);
1228 }
1229 B43_WARN_ON(1);
1230 }
1231 }
1232 return 0;
1233}
1234
1235struct init2050_saved_values {
1236 /* Core registers */
1237 u16 reg_3EC;
1238 u16 reg_3E6;
1239 u16 reg_3F4;
1240 /* Radio registers */
1241 u16 radio_43;
1242 u16 radio_51;
1243 u16 radio_52;
1244 /* PHY registers */
1245 u16 phy_pgactl;
1246 u16 phy_cck_5A;
1247 u16 phy_cck_59;
1248 u16 phy_cck_58;
1249 u16 phy_cck_30;
1250 u16 phy_rfover;
1251 u16 phy_rfoverval;
1252 u16 phy_analogover;
1253 u16 phy_analogoverval;
1254 u16 phy_crs0;
1255 u16 phy_classctl;
1256 u16 phy_lo_mask;
1257 u16 phy_lo_ctl;
1258 u16 phy_syncctl;
1259};
1260
Hannes Eder11ab72a2008-12-26 00:13:46 -08001261static u16 b43_radio_init2050(struct b43_wldev *dev)
Michael Bueschef1a6282008-08-27 18:53:02 +02001262{
1263 struct b43_phy *phy = &dev->phy;
1264 struct init2050_saved_values sav;
1265 u16 rcc;
1266 u16 radio78;
1267 u16 ret;
1268 u16 i, j;
1269 u32 tmp1 = 0, tmp2 = 0;
1270
1271 memset(&sav, 0, sizeof(sav)); /* get rid of "may be used uninitialized..." */
1272
1273 sav.radio_43 = b43_radio_read16(dev, 0x43);
1274 sav.radio_51 = b43_radio_read16(dev, 0x51);
1275 sav.radio_52 = b43_radio_read16(dev, 0x52);
1276 sav.phy_pgactl = b43_phy_read(dev, B43_PHY_PGACTL);
1277 sav.phy_cck_5A = b43_phy_read(dev, B43_PHY_CCK(0x5A));
1278 sav.phy_cck_59 = b43_phy_read(dev, B43_PHY_CCK(0x59));
1279 sav.phy_cck_58 = b43_phy_read(dev, B43_PHY_CCK(0x58));
1280
1281 if (phy->type == B43_PHYTYPE_B) {
1282 sav.phy_cck_30 = b43_phy_read(dev, B43_PHY_CCK(0x30));
1283 sav.reg_3EC = b43_read16(dev, 0x3EC);
1284
1285 b43_phy_write(dev, B43_PHY_CCK(0x30), 0xFF);
1286 b43_write16(dev, 0x3EC, 0x3F3F);
1287 } else if (phy->gmode || phy->rev >= 2) {
1288 sav.phy_rfover = b43_phy_read(dev, B43_PHY_RFOVER);
1289 sav.phy_rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
1290 sav.phy_analogover = b43_phy_read(dev, B43_PHY_ANALOGOVER);
1291 sav.phy_analogoverval =
1292 b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
1293 sav.phy_crs0 = b43_phy_read(dev, B43_PHY_CRS0);
1294 sav.phy_classctl = b43_phy_read(dev, B43_PHY_CLASSCTL);
1295
Michael Buesche59be0b2009-02-20 19:22:36 +01001296 b43_phy_set(dev, B43_PHY_ANALOGOVER, 0x0003);
Michael Bueschac1ea392009-02-20 19:25:05 +01001297 b43_phy_mask(dev, B43_PHY_ANALOGOVERVAL, 0xFFFC);
1298 b43_phy_mask(dev, B43_PHY_CRS0, 0x7FFF);
1299 b43_phy_mask(dev, B43_PHY_CLASSCTL, 0xFFFC);
Michael Bueschef1a6282008-08-27 18:53:02 +02001300 if (has_loopback_gain(phy)) {
1301 sav.phy_lo_mask = b43_phy_read(dev, B43_PHY_LO_MASK);
1302 sav.phy_lo_ctl = b43_phy_read(dev, B43_PHY_LO_CTL);
1303
1304 if (phy->rev >= 3)
1305 b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
1306 else
1307 b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
1308 b43_phy_write(dev, B43_PHY_LO_CTL, 0);
1309 }
1310
1311 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1312 radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
1313 LPD(0, 1, 1)));
1314 b43_phy_write(dev, B43_PHY_RFOVER,
1315 radio2050_rfover_val(dev, B43_PHY_RFOVER, 0));
1316 }
1317 b43_write16(dev, 0x3E2, b43_read16(dev, 0x3E2) | 0x8000);
1318
1319 sav.phy_syncctl = b43_phy_read(dev, B43_PHY_SYNCCTL);
Michael Bueschac1ea392009-02-20 19:25:05 +01001320 b43_phy_mask(dev, B43_PHY_SYNCCTL, 0xFF7F);
Michael Bueschef1a6282008-08-27 18:53:02 +02001321 sav.reg_3E6 = b43_read16(dev, 0x3E6);
1322 sav.reg_3F4 = b43_read16(dev, 0x3F4);
1323
1324 if (phy->analog == 0) {
1325 b43_write16(dev, 0x03E6, 0x0122);
1326 } else {
1327 if (phy->analog >= 2) {
Michael Buesch76e190c2009-02-20 19:26:27 +01001328 b43_phy_maskset(dev, B43_PHY_CCK(0x03), 0xFFBF, 0x40);
Michael Bueschef1a6282008-08-27 18:53:02 +02001329 }
1330 b43_write16(dev, B43_MMIO_CHANNEL_EXT,
1331 (b43_read16(dev, B43_MMIO_CHANNEL_EXT) | 0x2000));
1332 }
1333
1334 rcc = b43_radio_core_calibration_value(dev);
1335
1336 if (phy->type == B43_PHYTYPE_B)
1337 b43_radio_write16(dev, 0x78, 0x26);
1338 if (phy->gmode || phy->rev >= 2) {
1339 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1340 radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
1341 LPD(0, 1, 1)));
1342 }
1343 b43_phy_write(dev, B43_PHY_PGACTL, 0xBFAF);
1344 b43_phy_write(dev, B43_PHY_CCK(0x2B), 0x1403);
1345 if (phy->gmode || phy->rev >= 2) {
1346 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1347 radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
1348 LPD(0, 0, 1)));
1349 }
1350 b43_phy_write(dev, B43_PHY_PGACTL, 0xBFA0);
Michael Buesch4cf50762009-02-20 19:28:14 +01001351 b43_radio_set(dev, 0x51, 0x0004);
Michael Bueschef1a6282008-08-27 18:53:02 +02001352 if (phy->radio_rev == 8) {
1353 b43_radio_write16(dev, 0x43, 0x1F);
1354 } else {
1355 b43_radio_write16(dev, 0x52, 0);
1356 b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
1357 & 0xFFF0) | 0x0009);
1358 }
1359 b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
1360
1361 for (i = 0; i < 16; i++) {
1362 b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0480);
1363 b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
1364 b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
1365 if (phy->gmode || phy->rev >= 2) {
1366 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1367 radio2050_rfover_val(dev,
1368 B43_PHY_RFOVERVAL,
1369 LPD(1, 0, 1)));
1370 }
1371 b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
1372 udelay(10);
1373 if (phy->gmode || phy->rev >= 2) {
1374 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1375 radio2050_rfover_val(dev,
1376 B43_PHY_RFOVERVAL,
1377 LPD(1, 0, 1)));
1378 }
1379 b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
1380 udelay(10);
1381 if (phy->gmode || phy->rev >= 2) {
1382 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1383 radio2050_rfover_val(dev,
1384 B43_PHY_RFOVERVAL,
1385 LPD(1, 0, 0)));
1386 }
1387 b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
1388 udelay(20);
1389 tmp1 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
1390 b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
1391 if (phy->gmode || phy->rev >= 2) {
1392 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1393 radio2050_rfover_val(dev,
1394 B43_PHY_RFOVERVAL,
1395 LPD(1, 0, 1)));
1396 }
1397 b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
1398 }
1399 udelay(10);
1400
1401 b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
1402 tmp1++;
1403 tmp1 >>= 9;
1404
1405 for (i = 0; i < 16; i++) {
1406 radio78 = (bitrev4(i) << 1) | 0x0020;
1407 b43_radio_write16(dev, 0x78, radio78);
1408 udelay(10);
1409 for (j = 0; j < 16; j++) {
1410 b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0D80);
1411 b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
1412 b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
1413 if (phy->gmode || phy->rev >= 2) {
1414 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1415 radio2050_rfover_val(dev,
1416 B43_PHY_RFOVERVAL,
1417 LPD(1, 0,
1418 1)));
1419 }
1420 b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
1421 udelay(10);
1422 if (phy->gmode || phy->rev >= 2) {
1423 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1424 radio2050_rfover_val(dev,
1425 B43_PHY_RFOVERVAL,
1426 LPD(1, 0,
1427 1)));
1428 }
1429 b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
1430 udelay(10);
1431 if (phy->gmode || phy->rev >= 2) {
1432 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1433 radio2050_rfover_val(dev,
1434 B43_PHY_RFOVERVAL,
1435 LPD(1, 0,
1436 0)));
1437 }
1438 b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
1439 udelay(10);
1440 tmp2 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
1441 b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
1442 if (phy->gmode || phy->rev >= 2) {
1443 b43_phy_write(dev, B43_PHY_RFOVERVAL,
1444 radio2050_rfover_val(dev,
1445 B43_PHY_RFOVERVAL,
1446 LPD(1, 0,
1447 1)));
1448 }
1449 b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
1450 }
1451 tmp2++;
1452 tmp2 >>= 8;
1453 if (tmp1 < tmp2)
1454 break;
1455 }
1456
1457 /* Restore the registers */
1458 b43_phy_write(dev, B43_PHY_PGACTL, sav.phy_pgactl);
1459 b43_radio_write16(dev, 0x51, sav.radio_51);
1460 b43_radio_write16(dev, 0x52, sav.radio_52);
1461 b43_radio_write16(dev, 0x43, sav.radio_43);
1462 b43_phy_write(dev, B43_PHY_CCK(0x5A), sav.phy_cck_5A);
1463 b43_phy_write(dev, B43_PHY_CCK(0x59), sav.phy_cck_59);
1464 b43_phy_write(dev, B43_PHY_CCK(0x58), sav.phy_cck_58);
1465 b43_write16(dev, 0x3E6, sav.reg_3E6);
1466 if (phy->analog != 0)
1467 b43_write16(dev, 0x3F4, sav.reg_3F4);
1468 b43_phy_write(dev, B43_PHY_SYNCCTL, sav.phy_syncctl);
1469 b43_synth_pu_workaround(dev, phy->channel);
1470 if (phy->type == B43_PHYTYPE_B) {
1471 b43_phy_write(dev, B43_PHY_CCK(0x30), sav.phy_cck_30);
1472 b43_write16(dev, 0x3EC, sav.reg_3EC);
1473 } else if (phy->gmode) {
1474 b43_write16(dev, B43_MMIO_PHY_RADIO,
1475 b43_read16(dev, B43_MMIO_PHY_RADIO)
1476 & 0x7FFF);
1477 b43_phy_write(dev, B43_PHY_RFOVER, sav.phy_rfover);
1478 b43_phy_write(dev, B43_PHY_RFOVERVAL, sav.phy_rfoverval);
1479 b43_phy_write(dev, B43_PHY_ANALOGOVER, sav.phy_analogover);
1480 b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
1481 sav.phy_analogoverval);
1482 b43_phy_write(dev, B43_PHY_CRS0, sav.phy_crs0);
1483 b43_phy_write(dev, B43_PHY_CLASSCTL, sav.phy_classctl);
1484 if (has_loopback_gain(phy)) {
1485 b43_phy_write(dev, B43_PHY_LO_MASK, sav.phy_lo_mask);
1486 b43_phy_write(dev, B43_PHY_LO_CTL, sav.phy_lo_ctl);
1487 }
1488 }
1489 if (i > 15)
1490 ret = radio78;
1491 else
1492 ret = rcc;
1493
1494 return ret;
1495}
1496
1497static void b43_phy_initb5(struct b43_wldev *dev)
1498{
1499 struct ssb_bus *bus = dev->dev->bus;
1500 struct b43_phy *phy = &dev->phy;
1501 struct b43_phy_g *gphy = phy->g;
1502 u16 offset, value;
1503 u8 old_channel;
1504
1505 if (phy->analog == 1) {
Michael Buesch4cf50762009-02-20 19:28:14 +01001506 b43_radio_set(dev, 0x007A, 0x0050);
Michael Bueschef1a6282008-08-27 18:53:02 +02001507 }
1508 if ((bus->boardinfo.vendor != SSB_BOARDVENDOR_BCM) &&
1509 (bus->boardinfo.type != SSB_BOARD_BU4306)) {
1510 value = 0x2120;
1511 for (offset = 0x00A8; offset < 0x00C7; offset++) {
1512 b43_phy_write(dev, offset, value);
1513 value += 0x202;
1514 }
1515 }
Michael Buesch76e190c2009-02-20 19:26:27 +01001516 b43_phy_maskset(dev, 0x0035, 0xF0FF, 0x0700);
Michael Bueschef1a6282008-08-27 18:53:02 +02001517 if (phy->radio_ver == 0x2050)
1518 b43_phy_write(dev, 0x0038, 0x0667);
1519
1520 if (phy->gmode || phy->rev >= 2) {
1521 if (phy->radio_ver == 0x2050) {
Michael Buesch4cf50762009-02-20 19:28:14 +01001522 b43_radio_set(dev, 0x007A, 0x0020);
1523 b43_radio_set(dev, 0x0051, 0x0004);
Michael Bueschef1a6282008-08-27 18:53:02 +02001524 }
1525 b43_write16(dev, B43_MMIO_PHY_RADIO, 0x0000);
1526
Michael Buesche59be0b2009-02-20 19:22:36 +01001527 b43_phy_set(dev, 0x0802, 0x0100);
1528 b43_phy_set(dev, 0x042B, 0x2000);
Michael Bueschef1a6282008-08-27 18:53:02 +02001529
1530 b43_phy_write(dev, 0x001C, 0x186A);
1531
Michael Buesch76e190c2009-02-20 19:26:27 +01001532 b43_phy_maskset(dev, 0x0013, 0x00FF, 0x1900);
1533 b43_phy_maskset(dev, 0x0035, 0xFFC0, 0x0064);
1534 b43_phy_maskset(dev, 0x005D, 0xFF80, 0x000A);
Michael Bueschef1a6282008-08-27 18:53:02 +02001535 }
1536
1537 if (dev->bad_frames_preempt) {
Michael Buesche59be0b2009-02-20 19:22:36 +01001538 b43_phy_set(dev, B43_PHY_RADIO_BITFIELD, (1 << 11));
Michael Bueschef1a6282008-08-27 18:53:02 +02001539 }
1540
1541 if (phy->analog == 1) {
1542 b43_phy_write(dev, 0x0026, 0xCE00);
1543 b43_phy_write(dev, 0x0021, 0x3763);
1544 b43_phy_write(dev, 0x0022, 0x1BC3);
1545 b43_phy_write(dev, 0x0023, 0x06F9);
1546 b43_phy_write(dev, 0x0024, 0x037E);
1547 } else
1548 b43_phy_write(dev, 0x0026, 0xCC00);
1549 b43_phy_write(dev, 0x0030, 0x00C6);
1550 b43_write16(dev, 0x03EC, 0x3F22);
1551
1552 if (phy->analog == 1)
1553 b43_phy_write(dev, 0x0020, 0x3E1C);
1554 else
1555 b43_phy_write(dev, 0x0020, 0x301C);
1556
1557 if (phy->analog == 0)
1558 b43_write16(dev, 0x03E4, 0x3000);
1559
1560 old_channel = phy->channel;
1561 /* Force to channel 7, even if not supported. */
1562 b43_gphy_channel_switch(dev, 7, 0);
1563
1564 if (phy->radio_ver != 0x2050) {
1565 b43_radio_write16(dev, 0x0075, 0x0080);
1566 b43_radio_write16(dev, 0x0079, 0x0081);
1567 }
1568
1569 b43_radio_write16(dev, 0x0050, 0x0020);
1570 b43_radio_write16(dev, 0x0050, 0x0023);
1571
1572 if (phy->radio_ver == 0x2050) {
1573 b43_radio_write16(dev, 0x0050, 0x0020);
1574 b43_radio_write16(dev, 0x005A, 0x0070);
1575 }
1576
1577 b43_radio_write16(dev, 0x005B, 0x007B);
1578 b43_radio_write16(dev, 0x005C, 0x00B0);
1579
Michael Buesch4cf50762009-02-20 19:28:14 +01001580 b43_radio_set(dev, 0x007A, 0x0007);
Michael Bueschef1a6282008-08-27 18:53:02 +02001581
1582 b43_gphy_channel_switch(dev, old_channel, 0);
1583
1584 b43_phy_write(dev, 0x0014, 0x0080);
1585 b43_phy_write(dev, 0x0032, 0x00CA);
1586 b43_phy_write(dev, 0x002A, 0x88A3);
1587
1588 b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt, gphy->tx_control);
1589
1590 if (phy->radio_ver == 0x2050)
1591 b43_radio_write16(dev, 0x005D, 0x000D);
1592
1593 b43_write16(dev, 0x03E4, (b43_read16(dev, 0x03E4) & 0xFFC0) | 0x0004);
1594}
1595
1596static void b43_phy_initb6(struct b43_wldev *dev)
1597{
1598 struct b43_phy *phy = &dev->phy;
1599 struct b43_phy_g *gphy = phy->g;
1600 u16 offset, val;
1601 u8 old_channel;
1602
1603 b43_phy_write(dev, 0x003E, 0x817A);
1604 b43_radio_write16(dev, 0x007A,
1605 (b43_radio_read16(dev, 0x007A) | 0x0058));
1606 if (phy->radio_rev == 4 || phy->radio_rev == 5) {
1607 b43_radio_write16(dev, 0x51, 0x37);
1608 b43_radio_write16(dev, 0x52, 0x70);
1609 b43_radio_write16(dev, 0x53, 0xB3);
1610 b43_radio_write16(dev, 0x54, 0x9B);
1611 b43_radio_write16(dev, 0x5A, 0x88);
1612 b43_radio_write16(dev, 0x5B, 0x88);
1613 b43_radio_write16(dev, 0x5D, 0x88);
1614 b43_radio_write16(dev, 0x5E, 0x88);
1615 b43_radio_write16(dev, 0x7D, 0x88);
1616 b43_hf_write(dev, b43_hf_read(dev)
1617 | B43_HF_TSSIRPSMW);
1618 }
1619 B43_WARN_ON(phy->radio_rev == 6 || phy->radio_rev == 7); /* We had code for these revs here... */
1620 if (phy->radio_rev == 8) {
1621 b43_radio_write16(dev, 0x51, 0);
1622 b43_radio_write16(dev, 0x52, 0x40);
1623 b43_radio_write16(dev, 0x53, 0xB7);
1624 b43_radio_write16(dev, 0x54, 0x98);
1625 b43_radio_write16(dev, 0x5A, 0x88);
1626 b43_radio_write16(dev, 0x5B, 0x6B);
1627 b43_radio_write16(dev, 0x5C, 0x0F);
1628 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_ALTIQ) {
1629 b43_radio_write16(dev, 0x5D, 0xFA);
1630 b43_radio_write16(dev, 0x5E, 0xD8);
1631 } else {
1632 b43_radio_write16(dev, 0x5D, 0xF5);
1633 b43_radio_write16(dev, 0x5E, 0xB8);
1634 }
1635 b43_radio_write16(dev, 0x0073, 0x0003);
1636 b43_radio_write16(dev, 0x007D, 0x00A8);
1637 b43_radio_write16(dev, 0x007C, 0x0001);
1638 b43_radio_write16(dev, 0x007E, 0x0008);
1639 }
1640 val = 0x1E1F;
1641 for (offset = 0x0088; offset < 0x0098; offset++) {
1642 b43_phy_write(dev, offset, val);
1643 val -= 0x0202;
1644 }
1645 val = 0x3E3F;
1646 for (offset = 0x0098; offset < 0x00A8; offset++) {
1647 b43_phy_write(dev, offset, val);
1648 val -= 0x0202;
1649 }
1650 val = 0x2120;
1651 for (offset = 0x00A8; offset < 0x00C8; offset++) {
1652 b43_phy_write(dev, offset, (val & 0x3F3F));
1653 val += 0x0202;
1654 }
1655 if (phy->type == B43_PHYTYPE_G) {
Michael Buesch4cf50762009-02-20 19:28:14 +01001656 b43_radio_set(dev, 0x007A, 0x0020);
1657 b43_radio_set(dev, 0x0051, 0x0004);
Michael Buesche59be0b2009-02-20 19:22:36 +01001658 b43_phy_set(dev, 0x0802, 0x0100);
1659 b43_phy_set(dev, 0x042B, 0x2000);
Michael Bueschef1a6282008-08-27 18:53:02 +02001660 b43_phy_write(dev, 0x5B, 0);
1661 b43_phy_write(dev, 0x5C, 0);
1662 }
1663
1664 old_channel = phy->channel;
1665 if (old_channel >= 8)
1666 b43_gphy_channel_switch(dev, 1, 0);
1667 else
1668 b43_gphy_channel_switch(dev, 13, 0);
1669
1670 b43_radio_write16(dev, 0x0050, 0x0020);
1671 b43_radio_write16(dev, 0x0050, 0x0023);
1672 udelay(40);
1673 if (phy->radio_rev < 6 || phy->radio_rev == 8) {
1674 b43_radio_write16(dev, 0x7C, (b43_radio_read16(dev, 0x7C)
1675 | 0x0002));
1676 b43_radio_write16(dev, 0x50, 0x20);
1677 }
1678 if (phy->radio_rev <= 2) {
1679 b43_radio_write16(dev, 0x7C, 0x20);
1680 b43_radio_write16(dev, 0x5A, 0x70);
1681 b43_radio_write16(dev, 0x5B, 0x7B);
1682 b43_radio_write16(dev, 0x5C, 0xB0);
1683 }
1684 b43_radio_write16(dev, 0x007A,
1685 (b43_radio_read16(dev, 0x007A) & 0x00F8) | 0x0007);
1686
1687 b43_gphy_channel_switch(dev, old_channel, 0);
1688
1689 b43_phy_write(dev, 0x0014, 0x0200);
1690 if (phy->radio_rev >= 6)
1691 b43_phy_write(dev, 0x2A, 0x88C2);
1692 else
1693 b43_phy_write(dev, 0x2A, 0x8AC0);
1694 b43_phy_write(dev, 0x0038, 0x0668);
1695 b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt, gphy->tx_control);
1696 if (phy->radio_rev <= 5) {
Michael Buesch76e190c2009-02-20 19:26:27 +01001697 b43_phy_maskset(dev, 0x5D, 0xFF80, 0x0003);
Michael Bueschef1a6282008-08-27 18:53:02 +02001698 }
1699 if (phy->radio_rev <= 2)
1700 b43_radio_write16(dev, 0x005D, 0x000D);
1701
1702 if (phy->analog == 4) {
1703 b43_write16(dev, 0x3E4, 9);
Michael Bueschac1ea392009-02-20 19:25:05 +01001704 b43_phy_mask(dev, 0x61, 0x0FFF);
Michael Bueschef1a6282008-08-27 18:53:02 +02001705 } else {
Michael Buesch76e190c2009-02-20 19:26:27 +01001706 b43_phy_maskset(dev, 0x0002, 0xFFC0, 0x0004);
Michael Bueschef1a6282008-08-27 18:53:02 +02001707 }
1708 if (phy->type == B43_PHYTYPE_B)
1709 B43_WARN_ON(1);
1710 else if (phy->type == B43_PHYTYPE_G)
1711 b43_write16(dev, 0x03E6, 0x0);
1712}
1713
1714static void b43_calc_loopback_gain(struct b43_wldev *dev)
1715{
1716 struct b43_phy *phy = &dev->phy;
1717 struct b43_phy_g *gphy = phy->g;
1718 u16 backup_phy[16] = { 0 };
1719 u16 backup_radio[3];
1720 u16 backup_bband;
1721 u16 i, j, loop_i_max;
1722 u16 trsw_rx;
1723 u16 loop1_outer_done, loop1_inner_done;
1724
1725 backup_phy[0] = b43_phy_read(dev, B43_PHY_CRS0);
1726 backup_phy[1] = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
1727 backup_phy[2] = b43_phy_read(dev, B43_PHY_RFOVER);
1728 backup_phy[3] = b43_phy_read(dev, B43_PHY_RFOVERVAL);
1729 if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
1730 backup_phy[4] = b43_phy_read(dev, B43_PHY_ANALOGOVER);
1731 backup_phy[5] = b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
1732 }
1733 backup_phy[6] = b43_phy_read(dev, B43_PHY_CCK(0x5A));
1734 backup_phy[7] = b43_phy_read(dev, B43_PHY_CCK(0x59));
1735 backup_phy[8] = b43_phy_read(dev, B43_PHY_CCK(0x58));
1736 backup_phy[9] = b43_phy_read(dev, B43_PHY_CCK(0x0A));
1737 backup_phy[10] = b43_phy_read(dev, B43_PHY_CCK(0x03));
1738 backup_phy[11] = b43_phy_read(dev, B43_PHY_LO_MASK);
1739 backup_phy[12] = b43_phy_read(dev, B43_PHY_LO_CTL);
1740 backup_phy[13] = b43_phy_read(dev, B43_PHY_CCK(0x2B));
1741 backup_phy[14] = b43_phy_read(dev, B43_PHY_PGACTL);
1742 backup_phy[15] = b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
1743 backup_bband = gphy->bbatt.att;
1744 backup_radio[0] = b43_radio_read16(dev, 0x52);
1745 backup_radio[1] = b43_radio_read16(dev, 0x43);
1746 backup_radio[2] = b43_radio_read16(dev, 0x7A);
1747
Michael Bueschac1ea392009-02-20 19:25:05 +01001748 b43_phy_mask(dev, B43_PHY_CRS0, 0x3FFF);
Michael Buesche59be0b2009-02-20 19:22:36 +01001749 b43_phy_set(dev, B43_PHY_CCKBBANDCFG, 0x8000);
1750 b43_phy_set(dev, B43_PHY_RFOVER, 0x0002);
Michael Bueschac1ea392009-02-20 19:25:05 +01001751 b43_phy_mask(dev, B43_PHY_RFOVERVAL, 0xFFFD);
Michael Buesche59be0b2009-02-20 19:22:36 +01001752 b43_phy_set(dev, B43_PHY_RFOVER, 0x0001);
Michael Bueschac1ea392009-02-20 19:25:05 +01001753 b43_phy_mask(dev, B43_PHY_RFOVERVAL, 0xFFFE);
Michael Bueschef1a6282008-08-27 18:53:02 +02001754 if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
Michael Buesche59be0b2009-02-20 19:22:36 +01001755 b43_phy_set(dev, B43_PHY_ANALOGOVER, 0x0001);
Michael Bueschac1ea392009-02-20 19:25:05 +01001756 b43_phy_mask(dev, B43_PHY_ANALOGOVERVAL, 0xFFFE);
Michael Buesche59be0b2009-02-20 19:22:36 +01001757 b43_phy_set(dev, B43_PHY_ANALOGOVER, 0x0002);
Michael Bueschac1ea392009-02-20 19:25:05 +01001758 b43_phy_mask(dev, B43_PHY_ANALOGOVERVAL, 0xFFFD);
Michael Bueschef1a6282008-08-27 18:53:02 +02001759 }
Michael Buesche59be0b2009-02-20 19:22:36 +01001760 b43_phy_set(dev, B43_PHY_RFOVER, 0x000C);
1761 b43_phy_set(dev, B43_PHY_RFOVERVAL, 0x000C);
1762 b43_phy_set(dev, B43_PHY_RFOVER, 0x0030);
Michael Buesch76e190c2009-02-20 19:26:27 +01001763 b43_phy_maskset(dev, B43_PHY_RFOVERVAL, 0xFFCF, 0x10);
Michael Bueschef1a6282008-08-27 18:53:02 +02001764
1765 b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0780);
1766 b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
1767 b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
1768
Michael Buesche59be0b2009-02-20 19:22:36 +01001769 b43_phy_set(dev, B43_PHY_CCK(0x0A), 0x2000);
Michael Bueschef1a6282008-08-27 18:53:02 +02001770 if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
Michael Buesche59be0b2009-02-20 19:22:36 +01001771 b43_phy_set(dev, B43_PHY_ANALOGOVER, 0x0004);
Michael Bueschac1ea392009-02-20 19:25:05 +01001772 b43_phy_mask(dev, B43_PHY_ANALOGOVERVAL, 0xFFFB);
Michael Bueschef1a6282008-08-27 18:53:02 +02001773 }
Michael Buesch76e190c2009-02-20 19:26:27 +01001774 b43_phy_maskset(dev, B43_PHY_CCK(0x03), 0xFF9F, 0x40);
Michael Bueschef1a6282008-08-27 18:53:02 +02001775
1776 if (phy->radio_rev == 8) {
1777 b43_radio_write16(dev, 0x43, 0x000F);
1778 } else {
1779 b43_radio_write16(dev, 0x52, 0);
1780 b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
1781 & 0xFFF0) | 0x9);
1782 }
1783 b43_gphy_set_baseband_attenuation(dev, 11);
1784
1785 if (phy->rev >= 3)
1786 b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
1787 else
1788 b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
1789 b43_phy_write(dev, B43_PHY_LO_CTL, 0);
1790
Michael Buesch76e190c2009-02-20 19:26:27 +01001791 b43_phy_maskset(dev, B43_PHY_CCK(0x2B), 0xFFC0, 0x01);
1792 b43_phy_maskset(dev, B43_PHY_CCK(0x2B), 0xC0FF, 0x800);
Michael Bueschef1a6282008-08-27 18:53:02 +02001793
Michael Buesche59be0b2009-02-20 19:22:36 +01001794 b43_phy_set(dev, B43_PHY_RFOVER, 0x0100);
Michael Bueschac1ea392009-02-20 19:25:05 +01001795 b43_phy_mask(dev, B43_PHY_RFOVERVAL, 0xCFFF);
Michael Bueschef1a6282008-08-27 18:53:02 +02001796
1797 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_EXTLNA) {
1798 if (phy->rev >= 7) {
Michael Buesche59be0b2009-02-20 19:22:36 +01001799 b43_phy_set(dev, B43_PHY_RFOVER, 0x0800);
1800 b43_phy_set(dev, B43_PHY_RFOVERVAL, 0x8000);
Michael Bueschef1a6282008-08-27 18:53:02 +02001801 }
1802 }
Michael Buesch37185822009-02-20 19:30:10 +01001803 b43_radio_mask(dev, 0x7A, 0x00F7);
Michael Bueschef1a6282008-08-27 18:53:02 +02001804
1805 j = 0;
1806 loop_i_max = (phy->radio_rev == 8) ? 15 : 9;
1807 for (i = 0; i < loop_i_max; i++) {
1808 for (j = 0; j < 16; j++) {
1809 b43_radio_write16(dev, 0x43, i);
Michael Buesch76e190c2009-02-20 19:26:27 +01001810 b43_phy_maskset(dev, B43_PHY_RFOVERVAL, 0xF0FF, (j << 8));
1811 b43_phy_maskset(dev, B43_PHY_PGACTL, 0x0FFF, 0xA000);
Michael Buesche59be0b2009-02-20 19:22:36 +01001812 b43_phy_set(dev, B43_PHY_PGACTL, 0xF000);
Michael Bueschef1a6282008-08-27 18:53:02 +02001813 udelay(20);
1814 if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
1815 goto exit_loop1;
1816 }
1817 }
1818 exit_loop1:
1819 loop1_outer_done = i;
1820 loop1_inner_done = j;
1821 if (j >= 8) {
Michael Buesche59be0b2009-02-20 19:22:36 +01001822 b43_phy_set(dev, B43_PHY_RFOVERVAL, 0x30);
Michael Bueschef1a6282008-08-27 18:53:02 +02001823 trsw_rx = 0x1B;
1824 for (j = j - 8; j < 16; j++) {
Michael Buesch76e190c2009-02-20 19:26:27 +01001825 b43_phy_maskset(dev, B43_PHY_RFOVERVAL, 0xF0FF, (j << 8));
1826 b43_phy_maskset(dev, B43_PHY_PGACTL, 0x0FFF, 0xA000);
Michael Buesche59be0b2009-02-20 19:22:36 +01001827 b43_phy_set(dev, B43_PHY_PGACTL, 0xF000);
Michael Bueschef1a6282008-08-27 18:53:02 +02001828 udelay(20);
1829 trsw_rx -= 3;
1830 if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
1831 goto exit_loop2;
1832 }
1833 } else
1834 trsw_rx = 0x18;
1835 exit_loop2:
1836
1837 if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
1838 b43_phy_write(dev, B43_PHY_ANALOGOVER, backup_phy[4]);
1839 b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, backup_phy[5]);
1840 }
1841 b43_phy_write(dev, B43_PHY_CCK(0x5A), backup_phy[6]);
1842 b43_phy_write(dev, B43_PHY_CCK(0x59), backup_phy[7]);
1843 b43_phy_write(dev, B43_PHY_CCK(0x58), backup_phy[8]);
1844 b43_phy_write(dev, B43_PHY_CCK(0x0A), backup_phy[9]);
1845 b43_phy_write(dev, B43_PHY_CCK(0x03), backup_phy[10]);
1846 b43_phy_write(dev, B43_PHY_LO_MASK, backup_phy[11]);
1847 b43_phy_write(dev, B43_PHY_LO_CTL, backup_phy[12]);
1848 b43_phy_write(dev, B43_PHY_CCK(0x2B), backup_phy[13]);
1849 b43_phy_write(dev, B43_PHY_PGACTL, backup_phy[14]);
1850
1851 b43_gphy_set_baseband_attenuation(dev, backup_bband);
1852
1853 b43_radio_write16(dev, 0x52, backup_radio[0]);
1854 b43_radio_write16(dev, 0x43, backup_radio[1]);
1855 b43_radio_write16(dev, 0x7A, backup_radio[2]);
1856
1857 b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2] | 0x0003);
1858 udelay(10);
1859 b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2]);
1860 b43_phy_write(dev, B43_PHY_RFOVERVAL, backup_phy[3]);
1861 b43_phy_write(dev, B43_PHY_CRS0, backup_phy[0]);
1862 b43_phy_write(dev, B43_PHY_CCKBBANDCFG, backup_phy[1]);
1863
1864 gphy->max_lb_gain =
1865 ((loop1_inner_done * 6) - (loop1_outer_done * 4)) - 11;
1866 gphy->trsw_rx_gain = trsw_rx * 2;
1867}
1868
1869static void b43_hardware_pctl_early_init(struct b43_wldev *dev)
1870{
1871 struct b43_phy *phy = &dev->phy;
1872
1873 if (!b43_has_hardware_pctl(dev)) {
1874 b43_phy_write(dev, 0x047A, 0xC111);
1875 return;
1876 }
1877
Michael Bueschac1ea392009-02-20 19:25:05 +01001878 b43_phy_mask(dev, 0x0036, 0xFEFF);
Michael Bueschef1a6282008-08-27 18:53:02 +02001879 b43_phy_write(dev, 0x002F, 0x0202);
Michael Buesche59be0b2009-02-20 19:22:36 +01001880 b43_phy_set(dev, 0x047C, 0x0002);
1881 b43_phy_set(dev, 0x047A, 0xF000);
Michael Bueschef1a6282008-08-27 18:53:02 +02001882 if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
Michael Buesch76e190c2009-02-20 19:26:27 +01001883 b43_phy_maskset(dev, 0x047A, 0xFF0F, 0x0010);
Michael Buesche59be0b2009-02-20 19:22:36 +01001884 b43_phy_set(dev, 0x005D, 0x8000);
Michael Buesch76e190c2009-02-20 19:26:27 +01001885 b43_phy_maskset(dev, 0x004E, 0xFFC0, 0x0010);
Michael Bueschef1a6282008-08-27 18:53:02 +02001886 b43_phy_write(dev, 0x002E, 0xC07F);
Michael Buesche59be0b2009-02-20 19:22:36 +01001887 b43_phy_set(dev, 0x0036, 0x0400);
Michael Bueschef1a6282008-08-27 18:53:02 +02001888 } else {
Michael Buesche59be0b2009-02-20 19:22:36 +01001889 b43_phy_set(dev, 0x0036, 0x0200);
1890 b43_phy_set(dev, 0x0036, 0x0400);
Michael Bueschac1ea392009-02-20 19:25:05 +01001891 b43_phy_mask(dev, 0x005D, 0x7FFF);
1892 b43_phy_mask(dev, 0x004F, 0xFFFE);
Michael Buesch76e190c2009-02-20 19:26:27 +01001893 b43_phy_maskset(dev, 0x004E, 0xFFC0, 0x0010);
Michael Bueschef1a6282008-08-27 18:53:02 +02001894 b43_phy_write(dev, 0x002E, 0xC07F);
Michael Buesch76e190c2009-02-20 19:26:27 +01001895 b43_phy_maskset(dev, 0x047A, 0xFF0F, 0x0010);
Michael Bueschef1a6282008-08-27 18:53:02 +02001896 }
1897}
1898
1899/* Hardware power control for G-PHY */
1900static void b43_hardware_pctl_init_gphy(struct b43_wldev *dev)
1901{
1902 struct b43_phy *phy = &dev->phy;
1903 struct b43_phy_g *gphy = phy->g;
1904
1905 if (!b43_has_hardware_pctl(dev)) {
1906 /* No hardware power control */
1907 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_HWPCTL);
1908 return;
1909 }
1910
Michael Buesch76e190c2009-02-20 19:26:27 +01001911 b43_phy_maskset(dev, 0x0036, 0xFFC0, (gphy->tgt_idle_tssi - gphy->cur_idle_tssi));
1912 b43_phy_maskset(dev, 0x0478, 0xFF00, (gphy->tgt_idle_tssi - gphy->cur_idle_tssi));
Michael Bueschef1a6282008-08-27 18:53:02 +02001913 b43_gphy_tssi_power_lt_init(dev);
1914 b43_gphy_gain_lt_init(dev);
Michael Bueschac1ea392009-02-20 19:25:05 +01001915 b43_phy_mask(dev, 0x0060, 0xFFBF);
Michael Bueschef1a6282008-08-27 18:53:02 +02001916 b43_phy_write(dev, 0x0014, 0x0000);
1917
1918 B43_WARN_ON(phy->rev < 6);
Michael Buesche59be0b2009-02-20 19:22:36 +01001919 b43_phy_set(dev, 0x0478, 0x0800);
Michael Bueschac1ea392009-02-20 19:25:05 +01001920 b43_phy_mask(dev, 0x0478, 0xFEFF);
1921 b43_phy_mask(dev, 0x0801, 0xFFBF);
Michael Bueschef1a6282008-08-27 18:53:02 +02001922
1923 b43_gphy_dc_lt_init(dev, 1);
1924
1925 /* Enable hardware pctl in firmware. */
1926 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_HWPCTL);
1927}
1928
1929/* Intialize B/G PHY power control */
1930static void b43_phy_init_pctl(struct b43_wldev *dev)
1931{
1932 struct ssb_bus *bus = dev->dev->bus;
1933 struct b43_phy *phy = &dev->phy;
1934 struct b43_phy_g *gphy = phy->g;
1935 struct b43_rfatt old_rfatt;
1936 struct b43_bbatt old_bbatt;
1937 u8 old_tx_control = 0;
1938
1939 B43_WARN_ON(phy->type != B43_PHYTYPE_G);
1940
1941 if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
1942 (bus->boardinfo.type == SSB_BOARD_BU4306))
1943 return;
1944
1945 b43_phy_write(dev, 0x0028, 0x8018);
1946
1947 /* This does something with the Analog... */
1948 b43_write16(dev, B43_MMIO_PHY0, b43_read16(dev, B43_MMIO_PHY0)
1949 & 0xFFDF);
1950
1951 if (!phy->gmode)
1952 return;
1953 b43_hardware_pctl_early_init(dev);
1954 if (gphy->cur_idle_tssi == 0) {
1955 if (phy->radio_ver == 0x2050 && phy->analog == 0) {
1956 b43_radio_write16(dev, 0x0076,
1957 (b43_radio_read16(dev, 0x0076)
1958 & 0x00F7) | 0x0084);
1959 } else {
1960 struct b43_rfatt rfatt;
1961 struct b43_bbatt bbatt;
1962
1963 memcpy(&old_rfatt, &gphy->rfatt, sizeof(old_rfatt));
1964 memcpy(&old_bbatt, &gphy->bbatt, sizeof(old_bbatt));
1965 old_tx_control = gphy->tx_control;
1966
1967 bbatt.att = 11;
1968 if (phy->radio_rev == 8) {
1969 rfatt.att = 15;
1970 rfatt.with_padmix = 1;
1971 } else {
1972 rfatt.att = 9;
1973 rfatt.with_padmix = 0;
1974 }
1975 b43_set_txpower_g(dev, &bbatt, &rfatt, 0);
1976 }
1977 b43_dummy_transmission(dev);
1978 gphy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_ITSSI);
1979 if (B43_DEBUG) {
1980 /* Current-Idle-TSSI sanity check. */
1981 if (abs(gphy->cur_idle_tssi - gphy->tgt_idle_tssi) >= 20) {
1982 b43dbg(dev->wl,
1983 "!WARNING! Idle-TSSI phy->cur_idle_tssi "
1984 "measuring failed. (cur=%d, tgt=%d). Disabling TX power "
1985 "adjustment.\n", gphy->cur_idle_tssi,
1986 gphy->tgt_idle_tssi);
1987 gphy->cur_idle_tssi = 0;
1988 }
1989 }
1990 if (phy->radio_ver == 0x2050 && phy->analog == 0) {
Michael Buesch37185822009-02-20 19:30:10 +01001991 b43_radio_mask(dev, 0x0076, 0xFF7B);
Michael Bueschef1a6282008-08-27 18:53:02 +02001992 } else {
1993 b43_set_txpower_g(dev, &old_bbatt,
1994 &old_rfatt, old_tx_control);
1995 }
1996 }
1997 b43_hardware_pctl_init_gphy(dev);
1998 b43_shm_clear_tssi(dev);
1999}
2000
2001static void b43_phy_initg(struct b43_wldev *dev)
2002{
2003 struct b43_phy *phy = &dev->phy;
2004 struct b43_phy_g *gphy = phy->g;
2005 u16 tmp;
2006
2007 if (phy->rev == 1)
2008 b43_phy_initb5(dev);
2009 else
2010 b43_phy_initb6(dev);
2011
2012 if (phy->rev >= 2 || phy->gmode)
2013 b43_phy_inita(dev);
2014
2015 if (phy->rev >= 2) {
2016 b43_phy_write(dev, B43_PHY_ANALOGOVER, 0);
2017 b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, 0);
2018 }
2019 if (phy->rev == 2) {
2020 b43_phy_write(dev, B43_PHY_RFOVER, 0);
2021 b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
2022 }
2023 if (phy->rev > 5) {
2024 b43_phy_write(dev, B43_PHY_RFOVER, 0x400);
2025 b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
2026 }
2027 if (phy->gmode || phy->rev >= 2) {
2028 tmp = b43_phy_read(dev, B43_PHY_VERSION_OFDM);
2029 tmp &= B43_PHYVER_VERSION;
2030 if (tmp == 3 || tmp == 5) {
2031 b43_phy_write(dev, B43_PHY_OFDM(0xC2), 0x1816);
2032 b43_phy_write(dev, B43_PHY_OFDM(0xC3), 0x8006);
2033 }
2034 if (tmp == 5) {
Michael Buesch76e190c2009-02-20 19:26:27 +01002035 b43_phy_maskset(dev, B43_PHY_OFDM(0xCC), 0x00FF, 0x1F00);
Michael Bueschef1a6282008-08-27 18:53:02 +02002036 }
2037 }
2038 if ((phy->rev <= 2 && phy->gmode) || phy->rev >= 2)
2039 b43_phy_write(dev, B43_PHY_OFDM(0x7E), 0x78);
2040 if (phy->radio_rev == 8) {
Michael Buesche59be0b2009-02-20 19:22:36 +01002041 b43_phy_set(dev, B43_PHY_EXTG(0x01), 0x80);
2042 b43_phy_set(dev, B43_PHY_OFDM(0x3E), 0x4);
Michael Bueschef1a6282008-08-27 18:53:02 +02002043 }
2044 if (has_loopback_gain(phy))
2045 b43_calc_loopback_gain(dev);
2046
2047 if (phy->radio_rev != 8) {
2048 if (gphy->initval == 0xFFFF)
2049 gphy->initval = b43_radio_init2050(dev);
2050 else
2051 b43_radio_write16(dev, 0x0078, gphy->initval);
2052 }
2053 b43_lo_g_init(dev);
2054 if (has_tx_magnification(phy)) {
2055 b43_radio_write16(dev, 0x52,
2056 (b43_radio_read16(dev, 0x52) & 0xFF00)
2057 | gphy->lo_control->tx_bias | gphy->
2058 lo_control->tx_magn);
2059 } else {
2060 b43_radio_write16(dev, 0x52,
2061 (b43_radio_read16(dev, 0x52) & 0xFFF0)
2062 | gphy->lo_control->tx_bias);
2063 }
2064 if (phy->rev >= 6) {
Michael Buesch76e190c2009-02-20 19:26:27 +01002065 b43_phy_maskset(dev, B43_PHY_CCK(0x36), 0x0FFF, (gphy->lo_control->tx_bias << 12));
Michael Bueschef1a6282008-08-27 18:53:02 +02002066 }
2067 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
2068 b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x8075);
2069 else
2070 b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x807F);
2071 if (phy->rev < 2)
2072 b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x101);
2073 else
2074 b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x202);
2075 if (phy->gmode || phy->rev >= 2) {
2076 b43_lo_g_adjust(dev);
2077 b43_phy_write(dev, B43_PHY_LO_MASK, 0x8078);
2078 }
2079
2080 if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
2081 /* The specs state to update the NRSSI LT with
2082 * the value 0x7FFFFFFF here. I think that is some weird
2083 * compiler optimization in the original driver.
2084 * Essentially, what we do here is resetting all NRSSI LT
2085 * entries to -32 (see the clamp_val() in nrssi_hw_update())
2086 */
2087 b43_nrssi_hw_update(dev, 0xFFFF); //FIXME?
2088 b43_calc_nrssi_threshold(dev);
2089 } else if (phy->gmode || phy->rev >= 2) {
2090 if (gphy->nrssi[0] == -1000) {
2091 B43_WARN_ON(gphy->nrssi[1] != -1000);
2092 b43_calc_nrssi_slope(dev);
2093 } else
2094 b43_calc_nrssi_threshold(dev);
2095 }
2096 if (phy->radio_rev == 8)
2097 b43_phy_write(dev, B43_PHY_EXTG(0x05), 0x3230);
2098 b43_phy_init_pctl(dev);
2099 /* FIXME: The spec says in the following if, the 0 should be replaced
2100 'if OFDM may not be used in the current locale'
2101 but OFDM is legal everywhere */
2102 if ((dev->dev->bus->chip_id == 0x4306
2103 && dev->dev->bus->chip_package == 2) || 0) {
Michael Bueschac1ea392009-02-20 19:25:05 +01002104 b43_phy_mask(dev, B43_PHY_CRS0, 0xBFFF);
2105 b43_phy_mask(dev, B43_PHY_OFDM(0xC3), 0x7FFF);
Michael Bueschef1a6282008-08-27 18:53:02 +02002106 }
2107}
2108
2109void b43_gphy_channel_switch(struct b43_wldev *dev,
2110 unsigned int channel,
2111 bool synthetic_pu_workaround)
2112{
2113 if (synthetic_pu_workaround)
2114 b43_synth_pu_workaround(dev, channel);
2115
2116 b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
2117
2118 if (channel == 14) {
2119 if (dev->dev->bus->sprom.country_code ==
2120 SSB_SPROM1CCODE_JAPAN)
2121 b43_hf_write(dev,
2122 b43_hf_read(dev) & ~B43_HF_ACPR);
2123 else
2124 b43_hf_write(dev,
2125 b43_hf_read(dev) | B43_HF_ACPR);
2126 b43_write16(dev, B43_MMIO_CHANNEL_EXT,
2127 b43_read16(dev, B43_MMIO_CHANNEL_EXT)
2128 | (1 << 11));
2129 } else {
2130 b43_write16(dev, B43_MMIO_CHANNEL_EXT,
2131 b43_read16(dev, B43_MMIO_CHANNEL_EXT)
2132 & 0xF7BF);
2133 }
2134}
2135
2136static void default_baseband_attenuation(struct b43_wldev *dev,
2137 struct b43_bbatt *bb)
2138{
2139 struct b43_phy *phy = &dev->phy;
2140
2141 if (phy->radio_ver == 0x2050 && phy->radio_rev < 6)
2142 bb->att = 0;
2143 else
2144 bb->att = 2;
2145}
2146
2147static void default_radio_attenuation(struct b43_wldev *dev,
2148 struct b43_rfatt *rf)
2149{
2150 struct ssb_bus *bus = dev->dev->bus;
2151 struct b43_phy *phy = &dev->phy;
2152
2153 rf->with_padmix = 0;
2154
2155 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM &&
2156 bus->boardinfo.type == SSB_BOARD_BCM4309G) {
2157 if (bus->boardinfo.rev < 0x43) {
2158 rf->att = 2;
2159 return;
2160 } else if (bus->boardinfo.rev < 0x51) {
2161 rf->att = 3;
2162 return;
2163 }
2164 }
2165
2166 if (phy->type == B43_PHYTYPE_A) {
2167 rf->att = 0x60;
2168 return;
2169 }
2170
2171 switch (phy->radio_ver) {
2172 case 0x2053:
2173 switch (phy->radio_rev) {
2174 case 1:
2175 rf->att = 6;
2176 return;
2177 }
2178 break;
2179 case 0x2050:
2180 switch (phy->radio_rev) {
2181 case 0:
2182 rf->att = 5;
2183 return;
2184 case 1:
2185 if (phy->type == B43_PHYTYPE_G) {
2186 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
2187 && bus->boardinfo.type == SSB_BOARD_BCM4309G
2188 && bus->boardinfo.rev >= 30)
2189 rf->att = 3;
2190 else if (bus->boardinfo.vendor ==
2191 SSB_BOARDVENDOR_BCM
2192 && bus->boardinfo.type ==
2193 SSB_BOARD_BU4306)
2194 rf->att = 3;
2195 else
2196 rf->att = 1;
2197 } else {
2198 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
2199 && bus->boardinfo.type == SSB_BOARD_BCM4309G
2200 && bus->boardinfo.rev >= 30)
2201 rf->att = 7;
2202 else
2203 rf->att = 6;
2204 }
2205 return;
2206 case 2:
2207 if (phy->type == B43_PHYTYPE_G) {
2208 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
2209 && bus->boardinfo.type == SSB_BOARD_BCM4309G
2210 && bus->boardinfo.rev >= 30)
2211 rf->att = 3;
2212 else if (bus->boardinfo.vendor ==
2213 SSB_BOARDVENDOR_BCM
2214 && bus->boardinfo.type ==
2215 SSB_BOARD_BU4306)
2216 rf->att = 5;
2217 else if (bus->chip_id == 0x4320)
2218 rf->att = 4;
2219 else
2220 rf->att = 3;
2221 } else
2222 rf->att = 6;
2223 return;
2224 case 3:
2225 rf->att = 5;
2226 return;
2227 case 4:
2228 case 5:
2229 rf->att = 1;
2230 return;
2231 case 6:
2232 case 7:
2233 rf->att = 5;
2234 return;
2235 case 8:
2236 rf->att = 0xA;
2237 rf->with_padmix = 1;
2238 return;
2239 case 9:
2240 default:
2241 rf->att = 5;
2242 return;
2243 }
2244 }
2245 rf->att = 5;
2246}
2247
2248static u16 default_tx_control(struct b43_wldev *dev)
2249{
2250 struct b43_phy *phy = &dev->phy;
2251
2252 if (phy->radio_ver != 0x2050)
2253 return 0;
2254 if (phy->radio_rev == 1)
2255 return B43_TXCTL_PA2DB | B43_TXCTL_TXMIX;
2256 if (phy->radio_rev < 6)
2257 return B43_TXCTL_PA2DB;
2258 if (phy->radio_rev == 8)
2259 return B43_TXCTL_TXMIX;
2260 return 0;
2261}
2262
2263static u8 b43_gphy_aci_detect(struct b43_wldev *dev, u8 channel)
2264{
2265 struct b43_phy *phy = &dev->phy;
2266 struct b43_phy_g *gphy = phy->g;
2267 u8 ret = 0;
2268 u16 saved, rssi, temp;
2269 int i, j = 0;
2270
2271 saved = b43_phy_read(dev, 0x0403);
2272 b43_switch_channel(dev, channel);
2273 b43_phy_write(dev, 0x0403, (saved & 0xFFF8) | 5);
2274 if (gphy->aci_hw_rssi)
2275 rssi = b43_phy_read(dev, 0x048A) & 0x3F;
2276 else
2277 rssi = saved & 0x3F;
2278 /* clamp temp to signed 5bit */
2279 if (rssi > 32)
2280 rssi -= 64;
2281 for (i = 0; i < 100; i++) {
2282 temp = (b43_phy_read(dev, 0x047F) >> 8) & 0x3F;
2283 if (temp > 32)
2284 temp -= 64;
2285 if (temp < rssi)
2286 j++;
2287 if (j >= 20)
2288 ret = 1;
2289 }
2290 b43_phy_write(dev, 0x0403, saved);
2291
2292 return ret;
2293}
2294
2295static u8 b43_gphy_aci_scan(struct b43_wldev *dev)
2296{
2297 struct b43_phy *phy = &dev->phy;
2298 u8 ret[13];
2299 unsigned int channel = phy->channel;
2300 unsigned int i, j, start, end;
2301
2302 if (!((phy->type == B43_PHYTYPE_G) && (phy->rev > 0)))
2303 return 0;
2304
2305 b43_phy_lock(dev);
2306 b43_radio_lock(dev);
Michael Bueschac1ea392009-02-20 19:25:05 +01002307 b43_phy_mask(dev, 0x0802, 0xFFFC);
2308 b43_phy_mask(dev, B43_PHY_G_CRS, 0x7FFF);
Michael Bueschef1a6282008-08-27 18:53:02 +02002309 b43_set_all_gains(dev, 3, 8, 1);
2310
2311 start = (channel - 5 > 0) ? channel - 5 : 1;
2312 end = (channel + 5 < 14) ? channel + 5 : 13;
2313
2314 for (i = start; i <= end; i++) {
2315 if (abs(channel - i) > 2)
2316 ret[i - 1] = b43_gphy_aci_detect(dev, i);
2317 }
2318 b43_switch_channel(dev, channel);
Michael Buesch76e190c2009-02-20 19:26:27 +01002319 b43_phy_maskset(dev, 0x0802, 0xFFFC, 0x0003);
Michael Bueschac1ea392009-02-20 19:25:05 +01002320 b43_phy_mask(dev, 0x0403, 0xFFF8);
Michael Buesche59be0b2009-02-20 19:22:36 +01002321 b43_phy_set(dev, B43_PHY_G_CRS, 0x8000);
Michael Bueschef1a6282008-08-27 18:53:02 +02002322 b43_set_original_gains(dev);
2323 for (i = 0; i < 13; i++) {
2324 if (!ret[i])
2325 continue;
2326 end = (i + 5 < 13) ? i + 5 : 13;
2327 for (j = i; j < end; j++)
2328 ret[j] = 1;
2329 }
2330 b43_radio_unlock(dev);
2331 b43_phy_unlock(dev);
2332
2333 return ret[channel - 1];
2334}
2335
2336static s32 b43_tssi2dbm_ad(s32 num, s32 den)
2337{
2338 if (num < 0)
2339 return num / den;
2340 else
2341 return (num + den / 2) / den;
2342}
2343
2344static s8 b43_tssi2dbm_entry(s8 entry[], u8 index,
2345 s16 pab0, s16 pab1, s16 pab2)
2346{
2347 s32 m1, m2, f = 256, q, delta;
2348 s8 i = 0;
2349
2350 m1 = b43_tssi2dbm_ad(16 * pab0 + index * pab1, 32);
2351 m2 = max(b43_tssi2dbm_ad(32768 + index * pab2, 256), 1);
2352 do {
2353 if (i > 15)
2354 return -EINVAL;
2355 q = b43_tssi2dbm_ad(f * 4096 -
2356 b43_tssi2dbm_ad(m2 * f, 16) * f, 2048);
2357 delta = abs(q - f);
2358 f = q;
2359 i++;
2360 } while (delta >= 2);
2361 entry[index] = clamp_val(b43_tssi2dbm_ad(m1 * f, 8192), -127, 128);
2362 return 0;
2363}
2364
2365u8 * b43_generate_dyn_tssi2dbm_tab(struct b43_wldev *dev,
2366 s16 pab0, s16 pab1, s16 pab2)
2367{
2368 unsigned int i;
2369 u8 *tab;
2370 int err;
2371
2372 tab = kmalloc(64, GFP_KERNEL);
2373 if (!tab) {
2374 b43err(dev->wl, "Could not allocate memory "
2375 "for tssi2dbm table\n");
2376 return NULL;
2377 }
2378 for (i = 0; i < 64; i++) {
2379 err = b43_tssi2dbm_entry(tab, i, pab0, pab1, pab2);
2380 if (err) {
2381 b43err(dev->wl, "Could not generate "
2382 "tssi2dBm table\n");
2383 kfree(tab);
2384 return NULL;
2385 }
2386 }
2387
2388 return tab;
2389}
2390
2391/* Initialise the TSSI->dBm lookup table */
2392static int b43_gphy_init_tssi2dbm_table(struct b43_wldev *dev)
2393{
2394 struct b43_phy *phy = &dev->phy;
2395 struct b43_phy_g *gphy = phy->g;
2396 s16 pab0, pab1, pab2;
2397
2398 pab0 = (s16) (dev->dev->bus->sprom.pa0b0);
2399 pab1 = (s16) (dev->dev->bus->sprom.pa0b1);
2400 pab2 = (s16) (dev->dev->bus->sprom.pa0b2);
2401
2402 B43_WARN_ON((dev->dev->bus->chip_id == 0x4301) &&
2403 (phy->radio_ver != 0x2050)); /* Not supported anymore */
2404
2405 gphy->dyn_tssi_tbl = 0;
2406
2407 if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
2408 pab0 != -1 && pab1 != -1 && pab2 != -1) {
2409 /* The pabX values are set in SPROM. Use them. */
2410 if ((s8) dev->dev->bus->sprom.itssi_bg != 0 &&
2411 (s8) dev->dev->bus->sprom.itssi_bg != -1) {
2412 gphy->tgt_idle_tssi =
2413 (s8) (dev->dev->bus->sprom.itssi_bg);
2414 } else
2415 gphy->tgt_idle_tssi = 62;
2416 gphy->tssi2dbm = b43_generate_dyn_tssi2dbm_tab(dev, pab0,
2417 pab1, pab2);
2418 if (!gphy->tssi2dbm)
2419 return -ENOMEM;
2420 gphy->dyn_tssi_tbl = 1;
2421 } else {
2422 /* pabX values not set in SPROM. */
2423 gphy->tgt_idle_tssi = 52;
2424 gphy->tssi2dbm = b43_tssi2dbm_g_table;
2425 }
2426
2427 return 0;
2428}
2429
2430static int b43_gphy_op_allocate(struct b43_wldev *dev)
2431{
2432 struct b43_phy_g *gphy;
2433 struct b43_txpower_lo_control *lo;
Michael Bueschfb111372008-09-02 13:00:34 +02002434 int err;
Michael Bueschef1a6282008-08-27 18:53:02 +02002435
2436 gphy = kzalloc(sizeof(*gphy), GFP_KERNEL);
2437 if (!gphy) {
2438 err = -ENOMEM;
2439 goto error;
2440 }
2441 dev->phy.g = gphy;
2442
Michael Bueschfb111372008-09-02 13:00:34 +02002443 lo = kzalloc(sizeof(*lo), GFP_KERNEL);
2444 if (!lo) {
2445 err = -ENOMEM;
2446 goto err_free_gphy;
2447 }
2448 gphy->lo_control = lo;
2449
2450 err = b43_gphy_init_tssi2dbm_table(dev);
2451 if (err)
2452 goto err_free_lo;
2453
2454 return 0;
2455
2456err_free_lo:
2457 kfree(lo);
2458err_free_gphy:
2459 kfree(gphy);
2460error:
2461 return err;
2462}
2463
2464static void b43_gphy_op_prepare_structs(struct b43_wldev *dev)
2465{
2466 struct b43_phy *phy = &dev->phy;
2467 struct b43_phy_g *gphy = phy->g;
2468 const void *tssi2dbm;
2469 int tgt_idle_tssi;
2470 struct b43_txpower_lo_control *lo;
2471 unsigned int i;
2472
2473 /* tssi2dbm table is constant, so it is initialized at alloc time.
2474 * Save a copy of the pointer. */
2475 tssi2dbm = gphy->tssi2dbm;
2476 tgt_idle_tssi = gphy->tgt_idle_tssi;
2477 /* Save the LO pointer. */
2478 lo = gphy->lo_control;
2479
2480 /* Zero out the whole PHY structure. */
2481 memset(gphy, 0, sizeof(*gphy));
2482
2483 /* Restore pointers. */
2484 gphy->tssi2dbm = tssi2dbm;
2485 gphy->tgt_idle_tssi = tgt_idle_tssi;
2486 gphy->lo_control = lo;
2487
Michael Bueschef1a6282008-08-27 18:53:02 +02002488 memset(gphy->minlowsig, 0xFF, sizeof(gphy->minlowsig));
2489
2490 /* NRSSI */
2491 for (i = 0; i < ARRAY_SIZE(gphy->nrssi); i++)
2492 gphy->nrssi[i] = -1000;
2493 for (i = 0; i < ARRAY_SIZE(gphy->nrssi_lt); i++)
2494 gphy->nrssi_lt[i] = i;
2495
2496 gphy->lofcal = 0xFFFF;
2497 gphy->initval = 0xFFFF;
2498
2499 gphy->interfmode = B43_INTERFMODE_NONE;
2500
2501 /* OFDM-table address caching. */
2502 gphy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
2503
Michael Buesch18c8ade2008-08-28 19:33:40 +02002504 gphy->average_tssi = 0xFF;
Michael Bueschef1a6282008-08-27 18:53:02 +02002505
Michael Bueschfb111372008-09-02 13:00:34 +02002506 /* Local Osciallator structure */
Michael Bueschef1a6282008-08-27 18:53:02 +02002507 lo->tx_bias = 0xFF;
2508 INIT_LIST_HEAD(&lo->calib_list);
Michael Bueschef1a6282008-08-27 18:53:02 +02002509}
2510
Michael Bueschfb111372008-09-02 13:00:34 +02002511static void b43_gphy_op_free(struct b43_wldev *dev)
2512{
2513 struct b43_phy *phy = &dev->phy;
2514 struct b43_phy_g *gphy = phy->g;
2515
2516 kfree(gphy->lo_control);
2517
2518 if (gphy->dyn_tssi_tbl)
2519 kfree(gphy->tssi2dbm);
2520 gphy->dyn_tssi_tbl = 0;
2521 gphy->tssi2dbm = NULL;
2522
2523 kfree(gphy);
2524 dev->phy.g = NULL;
2525}
2526
2527static int b43_gphy_op_prepare_hardware(struct b43_wldev *dev)
Michael Bueschef1a6282008-08-27 18:53:02 +02002528{
2529 struct b43_phy *phy = &dev->phy;
2530 struct b43_phy_g *gphy = phy->g;
2531 struct b43_txpower_lo_control *lo = gphy->lo_control;
2532
2533 B43_WARN_ON(phy->type != B43_PHYTYPE_G);
2534
2535 default_baseband_attenuation(dev, &gphy->bbatt);
2536 default_radio_attenuation(dev, &gphy->rfatt);
2537 gphy->tx_control = (default_tx_control(dev) << 4);
2538 generate_rfatt_list(dev, &lo->rfatt_list);
2539 generate_bbatt_list(dev, &lo->bbatt_list);
2540
2541 /* Commit previous writes */
2542 b43_read32(dev, B43_MMIO_MACCTL);
2543
2544 if (phy->rev == 1) {
2545 /* Workaround: Temporarly disable gmode through the early init
2546 * phase, as the gmode stuff is not needed for phy rev 1 */
2547 phy->gmode = 0;
2548 b43_wireless_core_reset(dev, 0);
2549 b43_phy_initg(dev);
2550 phy->gmode = 1;
2551 b43_wireless_core_reset(dev, B43_TMSLOW_GMODE);
2552 }
2553
2554 return 0;
2555}
2556
2557static int b43_gphy_op_init(struct b43_wldev *dev)
2558{
Michael Bueschef1a6282008-08-27 18:53:02 +02002559 b43_phy_initg(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02002560
2561 return 0;
2562}
2563
2564static void b43_gphy_op_exit(struct b43_wldev *dev)
2565{
Michael Bueschef1a6282008-08-27 18:53:02 +02002566 b43_lo_g_cleanup(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02002567}
2568
2569static u16 b43_gphy_op_read(struct b43_wldev *dev, u16 reg)
2570{
2571 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
2572 return b43_read16(dev, B43_MMIO_PHY_DATA);
2573}
2574
2575static void b43_gphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
2576{
2577 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
2578 b43_write16(dev, B43_MMIO_PHY_DATA, value);
2579}
2580
2581static u16 b43_gphy_op_radio_read(struct b43_wldev *dev, u16 reg)
2582{
2583 /* Register 1 is a 32-bit register. */
2584 B43_WARN_ON(reg == 1);
2585 /* G-PHY needs 0x80 for read access. */
2586 reg |= 0x80;
2587
2588 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
2589 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
2590}
2591
2592static void b43_gphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
2593{
2594 /* Register 1 is a 32-bit register. */
2595 B43_WARN_ON(reg == 1);
2596
2597 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
2598 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
2599}
2600
2601static bool b43_gphy_op_supports_hwpctl(struct b43_wldev *dev)
2602{
2603 return (dev->phy.rev >= 6);
2604}
2605
2606static void b43_gphy_op_software_rfkill(struct b43_wldev *dev,
2607 enum rfkill_state state)
2608{
2609 struct b43_phy *phy = &dev->phy;
2610 struct b43_phy_g *gphy = phy->g;
2611 unsigned int channel;
2612
2613 might_sleep();
2614
2615 if (state == RFKILL_STATE_UNBLOCKED) {
2616 /* Turn radio ON */
2617 if (phy->radio_on)
2618 return;
2619
2620 b43_phy_write(dev, 0x0015, 0x8000);
2621 b43_phy_write(dev, 0x0015, 0xCC00);
2622 b43_phy_write(dev, 0x0015, (phy->gmode ? 0x00C0 : 0x0000));
2623 if (gphy->radio_off_context.valid) {
2624 /* Restore the RFover values. */
2625 b43_phy_write(dev, B43_PHY_RFOVER,
2626 gphy->radio_off_context.rfover);
2627 b43_phy_write(dev, B43_PHY_RFOVERVAL,
2628 gphy->radio_off_context.rfoverval);
2629 gphy->radio_off_context.valid = 0;
2630 }
2631 channel = phy->channel;
2632 b43_gphy_channel_switch(dev, 6, 1);
2633 b43_gphy_channel_switch(dev, channel, 0);
2634 } else {
2635 /* Turn radio OFF */
2636 u16 rfover, rfoverval;
2637
2638 rfover = b43_phy_read(dev, B43_PHY_RFOVER);
2639 rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
2640 gphy->radio_off_context.rfover = rfover;
2641 gphy->radio_off_context.rfoverval = rfoverval;
2642 gphy->radio_off_context.valid = 1;
2643 b43_phy_write(dev, B43_PHY_RFOVER, rfover | 0x008C);
2644 b43_phy_write(dev, B43_PHY_RFOVERVAL, rfoverval & 0xFF73);
2645 }
2646}
2647
2648static int b43_gphy_op_switch_channel(struct b43_wldev *dev,
2649 unsigned int new_channel)
2650{
2651 if ((new_channel < 1) || (new_channel > 14))
2652 return -EINVAL;
2653 b43_gphy_channel_switch(dev, new_channel, 0);
2654
2655 return 0;
2656}
2657
2658static unsigned int b43_gphy_op_get_default_chan(struct b43_wldev *dev)
2659{
2660 return 1; /* Default to channel 1 */
2661}
2662
2663static void b43_gphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
2664{
2665 struct b43_phy *phy = &dev->phy;
2666 u64 hf;
2667 u16 tmp;
2668 int autodiv = 0;
2669
2670 if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
2671 autodiv = 1;
2672
2673 hf = b43_hf_read(dev);
2674 hf &= ~B43_HF_ANTDIVHELP;
2675 b43_hf_write(dev, hf);
2676
2677 tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
2678 tmp &= ~B43_PHY_BBANDCFG_RXANT;
2679 tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
2680 << B43_PHY_BBANDCFG_RXANT_SHIFT;
2681 b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
2682
2683 if (autodiv) {
2684 tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
2685 if (antenna == B43_ANTENNA_AUTO0)
2686 tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
2687 else
2688 tmp |= B43_PHY_ANTDWELL_AUTODIV1;
2689 b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
2690 }
2691 tmp = b43_phy_read(dev, B43_PHY_ANTWRSETT);
2692 if (autodiv)
2693 tmp |= B43_PHY_ANTWRSETT_ARXDIV;
2694 else
2695 tmp &= ~B43_PHY_ANTWRSETT_ARXDIV;
2696 b43_phy_write(dev, B43_PHY_ANTWRSETT, tmp);
2697 if (phy->rev >= 2) {
2698 tmp = b43_phy_read(dev, B43_PHY_OFDM61);
2699 tmp |= B43_PHY_OFDM61_10;
2700 b43_phy_write(dev, B43_PHY_OFDM61, tmp);
2701
2702 tmp =
2703 b43_phy_read(dev, B43_PHY_DIVSRCHGAINBACK);
2704 tmp = (tmp & 0xFF00) | 0x15;
2705 b43_phy_write(dev, B43_PHY_DIVSRCHGAINBACK,
2706 tmp);
2707
2708 if (phy->rev == 2) {
2709 b43_phy_write(dev, B43_PHY_ADIVRELATED,
2710 8);
2711 } else {
2712 tmp =
2713 b43_phy_read(dev,
2714 B43_PHY_ADIVRELATED);
2715 tmp = (tmp & 0xFF00) | 8;
2716 b43_phy_write(dev, B43_PHY_ADIVRELATED,
2717 tmp);
2718 }
2719 }
2720 if (phy->rev >= 6)
2721 b43_phy_write(dev, B43_PHY_OFDM9B, 0xDC);
2722
2723 hf |= B43_HF_ANTDIVHELP;
2724 b43_hf_write(dev, hf);
2725}
2726
2727static int b43_gphy_op_interf_mitigation(struct b43_wldev *dev,
2728 enum b43_interference_mitigation mode)
2729{
2730 struct b43_phy *phy = &dev->phy;
2731 struct b43_phy_g *gphy = phy->g;
2732 int currentmode;
2733
2734 B43_WARN_ON(phy->type != B43_PHYTYPE_G);
2735 if ((phy->rev == 0) || (!phy->gmode))
2736 return -ENODEV;
2737
2738 gphy->aci_wlan_automatic = 0;
2739 switch (mode) {
2740 case B43_INTERFMODE_AUTOWLAN:
2741 gphy->aci_wlan_automatic = 1;
2742 if (gphy->aci_enable)
2743 mode = B43_INTERFMODE_MANUALWLAN;
2744 else
2745 mode = B43_INTERFMODE_NONE;
2746 break;
2747 case B43_INTERFMODE_NONE:
2748 case B43_INTERFMODE_NONWLAN:
2749 case B43_INTERFMODE_MANUALWLAN:
2750 break;
2751 default:
2752 return -EINVAL;
2753 }
2754
2755 currentmode = gphy->interfmode;
2756 if (currentmode == mode)
2757 return 0;
2758 if (currentmode != B43_INTERFMODE_NONE)
2759 b43_radio_interference_mitigation_disable(dev, currentmode);
2760
2761 if (mode == B43_INTERFMODE_NONE) {
2762 gphy->aci_enable = 0;
2763 gphy->aci_hw_rssi = 0;
2764 } else
2765 b43_radio_interference_mitigation_enable(dev, mode);
2766 gphy->interfmode = mode;
2767
2768 return 0;
2769}
2770
2771/* http://bcm-specs.sipsolutions.net/EstimatePowerOut
2772 * This function converts a TSSI value to dBm in Q5.2
2773 */
2774static s8 b43_gphy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
2775{
2776 struct b43_phy_g *gphy = dev->phy.g;
2777 s8 dbm;
2778 s32 tmp;
2779
2780 tmp = (gphy->tgt_idle_tssi - gphy->cur_idle_tssi + tssi);
2781 tmp = clamp_val(tmp, 0x00, 0x3F);
2782 dbm = gphy->tssi2dbm[tmp];
2783
2784 return dbm;
2785}
2786
2787static void b43_put_attenuation_into_ranges(struct b43_wldev *dev,
2788 int *_bbatt, int *_rfatt)
2789{
2790 int rfatt = *_rfatt;
2791 int bbatt = *_bbatt;
2792 struct b43_txpower_lo_control *lo = dev->phy.g->lo_control;
2793
2794 /* Get baseband and radio attenuation values into their permitted ranges.
2795 * Radio attenuation affects power level 4 times as much as baseband. */
2796
2797 /* Range constants */
2798 const int rf_min = lo->rfatt_list.min_val;
2799 const int rf_max = lo->rfatt_list.max_val;
2800 const int bb_min = lo->bbatt_list.min_val;
2801 const int bb_max = lo->bbatt_list.max_val;
2802
2803 while (1) {
2804 if (rfatt > rf_max && bbatt > bb_max - 4)
2805 break; /* Can not get it into ranges */
2806 if (rfatt < rf_min && bbatt < bb_min + 4)
2807 break; /* Can not get it into ranges */
2808 if (bbatt > bb_max && rfatt > rf_max - 1)
2809 break; /* Can not get it into ranges */
2810 if (bbatt < bb_min && rfatt < rf_min + 1)
2811 break; /* Can not get it into ranges */
2812
2813 if (bbatt > bb_max) {
2814 bbatt -= 4;
2815 rfatt += 1;
2816 continue;
2817 }
2818 if (bbatt < bb_min) {
2819 bbatt += 4;
2820 rfatt -= 1;
2821 continue;
2822 }
2823 if (rfatt > rf_max) {
2824 rfatt -= 1;
2825 bbatt += 4;
2826 continue;
2827 }
2828 if (rfatt < rf_min) {
2829 rfatt += 1;
2830 bbatt -= 4;
2831 continue;
2832 }
2833 break;
2834 }
2835
2836 *_rfatt = clamp_val(rfatt, rf_min, rf_max);
2837 *_bbatt = clamp_val(bbatt, bb_min, bb_max);
2838}
2839
Michael Buesch18c8ade2008-08-28 19:33:40 +02002840static void b43_gphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Bueschef1a6282008-08-27 18:53:02 +02002841{
Michael Bueschef1a6282008-08-27 18:53:02 +02002842 struct b43_phy *phy = &dev->phy;
2843 struct b43_phy_g *gphy = phy->g;
Michael Bueschef1a6282008-08-27 18:53:02 +02002844 int rfatt, bbatt;
2845 u8 tx_control;
2846
Michael Bueschd10d0e52008-12-18 22:13:39 +01002847 b43_mac_suspend(dev);
2848
Michael Buesch18c8ade2008-08-28 19:33:40 +02002849 spin_lock_irq(&dev->wl->irq_lock);
Michael Bueschef1a6282008-08-27 18:53:02 +02002850
2851 /* Calculate the new attenuation values. */
2852 bbatt = gphy->bbatt.att;
Michael Buesch18c8ade2008-08-28 19:33:40 +02002853 bbatt += gphy->bbatt_delta;
Michael Bueschef1a6282008-08-27 18:53:02 +02002854 rfatt = gphy->rfatt.att;
Michael Buesch18c8ade2008-08-28 19:33:40 +02002855 rfatt += gphy->rfatt_delta;
Michael Bueschef1a6282008-08-27 18:53:02 +02002856
2857 b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
2858 tx_control = gphy->tx_control;
2859 if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 2)) {
2860 if (rfatt <= 1) {
2861 if (tx_control == 0) {
2862 tx_control =
2863 B43_TXCTL_PA2DB |
2864 B43_TXCTL_TXMIX;
2865 rfatt += 2;
2866 bbatt += 2;
2867 } else if (dev->dev->bus->sprom.
2868 boardflags_lo &
2869 B43_BFL_PACTRL) {
2870 bbatt += 4 * (rfatt - 2);
2871 rfatt = 2;
2872 }
2873 } else if (rfatt > 4 && tx_control) {
2874 tx_control = 0;
2875 if (bbatt < 3) {
2876 rfatt -= 3;
2877 bbatt += 2;
2878 } else {
2879 rfatt -= 2;
2880 bbatt -= 2;
2881 }
2882 }
2883 }
2884 /* Save the control values */
2885 gphy->tx_control = tx_control;
2886 b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
2887 gphy->rfatt.att = rfatt;
2888 gphy->bbatt.att = bbatt;
2889
Michael Buesch18c8ade2008-08-28 19:33:40 +02002890 /* We drop the lock early, so we can sleep during hardware
2891 * adjustment. Possible races with op_recalc_txpower are harmless,
2892 * as we will be called once again in case we raced. */
2893 spin_unlock_irq(&dev->wl->irq_lock);
2894
2895 if (b43_debug(dev, B43_DBG_XMITPOWER))
2896 b43dbg(dev->wl, "Adjusting TX power\n");
2897
Michael Bueschef1a6282008-08-27 18:53:02 +02002898 /* Adjust the hardware */
2899 b43_phy_lock(dev);
2900 b43_radio_lock(dev);
2901 b43_set_txpower_g(dev, &gphy->bbatt, &gphy->rfatt,
2902 gphy->tx_control);
2903 b43_radio_unlock(dev);
2904 b43_phy_unlock(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01002905
2906 b43_mac_enable(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02002907}
2908
Michael Buesch18c8ade2008-08-28 19:33:40 +02002909static enum b43_txpwr_result b43_gphy_op_recalc_txpower(struct b43_wldev *dev,
2910 bool ignore_tssi)
2911{
2912 struct b43_phy *phy = &dev->phy;
2913 struct b43_phy_g *gphy = phy->g;
2914 unsigned int average_tssi;
2915 int cck_result, ofdm_result;
2916 int estimated_pwr, desired_pwr, pwr_adjust;
2917 int rfatt_delta, bbatt_delta;
2918 unsigned int max_pwr;
2919
2920 /* First get the average TSSI */
2921 cck_result = b43_phy_shm_tssi_read(dev, B43_SHM_SH_TSSI_CCK);
2922 ofdm_result = b43_phy_shm_tssi_read(dev, B43_SHM_SH_TSSI_OFDM_G);
2923 if ((cck_result < 0) && (ofdm_result < 0)) {
2924 /* No TSSI information available */
2925 if (!ignore_tssi)
2926 goto no_adjustment_needed;
2927 cck_result = 0;
2928 ofdm_result = 0;
2929 }
2930 if (cck_result < 0)
2931 average_tssi = ofdm_result;
2932 else if (ofdm_result < 0)
2933 average_tssi = cck_result;
2934 else
2935 average_tssi = (cck_result + ofdm_result) / 2;
2936 /* Merge the average with the stored value. */
2937 if (likely(gphy->average_tssi != 0xFF))
2938 average_tssi = (average_tssi + gphy->average_tssi) / 2;
2939 gphy->average_tssi = average_tssi;
2940 B43_WARN_ON(average_tssi >= B43_TSSI_MAX);
2941
2942 /* Estimate the TX power emission based on the TSSI */
2943 estimated_pwr = b43_gphy_estimate_power_out(dev, average_tssi);
2944
2945 B43_WARN_ON(phy->type != B43_PHYTYPE_G);
2946 max_pwr = dev->dev->bus->sprom.maxpwr_bg;
2947 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
2948 max_pwr -= 3; /* minus 0.75 */
2949 if (unlikely(max_pwr >= INT_TO_Q52(30/*dBm*/))) {
2950 b43warn(dev->wl,
2951 "Invalid max-TX-power value in SPROM.\n");
2952 max_pwr = INT_TO_Q52(20); /* fake it */
2953 dev->dev->bus->sprom.maxpwr_bg = max_pwr;
2954 }
2955
2956 /* Get desired power (in Q5.2) */
2957 if (phy->desired_txpower < 0)
2958 desired_pwr = INT_TO_Q52(0);
2959 else
2960 desired_pwr = INT_TO_Q52(phy->desired_txpower);
2961 /* And limit it. max_pwr already is Q5.2 */
2962 desired_pwr = clamp_val(desired_pwr, 0, max_pwr);
2963 if (b43_debug(dev, B43_DBG_XMITPOWER)) {
2964 b43dbg(dev->wl,
2965 "[TX power] current = " Q52_FMT
2966 " dBm, desired = " Q52_FMT
2967 " dBm, max = " Q52_FMT "\n",
2968 Q52_ARG(estimated_pwr),
2969 Q52_ARG(desired_pwr),
2970 Q52_ARG(max_pwr));
2971 }
2972
2973 /* Calculate the adjustment delta. */
2974 pwr_adjust = desired_pwr - estimated_pwr;
2975 if (pwr_adjust == 0)
2976 goto no_adjustment_needed;
2977
2978 /* RF attenuation delta. */
2979 rfatt_delta = ((pwr_adjust + 7) / 8);
2980 /* Lower attenuation => Bigger power output. Negate it. */
2981 rfatt_delta = -rfatt_delta;
2982
2983 /* Baseband attenuation delta. */
2984 bbatt_delta = pwr_adjust / 2;
2985 /* Lower attenuation => Bigger power output. Negate it. */
2986 bbatt_delta = -bbatt_delta;
2987 /* RF att affects power level 4 times as much as
2988 * Baseband attennuation. Subtract it. */
2989 bbatt_delta -= 4 * rfatt_delta;
2990
Michael Bueschdff8ccd2009-01-24 22:36:57 +01002991#if B43_DEBUG
Michael Buesch18c8ade2008-08-28 19:33:40 +02002992 if (b43_debug(dev, B43_DBG_XMITPOWER)) {
2993 int dbm = pwr_adjust < 0 ? -pwr_adjust : pwr_adjust;
2994 b43dbg(dev->wl,
2995 "[TX power deltas] %s" Q52_FMT " dBm => "
2996 "bbatt-delta = %d, rfatt-delta = %d\n",
2997 (pwr_adjust < 0 ? "-" : ""), Q52_ARG(dbm),
2998 bbatt_delta, rfatt_delta);
2999 }
Michael Bueschdff8ccd2009-01-24 22:36:57 +01003000#endif /* DEBUG */
3001
Michael Buesch18c8ade2008-08-28 19:33:40 +02003002 /* So do we finally need to adjust something in hardware? */
3003 if ((rfatt_delta == 0) && (bbatt_delta == 0))
3004 goto no_adjustment_needed;
3005
3006 /* Save the deltas for later when we adjust the power. */
3007 gphy->bbatt_delta = bbatt_delta;
3008 gphy->rfatt_delta = rfatt_delta;
3009
3010 /* We need to adjust the TX power on the device. */
3011 return B43_TXPWR_RES_NEED_ADJUST;
3012
3013no_adjustment_needed:
3014 return B43_TXPWR_RES_DONE;
3015}
3016
Michael Bueschef1a6282008-08-27 18:53:02 +02003017static void b43_gphy_op_pwork_15sec(struct b43_wldev *dev)
3018{
3019 struct b43_phy *phy = &dev->phy;
3020 struct b43_phy_g *gphy = phy->g;
3021
Michael Bueschd10d0e52008-12-18 22:13:39 +01003022 b43_mac_suspend(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02003023 //TODO: update_aci_moving_average
3024 if (gphy->aci_enable && gphy->aci_wlan_automatic) {
Michael Bueschef1a6282008-08-27 18:53:02 +02003025 if (!gphy->aci_enable && 1 /*TODO: not scanning? */ ) {
3026 if (0 /*TODO: bunch of conditions */ ) {
3027 phy->ops->interf_mitigation(dev,
3028 B43_INTERFMODE_MANUALWLAN);
3029 }
3030 } else if (0 /*TODO*/) {
3031 if (/*(aci_average > 1000) &&*/ !b43_gphy_aci_scan(dev))
3032 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
3033 }
Michael Bueschef1a6282008-08-27 18:53:02 +02003034 } else if (gphy->interfmode == B43_INTERFMODE_NONWLAN &&
3035 phy->rev == 1) {
3036 //TODO: implement rev1 workaround
3037 }
3038 b43_lo_g_maintanance_work(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01003039 b43_mac_enable(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02003040}
3041
3042static void b43_gphy_op_pwork_60sec(struct b43_wldev *dev)
3043{
3044 struct b43_phy *phy = &dev->phy;
3045
3046 if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI))
3047 return;
3048
3049 b43_mac_suspend(dev);
3050 b43_calc_nrssi_slope(dev);
3051 if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
3052 u8 old_chan = phy->channel;
3053
3054 /* VCO Calibration */
3055 if (old_chan >= 8)
3056 b43_switch_channel(dev, 1);
3057 else
3058 b43_switch_channel(dev, 13);
3059 b43_switch_channel(dev, old_chan);
3060 }
3061 b43_mac_enable(dev);
3062}
3063
3064const struct b43_phy_operations b43_phyops_g = {
3065 .allocate = b43_gphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02003066 .free = b43_gphy_op_free,
3067 .prepare_structs = b43_gphy_op_prepare_structs,
3068 .prepare_hardware = b43_gphy_op_prepare_hardware,
Michael Bueschef1a6282008-08-27 18:53:02 +02003069 .init = b43_gphy_op_init,
3070 .exit = b43_gphy_op_exit,
3071 .phy_read = b43_gphy_op_read,
3072 .phy_write = b43_gphy_op_write,
3073 .radio_read = b43_gphy_op_radio_read,
3074 .radio_write = b43_gphy_op_radio_write,
3075 .supports_hwpctl = b43_gphy_op_supports_hwpctl,
3076 .software_rfkill = b43_gphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02003077 .switch_analog = b43_phyop_switch_analog_generic,
Michael Bueschef1a6282008-08-27 18:53:02 +02003078 .switch_channel = b43_gphy_op_switch_channel,
3079 .get_default_chan = b43_gphy_op_get_default_chan,
3080 .set_rx_antenna = b43_gphy_op_set_rx_antenna,
3081 .interf_mitigation = b43_gphy_op_interf_mitigation,
Michael Buesch18c8ade2008-08-28 19:33:40 +02003082 .recalc_txpower = b43_gphy_op_recalc_txpower,
3083 .adjust_txpower = b43_gphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +02003084 .pwork_15sec = b43_gphy_op_pwork_15sec,
3085 .pwork_60sec = b43_gphy_op_pwork_60sec,
3086};