blob: 0ea15f3f236346a625a65d10e02b0eac4ef49880 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_CPU_SH3_DMA_H
2#define __ASM_CPU_SH3_DMA_H
3
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +09004#if defined(CONFIG_CPU_SUBTYPE_SH7720) || \
Nobuhiro Iwamatsu71b973a2009-03-10 17:26:49 +09005 defined(CONFIG_CPU_SUBTYPE_SH7721) || \
6 defined(CONFIG_CPU_SUBTYPE_SH7710) || \
7 defined(CONFIG_CPU_SUBTYPE_SH7712)
8#define SH_DMAC_BASE0 0xa4010020
9#else /* SH7705/06/07/09 */
10#define SH_DMAC_BASE0 0xa4000020
Steve Glendinningcdf7da82008-05-06 11:36:27 +010011#endif
Markus Brunner3ea6bc32007-08-20 08:59:33 +090012
13#define DMTE0_IRQ 48
Markus Brunner3ea6bc32007-08-20 08:59:33 +090014#define DMTE4_IRQ 76
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
Paul Mundt0d831772006-01-16 22:14:09 -080016/* Definitions for the SuperH DMAC */
17#define TM_BURST 0x00000020
18#define TS_8 0x00000000
19#define TS_16 0x00000008
20#define TS_32 0x00000010
21#define TS_128 0x00000018
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
Paul Mundt0d831772006-01-16 22:14:09 -080023#define CHCR_TS_MASK 0x18
24#define CHCR_TS_SHIFT 3
25
26#define DMAOR_INIT DMAOR_DME
27
28/*
29 * The SuperH DMAC supports a number of transmit sizes, we list them here,
30 * with their respective values as they appear in the CHCR registers.
31 */
32enum {
33 XMIT_SZ_8BIT,
34 XMIT_SZ_16BIT,
35 XMIT_SZ_32BIT,
36 XMIT_SZ_128BIT,
37};
38
David Rientjesd16aaffa2007-05-09 02:35:28 -070039static unsigned int ts_shift[] __maybe_unused = {
Paul Mundt0d831772006-01-16 22:14:09 -080040 [XMIT_SZ_8BIT] = 0,
41 [XMIT_SZ_16BIT] = 1,
42 [XMIT_SZ_32BIT] = 2,
43 [XMIT_SZ_128BIT] = 4,
44};
45
46#endif /* __ASM_CPU_SH3_DMA_H */