blob: c58ff9c48603e38529d732f70d24c99796491490 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100038#include "nv50_display.h"
39
Ben Skeggs6ee73862009-12-11 19:24:15 +100040static void nouveau_stub_takedown(struct drm_device *dev) {}
41
42static int nouveau_init_engine_ptrs(struct drm_device *dev)
43{
44 struct drm_nouveau_private *dev_priv = dev->dev_private;
45 struct nouveau_engine *engine = &dev_priv->engine;
46
47 switch (dev_priv->chipset & 0xf0) {
48 case 0x00:
49 engine->instmem.init = nv04_instmem_init;
50 engine->instmem.takedown = nv04_instmem_takedown;
51 engine->instmem.suspend = nv04_instmem_suspend;
52 engine->instmem.resume = nv04_instmem_resume;
53 engine->instmem.populate = nv04_instmem_populate;
54 engine->instmem.clear = nv04_instmem_clear;
55 engine->instmem.bind = nv04_instmem_bind;
56 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +100057 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100058 engine->mc.init = nv04_mc_init;
59 engine->mc.takedown = nv04_mc_takedown;
60 engine->timer.init = nv04_timer_init;
61 engine->timer.read = nv04_timer_read;
62 engine->timer.takedown = nv04_timer_takedown;
63 engine->fb.init = nv04_fb_init;
64 engine->fb.takedown = nv04_fb_takedown;
65 engine->graph.grclass = nv04_graph_grclass;
66 engine->graph.init = nv04_graph_init;
67 engine->graph.takedown = nv04_graph_takedown;
68 engine->graph.fifo_access = nv04_graph_fifo_access;
69 engine->graph.channel = nv04_graph_channel;
70 engine->graph.create_context = nv04_graph_create_context;
71 engine->graph.destroy_context = nv04_graph_destroy_context;
72 engine->graph.load_context = nv04_graph_load_context;
73 engine->graph.unload_context = nv04_graph_unload_context;
74 engine->fifo.channels = 16;
75 engine->fifo.init = nv04_fifo_init;
76 engine->fifo.takedown = nouveau_stub_takedown;
77 engine->fifo.disable = nv04_fifo_disable;
78 engine->fifo.enable = nv04_fifo_enable;
79 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010080 engine->fifo.cache_flush = nv04_fifo_cache_flush;
81 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100082 engine->fifo.channel_id = nv04_fifo_channel_id;
83 engine->fifo.create_context = nv04_fifo_create_context;
84 engine->fifo.destroy_context = nv04_fifo_destroy_context;
85 engine->fifo.load_context = nv04_fifo_load_context;
86 engine->fifo.unload_context = nv04_fifo_unload_context;
87 break;
88 case 0x10:
89 engine->instmem.init = nv04_instmem_init;
90 engine->instmem.takedown = nv04_instmem_takedown;
91 engine->instmem.suspend = nv04_instmem_suspend;
92 engine->instmem.resume = nv04_instmem_resume;
93 engine->instmem.populate = nv04_instmem_populate;
94 engine->instmem.clear = nv04_instmem_clear;
95 engine->instmem.bind = nv04_instmem_bind;
96 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +100097 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100098 engine->mc.init = nv04_mc_init;
99 engine->mc.takedown = nv04_mc_takedown;
100 engine->timer.init = nv04_timer_init;
101 engine->timer.read = nv04_timer_read;
102 engine->timer.takedown = nv04_timer_takedown;
103 engine->fb.init = nv10_fb_init;
104 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100105 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000106 engine->graph.grclass = nv10_graph_grclass;
107 engine->graph.init = nv10_graph_init;
108 engine->graph.takedown = nv10_graph_takedown;
109 engine->graph.channel = nv10_graph_channel;
110 engine->graph.create_context = nv10_graph_create_context;
111 engine->graph.destroy_context = nv10_graph_destroy_context;
112 engine->graph.fifo_access = nv04_graph_fifo_access;
113 engine->graph.load_context = nv10_graph_load_context;
114 engine->graph.unload_context = nv10_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100115 engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116 engine->fifo.channels = 32;
117 engine->fifo.init = nv10_fifo_init;
118 engine->fifo.takedown = nouveau_stub_takedown;
119 engine->fifo.disable = nv04_fifo_disable;
120 engine->fifo.enable = nv04_fifo_enable;
121 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100122 engine->fifo.cache_flush = nv04_fifo_cache_flush;
123 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 engine->fifo.channel_id = nv10_fifo_channel_id;
125 engine->fifo.create_context = nv10_fifo_create_context;
126 engine->fifo.destroy_context = nv10_fifo_destroy_context;
127 engine->fifo.load_context = nv10_fifo_load_context;
128 engine->fifo.unload_context = nv10_fifo_unload_context;
129 break;
130 case 0x20:
131 engine->instmem.init = nv04_instmem_init;
132 engine->instmem.takedown = nv04_instmem_takedown;
133 engine->instmem.suspend = nv04_instmem_suspend;
134 engine->instmem.resume = nv04_instmem_resume;
135 engine->instmem.populate = nv04_instmem_populate;
136 engine->instmem.clear = nv04_instmem_clear;
137 engine->instmem.bind = nv04_instmem_bind;
138 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000139 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000140 engine->mc.init = nv04_mc_init;
141 engine->mc.takedown = nv04_mc_takedown;
142 engine->timer.init = nv04_timer_init;
143 engine->timer.read = nv04_timer_read;
144 engine->timer.takedown = nv04_timer_takedown;
145 engine->fb.init = nv10_fb_init;
146 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100147 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000148 engine->graph.grclass = nv20_graph_grclass;
149 engine->graph.init = nv20_graph_init;
150 engine->graph.takedown = nv20_graph_takedown;
151 engine->graph.channel = nv10_graph_channel;
152 engine->graph.create_context = nv20_graph_create_context;
153 engine->graph.destroy_context = nv20_graph_destroy_context;
154 engine->graph.fifo_access = nv04_graph_fifo_access;
155 engine->graph.load_context = nv20_graph_load_context;
156 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100157 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000158 engine->fifo.channels = 32;
159 engine->fifo.init = nv10_fifo_init;
160 engine->fifo.takedown = nouveau_stub_takedown;
161 engine->fifo.disable = nv04_fifo_disable;
162 engine->fifo.enable = nv04_fifo_enable;
163 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100164 engine->fifo.cache_flush = nv04_fifo_cache_flush;
165 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000166 engine->fifo.channel_id = nv10_fifo_channel_id;
167 engine->fifo.create_context = nv10_fifo_create_context;
168 engine->fifo.destroy_context = nv10_fifo_destroy_context;
169 engine->fifo.load_context = nv10_fifo_load_context;
170 engine->fifo.unload_context = nv10_fifo_unload_context;
171 break;
172 case 0x30:
173 engine->instmem.init = nv04_instmem_init;
174 engine->instmem.takedown = nv04_instmem_takedown;
175 engine->instmem.suspend = nv04_instmem_suspend;
176 engine->instmem.resume = nv04_instmem_resume;
177 engine->instmem.populate = nv04_instmem_populate;
178 engine->instmem.clear = nv04_instmem_clear;
179 engine->instmem.bind = nv04_instmem_bind;
180 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000181 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000182 engine->mc.init = nv04_mc_init;
183 engine->mc.takedown = nv04_mc_takedown;
184 engine->timer.init = nv04_timer_init;
185 engine->timer.read = nv04_timer_read;
186 engine->timer.takedown = nv04_timer_takedown;
187 engine->fb.init = nv10_fb_init;
188 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100189 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000190 engine->graph.grclass = nv30_graph_grclass;
191 engine->graph.init = nv30_graph_init;
192 engine->graph.takedown = nv20_graph_takedown;
193 engine->graph.fifo_access = nv04_graph_fifo_access;
194 engine->graph.channel = nv10_graph_channel;
195 engine->graph.create_context = nv20_graph_create_context;
196 engine->graph.destroy_context = nv20_graph_destroy_context;
197 engine->graph.load_context = nv20_graph_load_context;
198 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100199 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000200 engine->fifo.channels = 32;
201 engine->fifo.init = nv10_fifo_init;
202 engine->fifo.takedown = nouveau_stub_takedown;
203 engine->fifo.disable = nv04_fifo_disable;
204 engine->fifo.enable = nv04_fifo_enable;
205 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100206 engine->fifo.cache_flush = nv04_fifo_cache_flush;
207 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000208 engine->fifo.channel_id = nv10_fifo_channel_id;
209 engine->fifo.create_context = nv10_fifo_create_context;
210 engine->fifo.destroy_context = nv10_fifo_destroy_context;
211 engine->fifo.load_context = nv10_fifo_load_context;
212 engine->fifo.unload_context = nv10_fifo_unload_context;
213 break;
214 case 0x40:
215 case 0x60:
216 engine->instmem.init = nv04_instmem_init;
217 engine->instmem.takedown = nv04_instmem_takedown;
218 engine->instmem.suspend = nv04_instmem_suspend;
219 engine->instmem.resume = nv04_instmem_resume;
220 engine->instmem.populate = nv04_instmem_populate;
221 engine->instmem.clear = nv04_instmem_clear;
222 engine->instmem.bind = nv04_instmem_bind;
223 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000224 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225 engine->mc.init = nv40_mc_init;
226 engine->mc.takedown = nv40_mc_takedown;
227 engine->timer.init = nv04_timer_init;
228 engine->timer.read = nv04_timer_read;
229 engine->timer.takedown = nv04_timer_takedown;
230 engine->fb.init = nv40_fb_init;
231 engine->fb.takedown = nv40_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100232 engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000233 engine->graph.grclass = nv40_graph_grclass;
234 engine->graph.init = nv40_graph_init;
235 engine->graph.takedown = nv40_graph_takedown;
236 engine->graph.fifo_access = nv04_graph_fifo_access;
237 engine->graph.channel = nv40_graph_channel;
238 engine->graph.create_context = nv40_graph_create_context;
239 engine->graph.destroy_context = nv40_graph_destroy_context;
240 engine->graph.load_context = nv40_graph_load_context;
241 engine->graph.unload_context = nv40_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100242 engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243 engine->fifo.channels = 32;
244 engine->fifo.init = nv40_fifo_init;
245 engine->fifo.takedown = nouveau_stub_takedown;
246 engine->fifo.disable = nv04_fifo_disable;
247 engine->fifo.enable = nv04_fifo_enable;
248 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100249 engine->fifo.cache_flush = nv04_fifo_cache_flush;
250 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000251 engine->fifo.channel_id = nv10_fifo_channel_id;
252 engine->fifo.create_context = nv40_fifo_create_context;
253 engine->fifo.destroy_context = nv40_fifo_destroy_context;
254 engine->fifo.load_context = nv40_fifo_load_context;
255 engine->fifo.unload_context = nv40_fifo_unload_context;
256 break;
257 case 0x50:
258 case 0x80: /* gotta love NVIDIA's consistency.. */
259 case 0x90:
260 case 0xA0:
261 engine->instmem.init = nv50_instmem_init;
262 engine->instmem.takedown = nv50_instmem_takedown;
263 engine->instmem.suspend = nv50_instmem_suspend;
264 engine->instmem.resume = nv50_instmem_resume;
265 engine->instmem.populate = nv50_instmem_populate;
266 engine->instmem.clear = nv50_instmem_clear;
267 engine->instmem.bind = nv50_instmem_bind;
268 engine->instmem.unbind = nv50_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000269 engine->instmem.flush = nv50_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270 engine->mc.init = nv50_mc_init;
271 engine->mc.takedown = nv50_mc_takedown;
272 engine->timer.init = nv04_timer_init;
273 engine->timer.read = nv04_timer_read;
274 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000275 engine->fb.init = nv50_fb_init;
276 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000277 engine->graph.grclass = nv50_graph_grclass;
278 engine->graph.init = nv50_graph_init;
279 engine->graph.takedown = nv50_graph_takedown;
280 engine->graph.fifo_access = nv50_graph_fifo_access;
281 engine->graph.channel = nv50_graph_channel;
282 engine->graph.create_context = nv50_graph_create_context;
283 engine->graph.destroy_context = nv50_graph_destroy_context;
284 engine->graph.load_context = nv50_graph_load_context;
285 engine->graph.unload_context = nv50_graph_unload_context;
286 engine->fifo.channels = 128;
287 engine->fifo.init = nv50_fifo_init;
288 engine->fifo.takedown = nv50_fifo_takedown;
289 engine->fifo.disable = nv04_fifo_disable;
290 engine->fifo.enable = nv04_fifo_enable;
291 engine->fifo.reassign = nv04_fifo_reassign;
292 engine->fifo.channel_id = nv50_fifo_channel_id;
293 engine->fifo.create_context = nv50_fifo_create_context;
294 engine->fifo.destroy_context = nv50_fifo_destroy_context;
295 engine->fifo.load_context = nv50_fifo_load_context;
296 engine->fifo.unload_context = nv50_fifo_unload_context;
297 break;
298 default:
299 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
300 return 1;
301 }
302
303 return 0;
304}
305
306static unsigned int
307nouveau_vga_set_decode(void *priv, bool state)
308{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000309 struct drm_device *dev = priv;
310 struct drm_nouveau_private *dev_priv = dev->dev_private;
311
312 if (dev_priv->chipset >= 0x40)
313 nv_wr32(dev, 0x88054, state);
314 else
315 nv_wr32(dev, 0x1854, state);
316
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317 if (state)
318 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
319 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
320 else
321 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
322}
323
Ben Skeggs0735f622009-12-16 14:28:55 +1000324static int
325nouveau_card_init_channel(struct drm_device *dev)
326{
327 struct drm_nouveau_private *dev_priv = dev->dev_private;
328 struct nouveau_gpuobj *gpuobj;
329 int ret;
330
331 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
332 (struct drm_file *)-2,
333 NvDmaFB, NvDmaTT);
334 if (ret)
335 return ret;
336
337 gpuobj = NULL;
338 ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000339 0, dev_priv->vram_size,
Ben Skeggs0735f622009-12-16 14:28:55 +1000340 NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
341 &gpuobj);
342 if (ret)
343 goto out_err;
344
345 ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaVRAM,
346 gpuobj, NULL);
347 if (ret)
348 goto out_err;
349
350 gpuobj = NULL;
351 ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
352 dev_priv->gart_info.aper_size,
353 NV_DMA_ACCESS_RW, &gpuobj, NULL);
354 if (ret)
355 goto out_err;
356
357 ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaGART,
358 gpuobj, NULL);
359 if (ret)
360 goto out_err;
361
362 return 0;
363out_err:
364 nouveau_gpuobj_del(dev, &gpuobj);
365 nouveau_channel_free(dev_priv->channel);
366 dev_priv->channel = NULL;
367 return ret;
368}
369
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000370static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
371 enum vga_switcheroo_state state)
372{
Dave Airliefbf81762010-06-01 09:09:06 +1000373 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000374 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
375 if (state == VGA_SWITCHEROO_ON) {
376 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
377 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000378 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000379 } else {
380 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000381 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000382 nouveau_pci_suspend(pdev, pmm);
383 }
384}
385
386static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
387{
388 struct drm_device *dev = pci_get_drvdata(pdev);
389 bool can_switch;
390
391 spin_lock(&dev->count_lock);
392 can_switch = (dev->open_count == 0);
393 spin_unlock(&dev->count_lock);
394 return can_switch;
395}
396
Ben Skeggs6ee73862009-12-11 19:24:15 +1000397int
398nouveau_card_init(struct drm_device *dev)
399{
400 struct drm_nouveau_private *dev_priv = dev->dev_private;
401 struct nouveau_engine *engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000402 int ret;
403
Ben Skeggs6ee73862009-12-11 19:24:15 +1000404 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000405 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
406 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407
408 /* Initialise internal driver API hooks */
409 ret = nouveau_init_engine_ptrs(dev);
410 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000411 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000412 engine = &dev_priv->engine;
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100413 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000414
415 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000416 ret = nouveau_bios_init(dev);
417 if (ret)
418 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000419
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000420 ret = nouveau_mem_detect(dev);
421 if (ret)
422 goto out_bios;
423
Ben Skeggs6ee73862009-12-11 19:24:15 +1000424 ret = nouveau_gpuobj_early_init(dev);
425 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000426 goto out_bios;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000427
428 /* Initialise instance memory, must happen before mem_init so we
429 * know exactly how much VRAM we're able to use for "normal"
430 * purposes.
431 */
432 ret = engine->instmem.init(dev);
433 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000434 goto out_gpuobj_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000435
436 /* Setup the memory manager */
437 ret = nouveau_mem_init(dev);
438 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000439 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000440
441 ret = nouveau_gpuobj_init(dev);
442 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000443 goto out_mem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000444
445 /* PMC */
446 ret = engine->mc.init(dev);
447 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000448 goto out_gpuobj;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000449
450 /* PTIMER */
451 ret = engine->timer.init(dev);
452 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000453 goto out_mc;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000454
455 /* PFB */
456 ret = engine->fb.init(dev);
457 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000458 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000459
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000460 if (nouveau_noaccel)
461 engine->graph.accel_blocked = true;
462 else {
463 /* PGRAPH */
464 ret = engine->graph.init(dev);
465 if (ret)
466 goto out_fb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000467
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000468 /* PFIFO */
469 ret = engine->fifo.init(dev);
470 if (ret)
471 goto out_graph;
472 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000473
Ben Skeggse88efe02010-07-09 10:56:08 +1000474 if (dev_priv->card_type >= NV_50)
475 ret = nv50_display_create(dev);
476 else
477 ret = nv04_display_create(dev);
478 if (ret)
479 goto out_fifo;
480
Ben Skeggs6ee73862009-12-11 19:24:15 +1000481 /* this call irq_preinstall, register irq handler and
482 * call irq_postinstall
483 */
484 ret = drm_irq_install(dev);
485 if (ret)
Ben Skeggse88efe02010-07-09 10:56:08 +1000486 goto out_display;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000487
488 ret = drm_vblank_init(dev, 0);
489 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000490 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000491
492 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
493
Ben Skeggs0735f622009-12-16 14:28:55 +1000494 if (!engine->graph.accel_blocked) {
495 ret = nouveau_card_init_channel(dev);
496 if (ret)
497 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000498 }
499
Ben Skeggs6ee73862009-12-11 19:24:15 +1000500 ret = nouveau_backlight_init(dev);
501 if (ret)
502 NV_ERROR(dev, "Error %d registering backlight\n", ret);
503
Ben Skeggscd0b0722010-06-01 15:56:22 +1000504 nouveau_fbcon_init(dev);
505 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000506 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000507
508out_irq:
509 drm_irq_uninstall(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000510out_display:
511 if (dev_priv->card_type >= NV_50)
512 nv50_display_destroy(dev);
513 else
514 nv04_display_destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000515out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000516 if (!nouveau_noaccel)
517 engine->fifo.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000518out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000519 if (!nouveau_noaccel)
520 engine->graph.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000521out_fb:
522 engine->fb.takedown(dev);
523out_timer:
524 engine->timer.takedown(dev);
525out_mc:
526 engine->mc.takedown(dev);
527out_gpuobj:
528 nouveau_gpuobj_takedown(dev);
529out_mem:
Ben Skeggs78bb3512010-03-25 16:00:09 +1000530 nouveau_sgdma_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000531 nouveau_mem_close(dev);
532out_instmem:
533 engine->instmem.takedown(dev);
534out_gpuobj_early:
535 nouveau_gpuobj_late_takedown(dev);
536out_bios:
537 nouveau_bios_takedown(dev);
538out:
539 vga_client_register(dev->pdev, NULL, NULL, NULL);
540 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000541}
542
543static void nouveau_card_takedown(struct drm_device *dev)
544{
545 struct drm_nouveau_private *dev_priv = dev->dev_private;
546 struct nouveau_engine *engine = &dev_priv->engine;
547
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000548 nouveau_backlight_exit(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000549
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000550 if (dev_priv->channel) {
551 nouveau_channel_free(dev_priv->channel);
552 dev_priv->channel = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000553 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000554
555 if (!nouveau_noaccel) {
556 engine->fifo.takedown(dev);
557 engine->graph.takedown(dev);
558 }
559 engine->fb.takedown(dev);
560 engine->timer.takedown(dev);
561 engine->mc.takedown(dev);
562
563 mutex_lock(&dev->struct_mutex);
564 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
565 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
566 mutex_unlock(&dev->struct_mutex);
567 nouveau_sgdma_takedown(dev);
568
569 nouveau_gpuobj_takedown(dev);
570 nouveau_mem_close(dev);
571 engine->instmem.takedown(dev);
572
573 drm_irq_uninstall(dev);
574
575 nouveau_gpuobj_late_takedown(dev);
576 nouveau_bios_takedown(dev);
577
578 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000579}
580
581/* here a client dies, release the stuff that was allocated for its
582 * file_priv */
583void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
584{
585 nouveau_channel_cleanup(dev, file_priv);
586}
587
588/* first module load, setup the mmio/fb mapping */
589/* KMS: we need mmio at load time, not when the first drm client opens. */
590int nouveau_firstopen(struct drm_device *dev)
591{
592 return 0;
593}
594
595/* if we have an OF card, copy vbios to RAMIN */
596static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
597{
598#if defined(__powerpc__)
599 int size, i;
600 const uint32_t *bios;
601 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
602 if (!dn) {
603 NV_INFO(dev, "Unable to get the OF node\n");
604 return;
605 }
606
607 bios = of_get_property(dn, "NVDA,BMP", &size);
608 if (bios) {
609 for (i = 0; i < size; i += 4)
610 nv_wi32(dev, i, bios[i/4]);
611 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
612 } else {
613 NV_INFO(dev, "Unable to get the OF bios\n");
614 }
615#endif
616}
617
Marcin Slusarz06415c52010-05-16 17:29:56 +0200618static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
619{
620 struct pci_dev *pdev = dev->pdev;
621 struct apertures_struct *aper = alloc_apertures(3);
622 if (!aper)
623 return NULL;
624
625 aper->ranges[0].base = pci_resource_start(pdev, 1);
626 aper->ranges[0].size = pci_resource_len(pdev, 1);
627 aper->count = 1;
628
629 if (pci_resource_len(pdev, 2)) {
630 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
631 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
632 aper->count++;
633 }
634
635 if (pci_resource_len(pdev, 3)) {
636 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
637 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
638 aper->count++;
639 }
640
641 return aper;
642}
643
644static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
645{
646 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200647 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200648 dev_priv->apertures = nouveau_get_apertures(dev);
649 if (!dev_priv->apertures)
650 return -ENOMEM;
651
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200652#ifdef CONFIG_X86
653 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
654#endif
655
656 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200657 return 0;
658}
659
Ben Skeggs6ee73862009-12-11 19:24:15 +1000660int nouveau_load(struct drm_device *dev, unsigned long flags)
661{
662 struct drm_nouveau_private *dev_priv;
663 uint32_t reg0;
664 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000665 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000666
667 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
668 if (!dev_priv)
669 return -ENOMEM;
670 dev->dev_private = dev_priv;
671 dev_priv->dev = dev;
672
673 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000674
675 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
676 dev->pci_vendor, dev->pci_device, dev->pdev->class);
677
Ben Skeggs6ee73862009-12-11 19:24:15 +1000678 dev_priv->wq = create_workqueue("nouveau");
679 if (!dev_priv->wq)
680 return -EINVAL;
681
682 /* resource 0 is mmio regs */
683 /* resource 1 is linear FB */
684 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
685 /* resource 6 is bios */
686
687 /* map the mmio regs */
688 mmio_start_offs = pci_resource_start(dev->pdev, 0);
689 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
690 if (!dev_priv->mmio) {
691 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
692 "Please report your setup to " DRIVER_EMAIL "\n");
693 return -EINVAL;
694 }
695 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
696 (unsigned long long)mmio_start_offs);
697
698#ifdef __BIG_ENDIAN
699 /* Put the card in BE mode if it's not */
700 if (nv_rd32(dev, NV03_PMC_BOOT_1))
701 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
702
703 DRM_MEMORYBARRIER();
704#endif
705
706 /* Time to determine the card architecture */
707 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
708
709 /* We're dealing with >=NV10 */
710 if ((reg0 & 0x0f000000) > 0) {
711 /* Bit 27-20 contain the architecture in hex */
712 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
713 /* NV04 or NV05 */
714 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000715 if (reg0 & 0x00f00000)
716 dev_priv->chipset = 0x05;
717 else
718 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000719 } else
720 dev_priv->chipset = 0xff;
721
722 switch (dev_priv->chipset & 0xf0) {
723 case 0x00:
724 case 0x10:
725 case 0x20:
726 case 0x30:
727 dev_priv->card_type = dev_priv->chipset & 0xf0;
728 break;
729 case 0x40:
730 case 0x60:
731 dev_priv->card_type = NV_40;
732 break;
733 case 0x50:
734 case 0x80:
735 case 0x90:
736 case 0xa0:
737 dev_priv->card_type = NV_50;
738 break;
739 default:
740 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
741 return -EINVAL;
742 }
743
744 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
745 dev_priv->card_type, reg0);
746
Ben Skeggscd0b0722010-06-01 15:56:22 +1000747 ret = nouveau_remove_conflicting_drivers(dev);
748 if (ret)
749 return ret;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200750
Ben Skeggs6d696302010-06-02 10:16:24 +1000751 /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000752 if (dev_priv->card_type >= NV_40) {
753 int ramin_bar = 2;
754 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
755 ramin_bar = 3;
756
757 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000758 dev_priv->ramin =
759 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000760 dev_priv->ramin_size);
761 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000762 NV_ERROR(dev, "Failed to PRAMIN BAR");
763 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000764 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000765 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000766 dev_priv->ramin_size = 1 * 1024 * 1024;
767 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000768 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000769 if (!dev_priv->ramin) {
770 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
771 return -ENOMEM;
772 }
773 }
774
775 nouveau_OF_copy_vbios_to_ramin(dev);
776
777 /* Special flags */
778 if (dev->pci_device == 0x01a0)
779 dev_priv->flags |= NV_NFORCE;
780 else if (dev->pci_device == 0x01f0)
781 dev_priv->flags |= NV_NFORCE2;
782
783 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000784 ret = nouveau_card_init(dev);
785 if (ret)
786 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000787
788 return 0;
789}
790
Ben Skeggs6ee73862009-12-11 19:24:15 +1000791void nouveau_lastclose(struct drm_device *dev)
792{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000793}
794
795int nouveau_unload(struct drm_device *dev)
796{
797 struct drm_nouveau_private *dev_priv = dev->dev_private;
798
Ben Skeggscd0b0722010-06-01 15:56:22 +1000799 drm_kms_helper_poll_fini(dev);
800 nouveau_fbcon_fini(dev);
801 if (dev_priv->card_type >= NV_50)
802 nv50_display_destroy(dev);
803 else
804 nv04_display_destroy(dev);
805 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000806
807 iounmap(dev_priv->mmio);
808 iounmap(dev_priv->ramin);
809
810 kfree(dev_priv);
811 dev->dev_private = NULL;
812 return 0;
813}
814
Ben Skeggs6ee73862009-12-11 19:24:15 +1000815int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
816 struct drm_file *file_priv)
817{
818 struct drm_nouveau_private *dev_priv = dev->dev_private;
819 struct drm_nouveau_getparam *getparam = data;
820
Ben Skeggs6ee73862009-12-11 19:24:15 +1000821 switch (getparam->param) {
822 case NOUVEAU_GETPARAM_CHIPSET_ID:
823 getparam->value = dev_priv->chipset;
824 break;
825 case NOUVEAU_GETPARAM_PCI_VENDOR:
826 getparam->value = dev->pci_vendor;
827 break;
828 case NOUVEAU_GETPARAM_PCI_DEVICE:
829 getparam->value = dev->pci_device;
830 break;
831 case NOUVEAU_GETPARAM_BUS_TYPE:
832 if (drm_device_is_agp(dev))
833 getparam->value = NV_AGP;
834 else if (drm_device_is_pcie(dev))
835 getparam->value = NV_PCIE;
836 else
837 getparam->value = NV_PCI;
838 break;
839 case NOUVEAU_GETPARAM_FB_PHYSICAL:
840 getparam->value = dev_priv->fb_phys;
841 break;
842 case NOUVEAU_GETPARAM_AGP_PHYSICAL:
843 getparam->value = dev_priv->gart_info.aper_base;
844 break;
845 case NOUVEAU_GETPARAM_PCI_PHYSICAL:
846 if (dev->sg) {
847 getparam->value = (unsigned long)dev->sg->virtual;
848 } else {
849 NV_ERROR(dev, "Requested PCIGART address, "
850 "while no PCIGART was created\n");
851 return -EINVAL;
852 }
853 break;
854 case NOUVEAU_GETPARAM_FB_SIZE:
855 getparam->value = dev_priv->fb_available_size;
856 break;
857 case NOUVEAU_GETPARAM_AGP_SIZE:
858 getparam->value = dev_priv->gart_info.aper_size;
859 break;
860 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
861 getparam->value = dev_priv->vm_vram_base;
862 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +0000863 case NOUVEAU_GETPARAM_PTIMER_TIME:
864 getparam->value = dev_priv->engine.timer.read(dev);
865 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +0000866 case NOUVEAU_GETPARAM_GRAPH_UNITS:
867 /* NV40 and NV50 versions are quite different, but register
868 * address is the same. User is supposed to know the card
869 * family anyway... */
870 if (dev_priv->chipset >= 0x40) {
871 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
872 break;
873 }
874 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000875 default:
876 NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
877 return -EINVAL;
878 }
879
880 return 0;
881}
882
883int
884nouveau_ioctl_setparam(struct drm_device *dev, void *data,
885 struct drm_file *file_priv)
886{
887 struct drm_nouveau_setparam *setparam = data;
888
Ben Skeggs6ee73862009-12-11 19:24:15 +1000889 switch (setparam->param) {
890 default:
891 NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
892 return -EINVAL;
893 }
894
895 return 0;
896}
897
898/* Wait until (value(reg) & mask) == val, up until timeout has hit */
899bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
900 uint32_t reg, uint32_t mask, uint32_t val)
901{
902 struct drm_nouveau_private *dev_priv = dev->dev_private;
903 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
904 uint64_t start = ptimer->read(dev);
905
906 do {
907 if ((nv_rd32(dev, reg) & mask) == val)
908 return true;
909 } while (ptimer->read(dev) - start < timeout);
910
911 return false;
912}
913
914/* Waits for PGRAPH to go completely idle */
915bool nouveau_wait_for_idle(struct drm_device *dev)
916{
917 if (!nv_wait(NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
918 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
919 nv_rd32(dev, NV04_PGRAPH_STATUS));
920 return false;
921 }
922
923 return true;
924}
925