blob: 03c052d892c09300017e8bface06ec68d7cf2185 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
29#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100030#include "rv515d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031#include "radeon.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020032#include "atom.h"
Dave Airlie50f15302009-08-21 13:21:01 +100033#include "rv515_reg_safe.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034
Jerome Glissed39c3b82009-09-28 18:34:43 +020035/* This files gather functions specifics to: rv515 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
37int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
38void rv515_gpu_init(struct radeon_device *rdev);
39int rv515_mc_wait_for_idle(struct radeon_device *rdev);
40
Jerome Glissef0ed1f62009-09-28 20:39:19 +020041void rv515_debugfs(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043 if (r100_debugfs_rbbm_init(rdev)) {
44 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
45 }
46 if (rv515_debugfs_pipes_info_init(rdev)) {
47 DRM_ERROR("Failed to register debugfs file for pipes !\n");
48 }
49 if (rv515_debugfs_ga_info_init(rdev)) {
50 DRM_ERROR("Failed to register debugfs file for pipes !\n");
51 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +020052}
53
Jerome Glisse771fe6b2009-06-05 14:42:42 +020054void rv515_ring_start(struct radeon_device *rdev)
55{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020056 int r;
57
Jerome Glisse771fe6b2009-06-05 14:42:42 +020058 r = radeon_ring_lock(rdev, 64);
59 if (r) {
60 return;
61 }
Jerome Glissec93bb852009-07-13 21:04:08 +020062 radeon_ring_write(rdev, PACKET0(ISYNC_CNTL, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063 radeon_ring_write(rdev,
Jerome Glissec93bb852009-07-13 21:04:08 +020064 ISYNC_ANY2D_IDLE3D |
65 ISYNC_ANY3D_IDLE2D |
66 ISYNC_WAIT_IDLEGUI |
67 ISYNC_CPSCRATCH_IDLEGUI);
68 radeon_ring_write(rdev, PACKET0(WAIT_UNTIL, 0));
69 radeon_ring_write(rdev, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070 radeon_ring_write(rdev, PACKET0(0x170C, 0));
71 radeon_ring_write(rdev, 1 << 31);
Jerome Glissec93bb852009-07-13 21:04:08 +020072 radeon_ring_write(rdev, PACKET0(GB_SELECT, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020073 radeon_ring_write(rdev, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +020074 radeon_ring_write(rdev, PACKET0(GB_ENABLE, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075 radeon_ring_write(rdev, 0);
76 radeon_ring_write(rdev, PACKET0(0x42C8, 0));
77 radeon_ring_write(rdev, (1 << rdev->num_gb_pipes) - 1);
Jerome Glissec93bb852009-07-13 21:04:08 +020078 radeon_ring_write(rdev, PACKET0(VAP_INDEX_OFFSET, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020079 radeon_ring_write(rdev, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +020080 radeon_ring_write(rdev, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
81 radeon_ring_write(rdev, RB3D_DC_FLUSH | RB3D_DC_FREE);
82 radeon_ring_write(rdev, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
83 radeon_ring_write(rdev, ZC_FLUSH | ZC_FREE);
84 radeon_ring_write(rdev, PACKET0(WAIT_UNTIL, 0));
85 radeon_ring_write(rdev, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
86 radeon_ring_write(rdev, PACKET0(GB_AA_CONFIG, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020087 radeon_ring_write(rdev, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +020088 radeon_ring_write(rdev, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
89 radeon_ring_write(rdev, RB3D_DC_FLUSH | RB3D_DC_FREE);
90 radeon_ring_write(rdev, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
91 radeon_ring_write(rdev, ZC_FLUSH | ZC_FREE);
92 radeon_ring_write(rdev, PACKET0(GB_MSPOS0, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093 radeon_ring_write(rdev,
Jerome Glissec93bb852009-07-13 21:04:08 +020094 ((6 << MS_X0_SHIFT) |
95 (6 << MS_Y0_SHIFT) |
96 (6 << MS_X1_SHIFT) |
97 (6 << MS_Y1_SHIFT) |
98 (6 << MS_X2_SHIFT) |
99 (6 << MS_Y2_SHIFT) |
100 (6 << MSBD0_Y_SHIFT) |
101 (6 << MSBD0_X_SHIFT)));
102 radeon_ring_write(rdev, PACKET0(GB_MSPOS1, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103 radeon_ring_write(rdev,
Jerome Glissec93bb852009-07-13 21:04:08 +0200104 ((6 << MS_X3_SHIFT) |
105 (6 << MS_Y3_SHIFT) |
106 (6 << MS_X4_SHIFT) |
107 (6 << MS_Y4_SHIFT) |
108 (6 << MS_X5_SHIFT) |
109 (6 << MS_Y5_SHIFT) |
110 (6 << MSBD1_SHIFT)));
111 radeon_ring_write(rdev, PACKET0(GA_ENHANCE, 0));
112 radeon_ring_write(rdev, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
113 radeon_ring_write(rdev, PACKET0(GA_POLY_MODE, 0));
114 radeon_ring_write(rdev, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
115 radeon_ring_write(rdev, PACKET0(GA_ROUND_MODE, 0));
116 radeon_ring_write(rdev, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
Jerome Glisse068a1172009-06-17 13:28:30 +0200117 radeon_ring_write(rdev, PACKET0(0x20C8, 0));
118 radeon_ring_write(rdev, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 radeon_ring_unlock_commit(rdev);
120}
121
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122int rv515_mc_wait_for_idle(struct radeon_device *rdev)
123{
124 unsigned i;
125 uint32_t tmp;
126
127 for (i = 0; i < rdev->usec_timeout; i++) {
128 /* read MC_STATUS */
Jerome Glissec93bb852009-07-13 21:04:08 +0200129 tmp = RREG32_MC(MC_STATUS);
130 if (tmp & MC_STATUS_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200131 return 0;
132 }
133 DRM_UDELAY(1);
134 }
135 return -1;
136}
137
Jerome Glissed39c3b82009-09-28 18:34:43 +0200138void rv515_vga_render_disable(struct radeon_device *rdev)
139{
Dave Airlie8a9832e2009-11-03 13:23:15 +1000140 WREG32(R_000330_D1VGA_CONTROL, 0);
141 WREG32(R_000338_D2VGA_CONTROL, 0);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200142 WREG32(R_000300_VGA_RENDER_CONTROL,
143 RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
144}
145
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146void rv515_gpu_init(struct radeon_device *rdev)
147{
148 unsigned pipe_select_current, gb_pipe_select, tmp;
149
150 r100_hdp_reset(rdev);
151 r100_rb2d_reset(rdev);
152
153 if (r100_gui_wait_for_idle(rdev)) {
154 printk(KERN_WARNING "Failed to wait GUI idle while "
155 "reseting GPU. Bad things might happen.\n");
156 }
157
Jerome Glissed39c3b82009-09-28 18:34:43 +0200158 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159
160 r420_pipes_init(rdev);
161 gb_pipe_select = RREG32(0x402C);
162 tmp = RREG32(0x170C);
163 pipe_select_current = (tmp >> 2) & 3;
164 tmp = (1 << pipe_select_current) |
165 (((gb_pipe_select >> 8) & 0xF) << 4);
166 WREG32_PLL(0x000D, tmp);
167 if (r100_gui_wait_for_idle(rdev)) {
168 printk(KERN_WARNING "Failed to wait GUI idle while "
169 "reseting GPU. Bad things might happen.\n");
170 }
171 if (rv515_mc_wait_for_idle(rdev)) {
172 printk(KERN_WARNING "Failed to wait MC idle while "
173 "programming pipes. Bad things might happen.\n");
174 }
175}
176
177int rv515_ga_reset(struct radeon_device *rdev)
178{
179 uint32_t tmp;
180 bool reinit_cp;
181 int i;
182
183 reinit_cp = rdev->cp.ready;
184 rdev->cp.ready = false;
185 for (i = 0; i < rdev->usec_timeout; i++) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200186 WREG32(CP_CSQ_MODE, 0);
187 WREG32(CP_CSQ_CNTL, 0);
188 WREG32(RBBM_SOFT_RESET, 0x32005);
189 (void)RREG32(RBBM_SOFT_RESET);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 udelay(200);
Jerome Glissec93bb852009-07-13 21:04:08 +0200191 WREG32(RBBM_SOFT_RESET, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192 /* Wait to prevent race in RBBM_STATUS */
193 mdelay(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200194 tmp = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195 if (tmp & ((1 << 20) | (1 << 26))) {
196 DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)\n", tmp);
197 /* GA still busy soft reset it */
198 WREG32(0x429C, 0x200);
Jerome Glissec93bb852009-07-13 21:04:08 +0200199 WREG32(VAP_PVS_STATE_FLUSH_REG, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 WREG32(0x43E0, 0);
201 WREG32(0x43E4, 0);
202 WREG32(0x24AC, 0);
203 }
204 /* Wait to prevent race in RBBM_STATUS */
205 mdelay(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200206 tmp = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207 if (!(tmp & ((1 << 20) | (1 << 26)))) {
208 break;
209 }
210 }
211 for (i = 0; i < rdev->usec_timeout; i++) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200212 tmp = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213 if (!(tmp & ((1 << 20) | (1 << 26)))) {
214 DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
215 tmp);
216 DRM_INFO("GA_IDLE=0x%08X\n", RREG32(0x425C));
217 DRM_INFO("RB3D_RESET_STATUS=0x%08X\n", RREG32(0x46f0));
218 DRM_INFO("ISYNC_CNTL=0x%08X\n", RREG32(0x1724));
219 if (reinit_cp) {
220 return r100_cp_init(rdev, rdev->cp.ring_size);
221 }
222 return 0;
223 }
224 DRM_UDELAY(1);
225 }
Jerome Glissec93bb852009-07-13 21:04:08 +0200226 tmp = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227 DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
228 return -1;
229}
230
231int rv515_gpu_reset(struct radeon_device *rdev)
232{
233 uint32_t status;
234
235 /* reset order likely matter */
Jerome Glissec93bb852009-07-13 21:04:08 +0200236 status = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237 /* reset HDP */
238 r100_hdp_reset(rdev);
239 /* reset rb2d */
240 if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
241 r100_rb2d_reset(rdev);
242 }
243 /* reset GA */
244 if (status & ((1 << 20) | (1 << 26))) {
245 rv515_ga_reset(rdev);
246 }
247 /* reset CP */
Jerome Glissec93bb852009-07-13 21:04:08 +0200248 status = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249 if (status & (1 << 16)) {
250 r100_cp_reset(rdev);
251 }
252 /* Check if GPU is idle */
Jerome Glissec93bb852009-07-13 21:04:08 +0200253 status = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254 if (status & (1 << 31)) {
255 DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
256 return -1;
257 }
258 DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
259 return 0;
260}
261
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262static void rv515_vram_get_type(struct radeon_device *rdev)
263{
264 uint32_t tmp;
265
266 rdev->mc.vram_width = 128;
267 rdev->mc.vram_is_ddr = true;
Jerome Glissec93bb852009-07-13 21:04:08 +0200268 tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269 switch (tmp) {
270 case 0:
271 rdev->mc.vram_width = 64;
272 break;
273 case 1:
274 rdev->mc.vram_width = 128;
275 break;
276 default:
277 rdev->mc.vram_width = 128;
278 break;
279 }
280}
281
282void rv515_vram_info(struct radeon_device *rdev)
283{
Jerome Glissec93bb852009-07-13 21:04:08 +0200284 fixed20_12 a;
285
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286 rv515_vram_get_type(rdev);
Jerome Glissec93bb852009-07-13 21:04:08 +0200287
Dave Airlie0924d942009-08-03 12:03:03 +1000288 r100_vram_init_sizes(rdev);
Jerome Glissec93bb852009-07-13 21:04:08 +0200289 /* FIXME: we should enforce default clock in case GPU is not in
290 * default setup
291 */
292 a.full = rfixed_const(100);
293 rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
294 rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295}
296
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
298{
299 uint32_t r;
300
Jerome Glissec93bb852009-07-13 21:04:08 +0200301 WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
302 r = RREG32(MC_IND_DATA);
303 WREG32(MC_IND_INDEX, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 return r;
305}
306
307void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
308{
Jerome Glissec93bb852009-07-13 21:04:08 +0200309 WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
310 WREG32(MC_IND_DATA, (v));
311 WREG32(MC_IND_INDEX, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312}
313
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314#if defined(CONFIG_DEBUG_FS)
315static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
316{
317 struct drm_info_node *node = (struct drm_info_node *) m->private;
318 struct drm_device *dev = node->minor->dev;
319 struct radeon_device *rdev = dev->dev_private;
320 uint32_t tmp;
321
Jerome Glissec93bb852009-07-13 21:04:08 +0200322 tmp = RREG32(GB_PIPE_SELECT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323 seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200324 tmp = RREG32(SU_REG_DEST);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200325 seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200326 tmp = RREG32(GB_TILE_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200327 seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200328 tmp = RREG32(DST_PIPE_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200329 seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
330 return 0;
331}
332
333static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
334{
335 struct drm_info_node *node = (struct drm_info_node *) m->private;
336 struct drm_device *dev = node->minor->dev;
337 struct radeon_device *rdev = dev->dev_private;
338 uint32_t tmp;
339
340 tmp = RREG32(0x2140);
341 seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
342 radeon_gpu_reset(rdev);
343 tmp = RREG32(0x425C);
344 seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
345 return 0;
346}
347
348static struct drm_info_list rv515_pipes_info_list[] = {
349 {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
350};
351
352static struct drm_info_list rv515_ga_info_list[] = {
353 {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
354};
355#endif
356
357int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
358{
359#if defined(CONFIG_DEBUG_FS)
360 return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
361#else
362 return 0;
363#endif
364}
365
366int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
367{
368#if defined(CONFIG_DEBUG_FS)
369 return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
370#else
371 return 0;
372#endif
373}
Jerome Glisse068a1172009-06-17 13:28:30 +0200374
Jerome Glissed39c3b82009-09-28 18:34:43 +0200375void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
376{
377 save->d1vga_control = RREG32(R_000330_D1VGA_CONTROL);
378 save->d2vga_control = RREG32(R_000338_D2VGA_CONTROL);
379 save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
380 save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
381 save->d1crtc_control = RREG32(R_006080_D1CRTC_CONTROL);
382 save->d2crtc_control = RREG32(R_006880_D2CRTC_CONTROL);
383
384 /* Stop all video */
385 WREG32(R_000330_D1VGA_CONTROL, 0);
386 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
387 WREG32(R_000300_VGA_RENDER_CONTROL, 0);
388 WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
389 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
390 WREG32(R_006080_D1CRTC_CONTROL, 0);
391 WREG32(R_006880_D2CRTC_CONTROL, 0);
392 WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
393 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
394}
395
396void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
397{
398 WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
399 WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
400 WREG32(R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
401 WREG32(R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
402 WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
403 /* Unlock host access */
404 WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
405 mdelay(1);
406 /* Restore video state */
407 WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
408 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
409 WREG32(R_006080_D1CRTC_CONTROL, save->d1crtc_control);
410 WREG32(R_006880_D2CRTC_CONTROL, save->d2crtc_control);
411 WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
412 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
413 WREG32(R_000330_D1VGA_CONTROL, save->d1vga_control);
414 WREG32(R_000338_D2VGA_CONTROL, save->d2vga_control);
415 WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
416}
417
418void rv515_mc_program(struct radeon_device *rdev)
419{
420 struct rv515_mc_save save;
421
422 /* Stops all mc clients */
423 rv515_mc_stop(rdev, &save);
424
425 /* Wait for mc idle */
426 if (rv515_mc_wait_for_idle(rdev))
427 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
428 /* Write VRAM size in case we are limiting it */
429 WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
430 /* Program MC, should be a 32bits limited address space */
431 WREG32_MC(R_000001_MC_FB_LOCATION,
432 S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
433 S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
434 WREG32(R_000134_HDP_FB_LOCATION,
435 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
436 if (rdev->flags & RADEON_IS_AGP) {
437 WREG32_MC(R_000002_MC_AGP_LOCATION,
438 S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
439 S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
440 WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
441 WREG32_MC(R_000004_MC_AGP_BASE_2,
442 S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
443 } else {
444 WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
445 WREG32_MC(R_000003_MC_AGP_BASE, 0);
446 WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
447 }
448
449 rv515_mc_resume(rdev, &save);
450}
451
452void rv515_clock_startup(struct radeon_device *rdev)
453{
454 if (radeon_dynclks != -1 && radeon_dynclks)
455 radeon_atom_set_clock_gating(rdev, 1);
456 /* We need to force on some of the block */
457 WREG32_PLL(R_00000F_CP_DYN_CNTL,
458 RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
459 WREG32_PLL(R_000011_E2_DYN_CNTL,
460 RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
461 WREG32_PLL(R_000013_IDCT_DYN_CNTL,
462 RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
463}
464
465static int rv515_startup(struct radeon_device *rdev)
466{
467 int r;
468
469 rv515_mc_program(rdev);
470 /* Resume clock */
471 rv515_clock_startup(rdev);
472 /* Initialize GPU configuration (# pipes, ...) */
473 rv515_gpu_init(rdev);
474 /* Initialize GART (initialize after TTM so we can allocate
475 * memory through TTM but finalize after TTM) */
476 if (rdev->flags & RADEON_IS_PCIE) {
477 r = rv370_pcie_gart_enable(rdev);
478 if (r)
479 return r;
480 }
481 /* Enable IRQ */
482 rdev->irq.sw_int = true;
Jerome Glisseac447df2009-09-30 22:18:43 +0200483 rs600_irq_set(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200484 /* 1M ring buffer */
485 r = r100_cp_init(rdev, 1024 * 1024);
486 if (r) {
487 dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
488 return r;
489 }
490 r = r100_wb_init(rdev);
491 if (r)
492 dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
493 r = r100_ib_init(rdev);
494 if (r) {
495 dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
496 return r;
497 }
498 return 0;
499}
500
501int rv515_resume(struct radeon_device *rdev)
502{
503 /* Make sur GART are not working */
504 if (rdev->flags & RADEON_IS_PCIE)
505 rv370_pcie_gart_disable(rdev);
506 /* Resume clock before doing reset */
507 rv515_clock_startup(rdev);
508 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
509 if (radeon_gpu_reset(rdev)) {
510 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
511 RREG32(R_000E40_RBBM_STATUS),
512 RREG32(R_0007C0_CP_STAT));
513 }
514 /* post */
515 atom_asic_init(rdev->mode_info.atom_context);
516 /* Resume clock after posting */
517 rv515_clock_startup(rdev);
518 return rv515_startup(rdev);
519}
520
521int rv515_suspend(struct radeon_device *rdev)
522{
523 r100_cp_disable(rdev);
524 r100_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200525 rs600_irq_disable(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200526 if (rdev->flags & RADEON_IS_PCIE)
527 rv370_pcie_gart_disable(rdev);
528 return 0;
529}
530
531void rv515_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +0200532{
Dave Airlie50f15302009-08-21 13:21:01 +1000533 rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
534 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200535}
536
537void rv515_fini(struct radeon_device *rdev)
538{
539 rv515_suspend(rdev);
540 r100_cp_fini(rdev);
541 r100_wb_fini(rdev);
542 r100_ib_fini(rdev);
543 radeon_gem_fini(rdev);
544 rv370_pcie_gart_fini(rdev);
545 radeon_agp_fini(rdev);
546 radeon_irq_kms_fini(rdev);
547 radeon_fence_driver_fini(rdev);
548 radeon_object_fini(rdev);
549 radeon_atombios_fini(rdev);
550 kfree(rdev->bios);
551 rdev->bios = NULL;
552}
553
554int rv515_init(struct radeon_device *rdev)
555{
556 int r;
557
Jerome Glissed39c3b82009-09-28 18:34:43 +0200558 /* Initialize scratch registers */
559 radeon_scratch_init(rdev);
560 /* Initialize surface registers */
561 radeon_surface_init(rdev);
562 /* TODO: disable VGA need to use VGA request */
563 /* BIOS*/
564 if (!radeon_get_bios(rdev)) {
565 if (ASIC_IS_AVIVO(rdev))
566 return -EINVAL;
567 }
568 if (rdev->is_atom_bios) {
569 r = radeon_atombios_init(rdev);
570 if (r)
571 return r;
572 } else {
573 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
574 return -EINVAL;
575 }
576 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
577 if (radeon_gpu_reset(rdev)) {
578 dev_warn(rdev->dev,
579 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
580 RREG32(R_000E40_RBBM_STATUS),
581 RREG32(R_0007C0_CP_STAT));
582 }
583 /* check if cards are posted or not */
584 if (!radeon_card_posted(rdev) && rdev->bios) {
585 DRM_INFO("GPU not posted. posting now...\n");
586 atom_asic_init(rdev->mode_info.atom_context);
587 }
588 /* Initialize clocks */
589 radeon_get_clock_info(rdev->ddev);
590 /* Get vram informations */
591 rv515_vram_info(rdev);
592 /* Initialize memory controller (also test AGP) */
593 r = r420_mc_init(rdev);
594 if (r)
595 return r;
596 rv515_debugfs(rdev);
597 /* Fence driver */
598 r = radeon_fence_driver_init(rdev);
599 if (r)
600 return r;
601 r = radeon_irq_kms_init(rdev);
602 if (r)
603 return r;
604 /* Memory manager */
605 r = radeon_object_init(rdev);
606 if (r)
607 return r;
608 r = rv370_pcie_gart_init(rdev);
609 if (r)
610 return r;
611 rv515_set_safe_registers(rdev);
612 rdev->accel_working = true;
613 r = rv515_startup(rdev);
614 if (r) {
615 /* Somethings want wront with the accel init stop accel */
616 dev_err(rdev->dev, "Disabling GPU acceleration\n");
617 rv515_suspend(rdev);
618 r100_cp_fini(rdev);
619 r100_wb_fini(rdev);
620 r100_ib_fini(rdev);
621 rv370_pcie_gart_fini(rdev);
622 radeon_agp_fini(rdev);
623 radeon_irq_kms_fini(rdev);
624 rdev->accel_working = false;
625 }
Jerome Glisse068a1172009-06-17 13:28:30 +0200626 return 0;
627}
Jerome Glissec93bb852009-07-13 21:04:08 +0200628
Dave Airlie4ce001a2009-08-13 16:32:14 +1000629void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
Jerome Glissec93bb852009-07-13 21:04:08 +0200630{
Dave Airlie4ce001a2009-08-13 16:32:14 +1000631 int index_reg = 0x6578 + crtc->crtc_offset;
632 int data_reg = 0x657c + crtc->crtc_offset;
Jerome Glissec93bb852009-07-13 21:04:08 +0200633
Dave Airlie4ce001a2009-08-13 16:32:14 +1000634 WREG32(0x659C + crtc->crtc_offset, 0x0);
635 WREG32(0x6594 + crtc->crtc_offset, 0x705);
636 WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
637 WREG32(0x65D8 + crtc->crtc_offset, 0x0);
638 WREG32(0x65B0 + crtc->crtc_offset, 0x0);
639 WREG32(0x65C0 + crtc->crtc_offset, 0x0);
640 WREG32(0x65D4 + crtc->crtc_offset, 0x0);
641 WREG32(index_reg, 0x0);
642 WREG32(data_reg, 0x841880A8);
643 WREG32(index_reg, 0x1);
644 WREG32(data_reg, 0x84208680);
645 WREG32(index_reg, 0x2);
646 WREG32(data_reg, 0xBFF880B0);
647 WREG32(index_reg, 0x100);
648 WREG32(data_reg, 0x83D88088);
649 WREG32(index_reg, 0x101);
650 WREG32(data_reg, 0x84608680);
651 WREG32(index_reg, 0x102);
652 WREG32(data_reg, 0xBFF080D0);
653 WREG32(index_reg, 0x200);
654 WREG32(data_reg, 0x83988068);
655 WREG32(index_reg, 0x201);
656 WREG32(data_reg, 0x84A08680);
657 WREG32(index_reg, 0x202);
658 WREG32(data_reg, 0xBFF080F8);
659 WREG32(index_reg, 0x300);
660 WREG32(data_reg, 0x83588058);
661 WREG32(index_reg, 0x301);
662 WREG32(data_reg, 0x84E08660);
663 WREG32(index_reg, 0x302);
664 WREG32(data_reg, 0xBFF88120);
665 WREG32(index_reg, 0x400);
666 WREG32(data_reg, 0x83188040);
667 WREG32(index_reg, 0x401);
668 WREG32(data_reg, 0x85008660);
669 WREG32(index_reg, 0x402);
670 WREG32(data_reg, 0xBFF88150);
671 WREG32(index_reg, 0x500);
672 WREG32(data_reg, 0x82D88030);
673 WREG32(index_reg, 0x501);
674 WREG32(data_reg, 0x85408640);
675 WREG32(index_reg, 0x502);
676 WREG32(data_reg, 0xBFF88180);
677 WREG32(index_reg, 0x600);
678 WREG32(data_reg, 0x82A08018);
679 WREG32(index_reg, 0x601);
680 WREG32(data_reg, 0x85808620);
681 WREG32(index_reg, 0x602);
682 WREG32(data_reg, 0xBFF081B8);
683 WREG32(index_reg, 0x700);
684 WREG32(data_reg, 0x82608010);
685 WREG32(index_reg, 0x701);
686 WREG32(data_reg, 0x85A08600);
687 WREG32(index_reg, 0x702);
688 WREG32(data_reg, 0x800081F0);
689 WREG32(index_reg, 0x800);
690 WREG32(data_reg, 0x8228BFF8);
691 WREG32(index_reg, 0x801);
692 WREG32(data_reg, 0x85E085E0);
693 WREG32(index_reg, 0x802);
694 WREG32(data_reg, 0xBFF88228);
695 WREG32(index_reg, 0x10000);
696 WREG32(data_reg, 0x82A8BF00);
697 WREG32(index_reg, 0x10001);
698 WREG32(data_reg, 0x82A08CC0);
699 WREG32(index_reg, 0x10002);
700 WREG32(data_reg, 0x8008BEF8);
701 WREG32(index_reg, 0x10100);
702 WREG32(data_reg, 0x81F0BF28);
703 WREG32(index_reg, 0x10101);
704 WREG32(data_reg, 0x83608CA0);
705 WREG32(index_reg, 0x10102);
706 WREG32(data_reg, 0x8018BED0);
707 WREG32(index_reg, 0x10200);
708 WREG32(data_reg, 0x8148BF38);
709 WREG32(index_reg, 0x10201);
710 WREG32(data_reg, 0x84408C80);
711 WREG32(index_reg, 0x10202);
712 WREG32(data_reg, 0x8008BEB8);
713 WREG32(index_reg, 0x10300);
714 WREG32(data_reg, 0x80B0BF78);
715 WREG32(index_reg, 0x10301);
716 WREG32(data_reg, 0x85008C20);
717 WREG32(index_reg, 0x10302);
718 WREG32(data_reg, 0x8020BEA0);
719 WREG32(index_reg, 0x10400);
720 WREG32(data_reg, 0x8028BF90);
721 WREG32(index_reg, 0x10401);
722 WREG32(data_reg, 0x85E08BC0);
723 WREG32(index_reg, 0x10402);
724 WREG32(data_reg, 0x8018BE90);
725 WREG32(index_reg, 0x10500);
726 WREG32(data_reg, 0xBFB8BFB0);
727 WREG32(index_reg, 0x10501);
728 WREG32(data_reg, 0x86C08B40);
729 WREG32(index_reg, 0x10502);
730 WREG32(data_reg, 0x8010BE90);
731 WREG32(index_reg, 0x10600);
732 WREG32(data_reg, 0xBF58BFC8);
733 WREG32(index_reg, 0x10601);
734 WREG32(data_reg, 0x87A08AA0);
735 WREG32(index_reg, 0x10602);
736 WREG32(data_reg, 0x8010BE98);
737 WREG32(index_reg, 0x10700);
738 WREG32(data_reg, 0xBF10BFF0);
739 WREG32(index_reg, 0x10701);
740 WREG32(data_reg, 0x886089E0);
741 WREG32(index_reg, 0x10702);
742 WREG32(data_reg, 0x8018BEB0);
743 WREG32(index_reg, 0x10800);
744 WREG32(data_reg, 0xBED8BFE8);
745 WREG32(index_reg, 0x10801);
746 WREG32(data_reg, 0x89408940);
747 WREG32(index_reg, 0x10802);
748 WREG32(data_reg, 0xBFE8BED8);
749 WREG32(index_reg, 0x20000);
750 WREG32(data_reg, 0x80008000);
751 WREG32(index_reg, 0x20001);
752 WREG32(data_reg, 0x90008000);
753 WREG32(index_reg, 0x20002);
754 WREG32(data_reg, 0x80008000);
755 WREG32(index_reg, 0x20003);
756 WREG32(data_reg, 0x80008000);
757 WREG32(index_reg, 0x20100);
758 WREG32(data_reg, 0x80108000);
759 WREG32(index_reg, 0x20101);
760 WREG32(data_reg, 0x8FE0BF70);
761 WREG32(index_reg, 0x20102);
762 WREG32(data_reg, 0xBFE880C0);
763 WREG32(index_reg, 0x20103);
764 WREG32(data_reg, 0x80008000);
765 WREG32(index_reg, 0x20200);
766 WREG32(data_reg, 0x8018BFF8);
767 WREG32(index_reg, 0x20201);
768 WREG32(data_reg, 0x8F80BF08);
769 WREG32(index_reg, 0x20202);
770 WREG32(data_reg, 0xBFD081A0);
771 WREG32(index_reg, 0x20203);
772 WREG32(data_reg, 0xBFF88000);
773 WREG32(index_reg, 0x20300);
774 WREG32(data_reg, 0x80188000);
775 WREG32(index_reg, 0x20301);
776 WREG32(data_reg, 0x8EE0BEC0);
777 WREG32(index_reg, 0x20302);
778 WREG32(data_reg, 0xBFB082A0);
779 WREG32(index_reg, 0x20303);
780 WREG32(data_reg, 0x80008000);
781 WREG32(index_reg, 0x20400);
782 WREG32(data_reg, 0x80188000);
783 WREG32(index_reg, 0x20401);
784 WREG32(data_reg, 0x8E00BEA0);
785 WREG32(index_reg, 0x20402);
786 WREG32(data_reg, 0xBF8883C0);
787 WREG32(index_reg, 0x20403);
788 WREG32(data_reg, 0x80008000);
789 WREG32(index_reg, 0x20500);
790 WREG32(data_reg, 0x80188000);
791 WREG32(index_reg, 0x20501);
792 WREG32(data_reg, 0x8D00BE90);
793 WREG32(index_reg, 0x20502);
794 WREG32(data_reg, 0xBF588500);
795 WREG32(index_reg, 0x20503);
796 WREG32(data_reg, 0x80008008);
797 WREG32(index_reg, 0x20600);
798 WREG32(data_reg, 0x80188000);
799 WREG32(index_reg, 0x20601);
800 WREG32(data_reg, 0x8BC0BE98);
801 WREG32(index_reg, 0x20602);
802 WREG32(data_reg, 0xBF308660);
803 WREG32(index_reg, 0x20603);
804 WREG32(data_reg, 0x80008008);
805 WREG32(index_reg, 0x20700);
806 WREG32(data_reg, 0x80108000);
807 WREG32(index_reg, 0x20701);
808 WREG32(data_reg, 0x8A80BEB0);
809 WREG32(index_reg, 0x20702);
810 WREG32(data_reg, 0xBF0087C0);
811 WREG32(index_reg, 0x20703);
812 WREG32(data_reg, 0x80008008);
813 WREG32(index_reg, 0x20800);
814 WREG32(data_reg, 0x80108000);
815 WREG32(index_reg, 0x20801);
816 WREG32(data_reg, 0x8920BED0);
817 WREG32(index_reg, 0x20802);
818 WREG32(data_reg, 0xBED08920);
819 WREG32(index_reg, 0x20803);
820 WREG32(data_reg, 0x80008010);
821 WREG32(index_reg, 0x30000);
822 WREG32(data_reg, 0x90008000);
823 WREG32(index_reg, 0x30001);
824 WREG32(data_reg, 0x80008000);
825 WREG32(index_reg, 0x30100);
826 WREG32(data_reg, 0x8FE0BF90);
827 WREG32(index_reg, 0x30101);
828 WREG32(data_reg, 0xBFF880A0);
829 WREG32(index_reg, 0x30200);
830 WREG32(data_reg, 0x8F60BF40);
831 WREG32(index_reg, 0x30201);
832 WREG32(data_reg, 0xBFE88180);
833 WREG32(index_reg, 0x30300);
834 WREG32(data_reg, 0x8EC0BF00);
835 WREG32(index_reg, 0x30301);
836 WREG32(data_reg, 0xBFC88280);
837 WREG32(index_reg, 0x30400);
838 WREG32(data_reg, 0x8DE0BEE0);
839 WREG32(index_reg, 0x30401);
840 WREG32(data_reg, 0xBFA083A0);
841 WREG32(index_reg, 0x30500);
842 WREG32(data_reg, 0x8CE0BED0);
843 WREG32(index_reg, 0x30501);
844 WREG32(data_reg, 0xBF7884E0);
845 WREG32(index_reg, 0x30600);
846 WREG32(data_reg, 0x8BA0BED8);
847 WREG32(index_reg, 0x30601);
848 WREG32(data_reg, 0xBF508640);
849 WREG32(index_reg, 0x30700);
850 WREG32(data_reg, 0x8A60BEE8);
851 WREG32(index_reg, 0x30701);
852 WREG32(data_reg, 0xBF2087A0);
853 WREG32(index_reg, 0x30800);
854 WREG32(data_reg, 0x8900BF00);
855 WREG32(index_reg, 0x30801);
856 WREG32(data_reg, 0xBF008900);
Jerome Glissec93bb852009-07-13 21:04:08 +0200857}
858
859struct rv515_watermark {
860 u32 lb_request_fifo_depth;
861 fixed20_12 num_line_pair;
862 fixed20_12 estimated_width;
863 fixed20_12 worst_case_latency;
864 fixed20_12 consumption_rate;
865 fixed20_12 active_time;
866 fixed20_12 dbpp;
867 fixed20_12 priority_mark_max;
868 fixed20_12 priority_mark;
869 fixed20_12 sclk;
870};
871
872void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
873 struct radeon_crtc *crtc,
874 struct rv515_watermark *wm)
875{
876 struct drm_display_mode *mode = &crtc->base.mode;
877 fixed20_12 a, b, c;
878 fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
879 fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
880
881 if (!crtc->base.enabled) {
882 /* FIXME: wouldn't it better to set priority mark to maximum */
883 wm->lb_request_fifo_depth = 4;
884 return;
885 }
886
887 if (crtc->vsc.full > rfixed_const(2))
888 wm->num_line_pair.full = rfixed_const(2);
889 else
890 wm->num_line_pair.full = rfixed_const(1);
891
892 b.full = rfixed_const(mode->crtc_hdisplay);
893 c.full = rfixed_const(256);
894 a.full = rfixed_mul(wm->num_line_pair, b);
895 request_fifo_depth.full = rfixed_div(a, c);
896 if (a.full < rfixed_const(4)) {
897 wm->lb_request_fifo_depth = 4;
898 } else {
899 wm->lb_request_fifo_depth = rfixed_trunc(request_fifo_depth);
900 }
901
902 /* Determine consumption rate
903 * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
904 * vtaps = number of vertical taps,
905 * vsc = vertical scaling ratio, defined as source/destination
906 * hsc = horizontal scaling ration, defined as source/destination
907 */
908 a.full = rfixed_const(mode->clock);
909 b.full = rfixed_const(1000);
910 a.full = rfixed_div(a, b);
911 pclk.full = rfixed_div(b, a);
912 if (crtc->rmx_type != RMX_OFF) {
913 b.full = rfixed_const(2);
914 if (crtc->vsc.full > b.full)
915 b.full = crtc->vsc.full;
916 b.full = rfixed_mul(b, crtc->hsc);
917 c.full = rfixed_const(2);
918 b.full = rfixed_div(b, c);
919 consumption_time.full = rfixed_div(pclk, b);
920 } else {
921 consumption_time.full = pclk.full;
922 }
923 a.full = rfixed_const(1);
924 wm->consumption_rate.full = rfixed_div(a, consumption_time);
925
926
927 /* Determine line time
928 * LineTime = total time for one line of displayhtotal
929 * LineTime = total number of horizontal pixels
930 * pclk = pixel clock period(ns)
931 */
932 a.full = rfixed_const(crtc->base.mode.crtc_htotal);
933 line_time.full = rfixed_mul(a, pclk);
934
935 /* Determine active time
936 * ActiveTime = time of active region of display within one line,
937 * hactive = total number of horizontal active pixels
938 * htotal = total number of horizontal pixels
939 */
940 a.full = rfixed_const(crtc->base.mode.crtc_htotal);
941 b.full = rfixed_const(crtc->base.mode.crtc_hdisplay);
942 wm->active_time.full = rfixed_mul(line_time, b);
943 wm->active_time.full = rfixed_div(wm->active_time, a);
944
945 /* Determine chunk time
946 * ChunkTime = the time it takes the DCP to send one chunk of data
947 * to the LB which consists of pipeline delay and inter chunk gap
948 * sclk = system clock(Mhz)
949 */
950 a.full = rfixed_const(600 * 1000);
951 chunk_time.full = rfixed_div(a, rdev->pm.sclk);
952 read_delay_latency.full = rfixed_const(1000);
953
954 /* Determine the worst case latency
955 * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
956 * WorstCaseLatency = worst case time from urgent to when the MC starts
957 * to return data
958 * READ_DELAY_IDLE_MAX = constant of 1us
959 * ChunkTime = time it takes the DCP to send one chunk of data to the LB
960 * which consists of pipeline delay and inter chunk gap
961 */
962 if (rfixed_trunc(wm->num_line_pair) > 1) {
963 a.full = rfixed_const(3);
964 wm->worst_case_latency.full = rfixed_mul(a, chunk_time);
965 wm->worst_case_latency.full += read_delay_latency.full;
966 } else {
967 wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
968 }
969
970 /* Determine the tolerable latency
971 * TolerableLatency = Any given request has only 1 line time
972 * for the data to be returned
973 * LBRequestFifoDepth = Number of chunk requests the LB can
974 * put into the request FIFO for a display
975 * LineTime = total time for one line of display
976 * ChunkTime = the time it takes the DCP to send one chunk
977 * of data to the LB which consists of
978 * pipeline delay and inter chunk gap
979 */
980 if ((2+wm->lb_request_fifo_depth) >= rfixed_trunc(request_fifo_depth)) {
981 tolerable_latency.full = line_time.full;
982 } else {
983 tolerable_latency.full = rfixed_const(wm->lb_request_fifo_depth - 2);
984 tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
985 tolerable_latency.full = rfixed_mul(tolerable_latency, chunk_time);
986 tolerable_latency.full = line_time.full - tolerable_latency.full;
987 }
988 /* We assume worst case 32bits (4 bytes) */
989 wm->dbpp.full = rfixed_const(2 * 16);
990
991 /* Determine the maximum priority mark
992 * width = viewport width in pixels
993 */
994 a.full = rfixed_const(16);
995 wm->priority_mark_max.full = rfixed_const(crtc->base.mode.crtc_hdisplay);
996 wm->priority_mark_max.full = rfixed_div(wm->priority_mark_max, a);
997
998 /* Determine estimated width */
999 estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
1000 estimated_width.full = rfixed_div(estimated_width, consumption_time);
1001 if (rfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
1002 wm->priority_mark.full = rfixed_const(10);
1003 } else {
1004 a.full = rfixed_const(16);
1005 wm->priority_mark.full = rfixed_div(estimated_width, a);
1006 wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
1007 }
1008}
1009
1010void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
1011{
1012 struct drm_display_mode *mode0 = NULL;
1013 struct drm_display_mode *mode1 = NULL;
1014 struct rv515_watermark wm0;
1015 struct rv515_watermark wm1;
1016 u32 tmp;
1017 fixed20_12 priority_mark02, priority_mark12, fill_rate;
1018 fixed20_12 a, b;
1019
1020 if (rdev->mode_info.crtcs[0]->base.enabled)
1021 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
1022 if (rdev->mode_info.crtcs[1]->base.enabled)
1023 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
1024 rs690_line_buffer_adjust(rdev, mode0, mode1);
1025
1026 rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
1027 rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
1028
1029 tmp = wm0.lb_request_fifo_depth;
1030 tmp |= wm1.lb_request_fifo_depth << 16;
1031 WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
1032
1033 if (mode0 && mode1) {
1034 if (rfixed_trunc(wm0.dbpp) > 64)
1035 a.full = rfixed_div(wm0.dbpp, wm0.num_line_pair);
1036 else
1037 a.full = wm0.num_line_pair.full;
1038 if (rfixed_trunc(wm1.dbpp) > 64)
1039 b.full = rfixed_div(wm1.dbpp, wm1.num_line_pair);
1040 else
1041 b.full = wm1.num_line_pair.full;
1042 a.full += b.full;
1043 fill_rate.full = rfixed_div(wm0.sclk, a);
1044 if (wm0.consumption_rate.full > fill_rate.full) {
1045 b.full = wm0.consumption_rate.full - fill_rate.full;
1046 b.full = rfixed_mul(b, wm0.active_time);
1047 a.full = rfixed_const(16);
1048 b.full = rfixed_div(b, a);
1049 a.full = rfixed_mul(wm0.worst_case_latency,
1050 wm0.consumption_rate);
1051 priority_mark02.full = a.full + b.full;
1052 } else {
1053 a.full = rfixed_mul(wm0.worst_case_latency,
1054 wm0.consumption_rate);
1055 b.full = rfixed_const(16 * 1000);
1056 priority_mark02.full = rfixed_div(a, b);
1057 }
1058 if (wm1.consumption_rate.full > fill_rate.full) {
1059 b.full = wm1.consumption_rate.full - fill_rate.full;
1060 b.full = rfixed_mul(b, wm1.active_time);
1061 a.full = rfixed_const(16);
1062 b.full = rfixed_div(b, a);
1063 a.full = rfixed_mul(wm1.worst_case_latency,
1064 wm1.consumption_rate);
1065 priority_mark12.full = a.full + b.full;
1066 } else {
1067 a.full = rfixed_mul(wm1.worst_case_latency,
1068 wm1.consumption_rate);
1069 b.full = rfixed_const(16 * 1000);
1070 priority_mark12.full = rfixed_div(a, b);
1071 }
1072 if (wm0.priority_mark.full > priority_mark02.full)
1073 priority_mark02.full = wm0.priority_mark.full;
1074 if (rfixed_trunc(priority_mark02) < 0)
1075 priority_mark02.full = 0;
1076 if (wm0.priority_mark_max.full > priority_mark02.full)
1077 priority_mark02.full = wm0.priority_mark_max.full;
1078 if (wm1.priority_mark.full > priority_mark12.full)
1079 priority_mark12.full = wm1.priority_mark.full;
1080 if (rfixed_trunc(priority_mark12) < 0)
1081 priority_mark12.full = 0;
1082 if (wm1.priority_mark_max.full > priority_mark12.full)
1083 priority_mark12.full = wm1.priority_mark_max.full;
1084 WREG32(D1MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark02));
1085 WREG32(D1MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark02));
1086 WREG32(D2MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark12));
1087 WREG32(D2MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark12));
1088 } else if (mode0) {
1089 if (rfixed_trunc(wm0.dbpp) > 64)
1090 a.full = rfixed_div(wm0.dbpp, wm0.num_line_pair);
1091 else
1092 a.full = wm0.num_line_pair.full;
1093 fill_rate.full = rfixed_div(wm0.sclk, a);
1094 if (wm0.consumption_rate.full > fill_rate.full) {
1095 b.full = wm0.consumption_rate.full - fill_rate.full;
1096 b.full = rfixed_mul(b, wm0.active_time);
1097 a.full = rfixed_const(16);
1098 b.full = rfixed_div(b, a);
1099 a.full = rfixed_mul(wm0.worst_case_latency,
1100 wm0.consumption_rate);
1101 priority_mark02.full = a.full + b.full;
1102 } else {
1103 a.full = rfixed_mul(wm0.worst_case_latency,
1104 wm0.consumption_rate);
1105 b.full = rfixed_const(16);
1106 priority_mark02.full = rfixed_div(a, b);
1107 }
1108 if (wm0.priority_mark.full > priority_mark02.full)
1109 priority_mark02.full = wm0.priority_mark.full;
1110 if (rfixed_trunc(priority_mark02) < 0)
1111 priority_mark02.full = 0;
1112 if (wm0.priority_mark_max.full > priority_mark02.full)
1113 priority_mark02.full = wm0.priority_mark_max.full;
1114 WREG32(D1MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark02));
1115 WREG32(D1MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark02));
1116 WREG32(D2MODE_PRIORITY_A_CNT, MODE_PRIORITY_OFF);
1117 WREG32(D2MODE_PRIORITY_B_CNT, MODE_PRIORITY_OFF);
1118 } else {
1119 if (rfixed_trunc(wm1.dbpp) > 64)
1120 a.full = rfixed_div(wm1.dbpp, wm1.num_line_pair);
1121 else
1122 a.full = wm1.num_line_pair.full;
1123 fill_rate.full = rfixed_div(wm1.sclk, a);
1124 if (wm1.consumption_rate.full > fill_rate.full) {
1125 b.full = wm1.consumption_rate.full - fill_rate.full;
1126 b.full = rfixed_mul(b, wm1.active_time);
1127 a.full = rfixed_const(16);
1128 b.full = rfixed_div(b, a);
1129 a.full = rfixed_mul(wm1.worst_case_latency,
1130 wm1.consumption_rate);
1131 priority_mark12.full = a.full + b.full;
1132 } else {
1133 a.full = rfixed_mul(wm1.worst_case_latency,
1134 wm1.consumption_rate);
1135 b.full = rfixed_const(16 * 1000);
1136 priority_mark12.full = rfixed_div(a, b);
1137 }
1138 if (wm1.priority_mark.full > priority_mark12.full)
1139 priority_mark12.full = wm1.priority_mark.full;
1140 if (rfixed_trunc(priority_mark12) < 0)
1141 priority_mark12.full = 0;
1142 if (wm1.priority_mark_max.full > priority_mark12.full)
1143 priority_mark12.full = wm1.priority_mark_max.full;
1144 WREG32(D1MODE_PRIORITY_A_CNT, MODE_PRIORITY_OFF);
1145 WREG32(D1MODE_PRIORITY_B_CNT, MODE_PRIORITY_OFF);
1146 WREG32(D2MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark12));
1147 WREG32(D2MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark12));
1148 }
1149}
1150
1151void rv515_bandwidth_update(struct radeon_device *rdev)
1152{
1153 uint32_t tmp;
1154 struct drm_display_mode *mode0 = NULL;
1155 struct drm_display_mode *mode1 = NULL;
1156
1157 if (rdev->mode_info.crtcs[0]->base.enabled)
1158 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
1159 if (rdev->mode_info.crtcs[1]->base.enabled)
1160 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
1161 /*
1162 * Set display0/1 priority up in the memory controller for
1163 * modes if the user specifies HIGH for displaypriority
1164 * option.
1165 */
1166 if (rdev->disp_priority == 2) {
1167 tmp = RREG32_MC(MC_MISC_LAT_TIMER);
1168 tmp &= ~MC_DISP1R_INIT_LAT_MASK;
1169 tmp &= ~MC_DISP0R_INIT_LAT_MASK;
1170 if (mode1)
1171 tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
1172 if (mode0)
1173 tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
1174 WREG32_MC(MC_MISC_LAT_TIMER, tmp);
1175 }
1176 rv515_bandwidth_avivo_update(rdev);
1177}