blob: 3c14dc104cc1701af8553ef08dbd9eeb9bbe46a3 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16#include <linux/elf.h>
17#include <linux/delay.h>
18#include <linux/module.h>
19#include <linux/slab.h>
20#include <linux/regulator/consumer.h>
Stephen Boyd9802ca92011-05-25 15:09:59 -070021
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070022#include <asm/mach-types.h>
23
Stephen Boyd9802ca92011-05-25 15:09:59 -070024#include <mach/msm_iomap.h>
25#include <mach/scm.h>
26
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include "peripheral-loader.h"
28
29#define MSM_FW_QDSP6SS_PHYS 0x08800000
30#define MSM_SW_QDSP6SS_PHYS 0x08900000
31#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
32#define MSM_MSS_ENABLE_PHYS 0x08B00000
33
34#define QDSP6SS_RST_EVB 0x0
35#define QDSP6SS_RESET 0x04
36#define QDSP6SS_CGC_OVERRIDE 0x18
37#define QDSP6SS_STRAP_TCM 0x1C
38#define QDSP6SS_STRAP_AHB 0x20
39#define QDSP6SS_GFMUX_CTL 0x30
40#define QDSP6SS_PWR_CTL 0x38
41
42#define MSS_S_HCLK_CTL (MSM_CLK_CTL_BASE + 0x2C70)
43#define MSS_SLP_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C60)
44#define SFAB_MSS_M_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2340)
45#define SFAB_MSS_S_HCLK_CTL (MSM_CLK_CTL_BASE + 0x2C00)
46#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
47#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
48#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
49#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
50#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
51#define MSS_RESET (MSM_CLK_CTL_BASE + 0x2C64)
52
53#define Q6SS_SS_ARES BIT(0)
54#define Q6SS_CORE_ARES BIT(1)
55#define Q6SS_ISDB_ARES BIT(2)
56#define Q6SS_ETM_ARES BIT(3)
57#define Q6SS_STOP_CORE_ARES BIT(4)
58#define Q6SS_PRIV_ARES BIT(5)
59
60#define Q6SS_L2DATA_SLP_NRET_N BIT(0)
61#define Q6SS_SLP_RET_N BIT(1)
62#define Q6SS_L1TCM_SLP_NRET_N BIT(2)
63#define Q6SS_L2TAG_SLP_NRET_N BIT(3)
64#define Q6SS_ETB_SLEEP_NRET_N BIT(4)
65#define Q6SS_ARR_STBY_N BIT(5)
66#define Q6SS_CLAMP_IO BIT(6)
67
68#define Q6SS_CLK_ENA BIT(1)
69#define Q6SS_SRC_SWITCH_CLK_OVR BIT(8)
70#define Q6SS_AXIS_ACLK_EN BIT(9)
71
72#define MSM_RIVA_PHYS 0x03204000
73#define RIVA_PMU_A2XB_CFG (msm_riva_base + 0xB8)
74#define RIVA_PMU_A2XB_CFG_EN BIT(0)
75
76#define RIVA_PMU_CFG (msm_riva_base + 0x28)
77#define RIVA_PMU_CFG_WARM_BOOT BIT(0)
78#define RIVA_PMU_CFG_IRIS_XO_MODE 0x6
79#define RIVA_PMU_CFG_IRIS_XO_MODE_48 (3 << 1)
80
81#define RIVA_PMU_OVRD_VAL (msm_riva_base + 0x30)
82#define RIVA_PMU_OVRD_VAL_CCPU_RESET BIT(0)
83#define RIVA_PMU_OVRD_VAL_CCPU_CLK BIT(1)
84
85#define RIVA_PMU_CCPU_CTL (msm_riva_base + 0x9C)
86#define RIVA_PMU_CCPU_CTL_HIGH_IVT BIT(0)
87#define RIVA_PMU_CCPU_CTL_REMAP_EN BIT(2)
88
89#define RIVA_PMU_CCPU_BOOT_REMAP_ADDR (msm_riva_base + 0xA0)
90
91#define RIVA_PLL_MODE (MSM_CLK_CTL_BASE + 0x31A0)
92#define PLL_MODE_OUTCTRL BIT(0)
93#define PLL_MODE_BYPASSNL BIT(1)
94#define PLL_MODE_RESET_N BIT(2)
95#define PLL_MODE_REF_XO_SEL 0x30
96#define PLL_MODE_REF_XO_SEL_CXO (2 << 4)
97#define PLL_MODE_REF_XO_SEL_RF (3 << 4)
98#define RIVA_PLL_L_VAL (MSM_CLK_CTL_BASE + 0x31A4)
99#define RIVA_PLL_M_VAL (MSM_CLK_CTL_BASE + 0x31A8)
100#define RIVA_PLL_N_VAL (MSM_CLK_CTL_BASE + 0x31Ac)
101#define RIVA_PLL_CONFIG (MSM_CLK_CTL_BASE + 0x31B4)
102#define RIVA_PLL_STATUS (MSM_CLK_CTL_BASE + 0x31B8)
103
104#define RIVA_PMU_ROOT_CLK_SEL (msm_riva_base + 0xC8)
105#define RIVA_PMU_ROOT_CLK_SEL_3 BIT(2)
106
107#define RIVA_PMU_CLK_ROOT3 (msm_riva_base + 0x78)
108#define RIVA_PMU_CLK_ROOT3_ENA BIT(0)
109#define RIVA_PMU_CLK_ROOT3_SRC0_DIV 0x3C
110#define RIVA_PMU_CLK_ROOT3_SRC0_DIV_2 (1 << 2)
111#define RIVA_PMU_CLK_ROOT3_SRC0_SEL 0x1C0
112#define RIVA_PMU_CLK_ROOT3_SRC0_SEL_RIVA (1 << 6)
113#define RIVA_PMU_CLK_ROOT3_SRC1_DIV 0x1E00
114#define RIVA_PMU_CLK_ROOT3_SRC1_DIV_2 (1 << 9)
115#define RIVA_PMU_CLK_ROOT3_SRC1_SEL 0xE000
116#define RIVA_PMU_CLK_ROOT3_SRC1_SEL_RIVA (1 << 13)
117
118#define PPSS_RESET (MSM_CLK_CTL_BASE + 0x2594)
119#define PPSS_PROC_CLK_CTL (MSM_CLK_CTL_BASE + 0x2588)
120#define PPSS_HCLK_CTL (MSM_CLK_CTL_BASE + 0x2580)
121
Stephen Boyd9802ca92011-05-25 15:09:59 -0700122#define PAS_Q6 1
123#define PAS_DSPS 2
124#define PAS_MODEM_SW 4
125#define PAS_MODEM_FW 5
Stephen Boydcc724232011-08-17 17:56:00 -0700126#define PAS_RIVA 6
Stephen Boyd9802ca92011-05-25 15:09:59 -0700127
128#define PAS_INIT_IMAGE_CMD 1
129#define PAS_MEM_CMD 2
130#define PAS_AUTH_AND_RESET_CMD 5
131#define PAS_SHUTDOWN_CMD 6
132
133struct pas_init_image_req {
134 u32 proc;
135 u32 image_addr;
136};
137
138struct pas_init_image_resp {
139 u32 image_valid;
140};
141
142struct pas_auth_image_req {
143 u32 proc;
144};
145
146struct pas_auth_image_resp {
147 u32 reset_initiated;
148};
149
150struct pas_shutdown_req {
151 u32 proc;
152};
153
154struct pas_shutdown_resp {
155 u32 success;
156};
157
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700158struct q6_data {
159 const unsigned strap_tcm_base;
160 const unsigned strap_ahb_upper;
161 const unsigned strap_ahb_lower;
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700162 const unsigned reg_base_phys;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700163 void __iomem *reg_base;
164 void __iomem *aclk_reg;
165 void __iomem *jtag_clk_reg;
166 int start_addr;
167 struct regulator *vreg;
168 bool vreg_enabled;
169 const char *name;
170};
171
172static struct q6_data q6_lpass = {
173 .strap_tcm_base = (0x146 << 16),
174 .strap_ahb_upper = (0x029 << 16),
175 .strap_ahb_lower = (0x028 << 4),
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700176 .reg_base_phys = MSM_LPASS_QDSP6SS_PHYS,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700177 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
178 .name = "q6_lpass",
179};
180
181static struct q6_data q6_modem_fw = {
182 .strap_tcm_base = (0x40 << 16),
183 .strap_ahb_upper = (0x09 << 16),
184 .strap_ahb_lower = (0x08 << 4),
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700185 .reg_base_phys = MSM_FW_QDSP6SS_PHYS,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700186 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
187 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
188 .name = "q6_modem_fw",
189};
190
191static struct q6_data q6_modem_sw = {
192 .strap_tcm_base = (0x42 << 16),
193 .strap_ahb_upper = (0x09 << 16),
194 .strap_ahb_lower = (0x08 << 4),
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700195 .reg_base_phys = MSM_SW_QDSP6SS_PHYS,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700196 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
197 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
198 .name = "q6_modem_sw",
199};
200
201static void __iomem *mss_enable_reg;
202static void __iomem *msm_riva_base;
203static unsigned long riva_start;
204
Stephen Boyd9802ca92011-05-25 15:09:59 -0700205static int init_image_trusted(int id, const u8 *metadata, size_t size)
206{
207 int ret;
208 struct pas_init_image_req request;
209 struct pas_init_image_resp resp = {0};
210 void *mdata_buf;
211
212 /* Make memory physically contiguous */
213 mdata_buf = kmemdup(metadata, size, GFP_KERNEL);
214 if (!mdata_buf)
215 return -ENOMEM;
216
217 request.proc = id;
218 request.image_addr = virt_to_phys(mdata_buf);
219
220 ret = scm_call(SCM_SVC_PIL, PAS_INIT_IMAGE_CMD, &request,
221 sizeof(request), &resp, sizeof(resp));
222 kfree(mdata_buf);
223
224 if (ret)
225 return ret;
226 return resp.image_valid;
227}
228
229static int init_image_lpass_q6_trusted(const u8 *metadata, size_t size)
230{
231 return init_image_trusted(PAS_Q6, metadata, size);
232}
233
234static int init_image_modem_fw_q6_trusted(const u8 *metadata, size_t size)
235{
236 return init_image_trusted(PAS_MODEM_FW, metadata, size);
237}
238
239static int init_image_modem_sw_q6_trusted(const u8 *metadata, size_t size)
240{
241 return init_image_trusted(PAS_MODEM_SW, metadata, size);
242}
243
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700244static int init_image_lpass_q6_untrusted(const u8 *metadata, size_t size)
245{
246 const struct elf32_hdr *ehdr = (struct elf32_hdr *)metadata;
247 q6_lpass.start_addr = ehdr->e_entry;
248 return 0;
249}
250
251static int init_image_modem_fw_q6_untrusted(const u8 *metadata, size_t size)
252{
253 const struct elf32_hdr *ehdr = (struct elf32_hdr *)metadata;
254 q6_modem_fw.start_addr = ehdr->e_entry;
255 return 0;
256}
257
258static int init_image_modem_sw_q6_untrusted(const u8 *metadata, size_t size)
259{
260 const struct elf32_hdr *ehdr = (struct elf32_hdr *)metadata;
261 q6_modem_sw.start_addr = ehdr->e_entry;
262 return 0;
263}
264
265static int verify_blob(u32 phy_addr, size_t size)
266{
267 return 0;
268}
269
Stephen Boyd9802ca92011-05-25 15:09:59 -0700270static int auth_and_reset_trusted(int id)
271{
272 int ret;
273 struct pas_auth_image_req request;
274 struct pas_auth_image_resp resp = {0};
275
276 request.proc = id;
277 ret = scm_call(SCM_SVC_PIL, PAS_AUTH_AND_RESET_CMD, &request,
278 sizeof(request), &resp, sizeof(resp));
279 if (ret)
280 return ret;
281
282 return resp.reset_initiated;
283}
284
Stephen Boydb6b54852011-08-16 14:16:27 -0700285static int power_up_q6(struct q6_data *q6)
Stephen Boyd9802ca92011-05-25 15:09:59 -0700286{
287 int err;
288
289 err = regulator_set_voltage(q6->vreg, 1050000, 1050000);
290 if (err) {
291 pr_err("Failed to set %s regulator's voltage.\n", q6->name);
292 return err;
293 }
Stephen Boydb6b54852011-08-16 14:16:27 -0700294 err = regulator_set_optimum_mode(q6->vreg, 100000);
295 if (err < 0) {
296 pr_err("Failed to set %s regulator's mode.\n", q6->name);
297 return err;
298 }
Stephen Boyd9802ca92011-05-25 15:09:59 -0700299 err = regulator_enable(q6->vreg);
300 if (err) {
301 pr_err("Failed to enable %s's regulator.\n", q6->name);
302 return err;
303 }
304 q6->vreg_enabled = true;
Stephen Boydb6b54852011-08-16 14:16:27 -0700305 return 0;
Stephen Boyd9802ca92011-05-25 15:09:59 -0700306}
307
Stephen Boydb6b54852011-08-16 14:16:27 -0700308static int reset_q6_trusted(int id, struct q6_data *q6)
309{
310 int err = power_up_q6(q6);
311 if (err)
312 return err;
313 return auth_and_reset_trusted(id);
314}
Stephen Boyd9802ca92011-05-25 15:09:59 -0700315
316static int reset_lpass_q6_trusted(void)
317{
318 return reset_q6_trusted(PAS_Q6, &q6_lpass);
319}
320
321static int reset_modem_fw_q6_trusted(void)
322{
323 return reset_q6_trusted(PAS_MODEM_FW, &q6_modem_fw);
324}
325
326static int reset_modem_sw_q6_trusted(void)
327{
328 return reset_q6_trusted(PAS_MODEM_SW, &q6_modem_sw);
329}
330
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700331static int reset_q6_untrusted(struct q6_data *q6)
332{
333 u32 reg, err = 0;
334
Stephen Boydb6b54852011-08-16 14:16:27 -0700335 err = power_up_q6(q6);
336 if (err)
337 return err;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700338 /* Enable Q6 ACLK */
339 writel_relaxed(0x10, q6->aclk_reg);
340
341 if (q6 == &q6_modem_fw || q6 == &q6_modem_sw) {
342 /* Enable MSS clocks */
343 writel_relaxed(0x10, SFAB_MSS_M_ACLK_CTL);
344 writel_relaxed(0x10, SFAB_MSS_S_HCLK_CTL);
345 writel_relaxed(0x10, MSS_S_HCLK_CTL);
346 writel_relaxed(0x10, MSS_SLP_CLK_CTL);
347 /* Wait for clocks to enable */
348 mb();
349 udelay(10);
350
351 /* Enable JTAG clocks */
352 /* TODO: Remove if/when Q6 software enables them? */
353 writel_relaxed(0x10, q6->jtag_clk_reg);
354
355 /* De-assert MSS reset */
356 writel_relaxed(0x0, MSS_RESET);
357 mb();
358 udelay(10);
359
360 /* Enable MSS */
361 writel_relaxed(0x7, mss_enable_reg);
362 }
363
364 /*
365 * Assert AXIS_ACLK_EN override to allow for correct updating of the
366 * QDSP6_CORE_STATE status bit. This is mandatory only for the SW Q6
367 * in 8960v1 and optional elsewhere.
368 */
369 reg = readl_relaxed(q6->reg_base + QDSP6SS_CGC_OVERRIDE);
370 reg |= Q6SS_AXIS_ACLK_EN;
371 writel_relaxed(reg, q6->reg_base + QDSP6SS_CGC_OVERRIDE);
372
373 /* Deassert Q6SS_SS_ARES */
374 reg = readl_relaxed(q6->reg_base + QDSP6SS_RESET);
375 reg &= ~(Q6SS_SS_ARES);
376 writel_relaxed(reg, q6->reg_base + QDSP6SS_RESET);
377
378 /* Program boot address */
379 writel_relaxed((q6->start_addr >> 8) & 0xFFFFFF,
380 q6->reg_base + QDSP6SS_RST_EVB);
381
382 /* Program TCM and AHB address ranges */
383 writel_relaxed(q6->strap_tcm_base, q6->reg_base + QDSP6SS_STRAP_TCM);
384 writel_relaxed(q6->strap_ahb_upper | q6->strap_ahb_lower,
385 q6->reg_base + QDSP6SS_STRAP_AHB);
386
387 /* Turn off Q6 core clock */
388 writel_relaxed(Q6SS_SRC_SWITCH_CLK_OVR,
389 q6->reg_base + QDSP6SS_GFMUX_CTL);
390
391 /* Put memories to sleep */
392 writel_relaxed(Q6SS_CLAMP_IO, q6->reg_base + QDSP6SS_PWR_CTL);
393
394 /* Assert resets */
395 reg = readl_relaxed(q6->reg_base + QDSP6SS_RESET);
396 reg |= (Q6SS_CORE_ARES | Q6SS_ISDB_ARES | Q6SS_ETM_ARES
397 | Q6SS_STOP_CORE_ARES);
398 writel_relaxed(reg, q6->reg_base + QDSP6SS_RESET);
399
400 /* Wait 8 AHB cycles for Q6 to be fully reset (AHB = 1.5Mhz) */
401 mb();
402 usleep_range(20, 30);
403
404 /* Turn on Q6 memories */
405 reg = Q6SS_L2DATA_SLP_NRET_N | Q6SS_SLP_RET_N | Q6SS_L1TCM_SLP_NRET_N
406 | Q6SS_L2TAG_SLP_NRET_N | Q6SS_ETB_SLEEP_NRET_N | Q6SS_ARR_STBY_N
407 | Q6SS_CLAMP_IO;
408 writel_relaxed(reg, q6->reg_base + QDSP6SS_PWR_CTL);
409
410 /* Turn on Q6 core clock */
411 reg = Q6SS_CLK_ENA | Q6SS_SRC_SWITCH_CLK_OVR;
412 writel_relaxed(reg, q6->reg_base + QDSP6SS_GFMUX_CTL);
413
414 /* Remove Q6SS_CLAMP_IO */
415 reg = readl_relaxed(q6->reg_base + QDSP6SS_PWR_CTL);
416 reg &= ~Q6SS_CLAMP_IO;
417 writel_relaxed(reg, q6->reg_base + QDSP6SS_PWR_CTL);
418
419 /* Bring Q6 core out of reset and start execution. */
420 writel_relaxed(0x0, q6->reg_base + QDSP6SS_RESET);
421
422 /*
423 * Re-enable auto-gating of AXIS_ACLK at lease one AXI clock cycle
424 * after resets are de-asserted.
425 */
426 mb();
427 usleep_range(1, 10);
428 reg = readl_relaxed(q6->reg_base + QDSP6SS_CGC_OVERRIDE);
429 reg &= ~Q6SS_AXIS_ACLK_EN;
430 writel_relaxed(reg, q6->reg_base + QDSP6SS_CGC_OVERRIDE);
431
Stephen Boydb6b54852011-08-16 14:16:27 -0700432 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700433}
434
435static int reset_lpass_q6_untrusted(void)
436{
437 return reset_q6_untrusted(&q6_lpass);
438}
439
440static int reset_modem_fw_q6_untrusted(void)
441{
442 return reset_q6_untrusted(&q6_modem_fw);
443}
444
445static int reset_modem_sw_q6_untrusted(void)
446{
447 return reset_q6_untrusted(&q6_modem_sw);
448}
449
Stephen Boyd9802ca92011-05-25 15:09:59 -0700450static int shutdown_trusted(int id)
451{
452 int ret;
453 struct pas_shutdown_req request;
454 struct pas_shutdown_resp resp = {0};
455
456 request.proc = id;
457 ret = scm_call(SCM_SVC_PIL, PAS_SHUTDOWN_CMD, &request, sizeof(request),
458 &resp, sizeof(resp));
459 if (ret)
460 return ret;
461
462 return resp.success;
463}
464
465static int shutdown_q6_trusted(int id, struct q6_data *q6)
466{
467 int ret;
468
469 ret = shutdown_trusted(id);
Matt Wagantalldafcd3d2011-08-02 20:27:59 -0700470 if (ret)
471 return ret;
472
Stephen Boyd9802ca92011-05-25 15:09:59 -0700473 if (q6->vreg_enabled) {
474 regulator_disable(q6->vreg);
475 q6->vreg_enabled = false;
476 }
477
478 return ret;
479}
480
481static int shutdown_lpass_q6_trusted(void)
482{
483 return shutdown_q6_trusted(PAS_Q6, &q6_lpass);
484}
485
486static int shutdown_modem_fw_q6_trusted(void)
487{
488 return shutdown_q6_trusted(PAS_MODEM_FW, &q6_modem_fw);
489}
490
491static int shutdown_modem_sw_q6_trusted(void)
492{
493 return shutdown_q6_trusted(PAS_MODEM_SW, &q6_modem_sw);
494}
495
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700496static int shutdown_q6_untrusted(struct q6_data *q6)
497{
498 u32 reg;
499
500 /* Turn off Q6 core clock */
501 writel_relaxed(Q6SS_SRC_SWITCH_CLK_OVR,
502 q6->reg_base + QDSP6SS_GFMUX_CTL);
503
504 /* Assert resets */
505 reg = (Q6SS_SS_ARES | Q6SS_CORE_ARES | Q6SS_ISDB_ARES
506 | Q6SS_ETM_ARES | Q6SS_STOP_CORE_ARES | Q6SS_PRIV_ARES);
507 writel_relaxed(reg, q6->reg_base + QDSP6SS_RESET);
508
509 /* Turn off Q6 memories */
510 writel_relaxed(Q6SS_CLAMP_IO, q6->reg_base + QDSP6SS_PWR_CTL);
511
512 /* Put Modem Subsystem back into reset when shutting down FWQ6 */
513 if (q6 == &q6_modem_fw)
514 writel_relaxed(0x1, MSS_RESET);
515
516 if (q6->vreg_enabled) {
517 regulator_disable(q6->vreg);
518 q6->vreg_enabled = false;
519 }
520
521 return 0;
522}
523
524static int shutdown_lpass_q6_untrusted(void)
525{
526 return shutdown_q6_untrusted(&q6_lpass);
527}
528
529static int shutdown_modem_fw_q6_untrusted(void)
530{
531 return shutdown_q6_untrusted(&q6_modem_fw);
532}
533
534static int shutdown_modem_sw_q6_untrusted(void)
535{
536 return shutdown_q6_untrusted(&q6_modem_sw);
537}
538
539static int init_image_riva_untrusted(const u8 *metadata, size_t size)
540{
541 const struct elf32_hdr *ehdr = (struct elf32_hdr *)metadata;
542 riva_start = ehdr->e_entry;
543 return 0;
544}
545
546static int reset_riva_untrusted(void)
547{
548 u32 reg;
549 bool xo;
550
551 /* Enable A2XB bridge */
552 reg = readl(RIVA_PMU_A2XB_CFG);
553 reg |= RIVA_PMU_A2XB_CFG_EN;
554 writel(reg, RIVA_PMU_A2XB_CFG);
555
556 /* Determine which XO to use */
557 reg = readl(RIVA_PMU_CFG);
558 xo = (reg & RIVA_PMU_CFG_IRIS_XO_MODE) == RIVA_PMU_CFG_IRIS_XO_MODE_48;
559
560 /* Program PLL 13 to 960 MHz */
561 reg = readl(RIVA_PLL_MODE);
562 reg &= ~(PLL_MODE_BYPASSNL | PLL_MODE_OUTCTRL | PLL_MODE_RESET_N);
563 writel(reg, RIVA_PLL_MODE);
564
565 if (xo)
566 writel(0x40000C00 | 40, RIVA_PLL_L_VAL);
567 else
568 writel(0x40000C00 | 50, RIVA_PLL_L_VAL);
569 writel(0, RIVA_PLL_M_VAL);
570 writel(1, RIVA_PLL_N_VAL);
571 writel_relaxed(0x01495227, RIVA_PLL_CONFIG);
572
573 reg = readl(RIVA_PLL_MODE);
574 reg &= ~(PLL_MODE_REF_XO_SEL);
575 reg |= xo ? PLL_MODE_REF_XO_SEL_RF : PLL_MODE_REF_XO_SEL_CXO;
576 writel(reg, RIVA_PLL_MODE);
577
578 /* Enable PLL 13 */
579 reg |= PLL_MODE_BYPASSNL;
580 writel(reg, RIVA_PLL_MODE);
581
582 usleep_range(10, 20);
583
584 reg |= PLL_MODE_RESET_N;
585 writel(reg, RIVA_PLL_MODE);
586 reg |= PLL_MODE_OUTCTRL;
587 writel(reg, RIVA_PLL_MODE);
588
589 /* Wait for PLL to settle */
590 usleep_range(50, 100);
591
592 /* Configure cCPU for 240 MHz */
593 reg = readl(RIVA_PMU_CLK_ROOT3);
594 if (readl(RIVA_PMU_ROOT_CLK_SEL) & RIVA_PMU_ROOT_CLK_SEL_3) {
595 reg &= ~(RIVA_PMU_CLK_ROOT3_SRC0_SEL |
596 RIVA_PMU_CLK_ROOT3_SRC0_DIV);
597 reg |= RIVA_PMU_CLK_ROOT3_SRC0_SEL_RIVA |
598 RIVA_PMU_CLK_ROOT3_SRC0_DIV_2;
599 } else {
600 reg &= ~(RIVA_PMU_CLK_ROOT3_SRC1_SEL |
601 RIVA_PMU_CLK_ROOT3_SRC1_DIV);
602 reg |= RIVA_PMU_CLK_ROOT3_SRC1_SEL_RIVA |
603 RIVA_PMU_CLK_ROOT3_SRC1_DIV_2;
604 }
605 writel(reg, RIVA_PMU_CLK_ROOT3);
606 reg |= RIVA_PMU_CLK_ROOT3_ENA;
607 writel(reg, RIVA_PMU_CLK_ROOT3);
608 reg = readl(RIVA_PMU_ROOT_CLK_SEL);
609 reg ^= RIVA_PMU_ROOT_CLK_SEL_3;
610 writel(reg, RIVA_PMU_ROOT_CLK_SEL);
611
612 /* Use the high vector table */
613 reg = readl(RIVA_PMU_CCPU_CTL);
614 reg |= RIVA_PMU_CCPU_CTL_HIGH_IVT | RIVA_PMU_CCPU_CTL_REMAP_EN;
615 writel(reg, RIVA_PMU_CCPU_CTL);
616
617 /* Set base memory address */
618 writel_relaxed(riva_start >> 16, RIVA_PMU_CCPU_BOOT_REMAP_ADDR);
619
620 /* Clear warmboot bit indicating this is a cold boot */
621 reg = readl(RIVA_PMU_CFG);
622 reg &= ~(RIVA_PMU_CFG_WARM_BOOT);
623 writel(reg, RIVA_PMU_CFG);
624
625 /* Enable the cCPU clock */
626 reg = readl(RIVA_PMU_OVRD_VAL);
627 reg |= RIVA_PMU_OVRD_VAL_CCPU_CLK;
628 writel(reg, RIVA_PMU_OVRD_VAL);
629
630 /* Take cCPU out of reset */
631 reg |= RIVA_PMU_OVRD_VAL_CCPU_RESET;
632 writel(reg, RIVA_PMU_OVRD_VAL);
633
634 return 0;
635}
636
637static int shutdown_riva_untrusted(void)
638{
639 u32 reg;
640 /* Put riva into reset */
641 reg = readl(RIVA_PMU_OVRD_VAL);
642 reg &= ~(RIVA_PMU_OVRD_VAL_CCPU_RESET | RIVA_PMU_OVRD_VAL_CCPU_CLK);
643 writel(reg, RIVA_PMU_OVRD_VAL);
644 return 0;
645}
646
Stephen Boydcc724232011-08-17 17:56:00 -0700647static int init_image_riva_trusted(const u8 *metadata, size_t size)
648{
649 return init_image_trusted(PAS_RIVA, metadata, size);
650}
651
652static int reset_riva_trusted(void)
653{
654 return auth_and_reset_trusted(PAS_RIVA);
655}
656
657static int shutdown_riva_trusted(void)
658{
659 return shutdown_trusted(PAS_RIVA);
660}
661
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700662static int init_image_dsps_untrusted(const u8 *metadata, size_t size)
663{
664 /* Bring memory and bus interface out of reset */
665 writel_relaxed(0x2, PPSS_RESET);
666 writel_relaxed(0x10, PPSS_HCLK_CTL);
667 return 0;
668}
669
670static int reset_dsps_untrusted(void)
671{
672 writel_relaxed(0x10, PPSS_PROC_CLK_CTL);
673 /* Bring DSPS out of reset */
674 writel_relaxed(0x0, PPSS_RESET);
675 return 0;
676}
677
678static int shutdown_dsps_untrusted(void)
679{
680 writel_relaxed(0x2, PPSS_RESET);
681 writel_relaxed(0x0, PPSS_PROC_CLK_CTL);
682 return 0;
683}
684
Stephen Boyd9802ca92011-05-25 15:09:59 -0700685static int init_image_dsps_trusted(const u8 *metadata, size_t size)
686{
687 return init_image_trusted(PAS_DSPS, metadata, size);
688}
689
690static int reset_dsps_trusted(void)
691{
692 return auth_and_reset_trusted(PAS_DSPS);
693}
694
695static int shutdown_dsps_trusted(void)
696{
697 return shutdown_trusted(PAS_DSPS);
698}
699
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700700static struct pil_reset_ops pil_modem_fw_q6_ops = {
701 .init_image = init_image_modem_fw_q6_untrusted,
702 .verify_blob = verify_blob,
703 .auth_and_reset = reset_modem_fw_q6_untrusted,
704 .shutdown = shutdown_modem_fw_q6_untrusted,
705};
706
707static struct pil_reset_ops pil_modem_sw_q6_ops = {
708 .init_image = init_image_modem_sw_q6_untrusted,
709 .verify_blob = verify_blob,
710 .auth_and_reset = reset_modem_sw_q6_untrusted,
711 .shutdown = shutdown_modem_sw_q6_untrusted,
712};
713
714static struct pil_reset_ops pil_lpass_q6_ops = {
715 .init_image = init_image_lpass_q6_untrusted,
716 .verify_blob = verify_blob,
717 .auth_and_reset = reset_lpass_q6_untrusted,
718 .shutdown = shutdown_lpass_q6_untrusted,
719};
720
721static struct pil_reset_ops pil_riva_ops = {
722 .init_image = init_image_riva_untrusted,
723 .verify_blob = verify_blob,
724 .auth_and_reset = reset_riva_untrusted,
725 .shutdown = shutdown_riva_untrusted,
726};
727
728struct pil_reset_ops pil_dsps_ops = {
729 .init_image = init_image_dsps_untrusted,
730 .verify_blob = verify_blob,
731 .auth_and_reset = reset_dsps_untrusted,
732 .shutdown = shutdown_dsps_untrusted,
733};
734
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700735static struct pil_device pil_lpass_q6 = {
736 .name = "q6",
737 .pdev = {
738 .name = "pil_lpass_q6",
739 .id = -1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700740 },
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700741 .ops = &pil_lpass_q6_ops,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700742};
743
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700744static struct pil_device pil_modem_fw_q6 = {
745 .name = "modem_fw",
746 .depends_on = "q6",
747 .pdev = {
748 .name = "pil_modem_fw_q6",
749 .id = -1,
750 },
751 .ops = &pil_modem_fw_q6_ops,
752};
753
754static struct pil_device pil_modem_sw_q6 = {
755 .name = "modem",
756 .depends_on = "modem_fw",
757 .pdev = {
758 .name = "pil_modem_sw_q6",
759 .id = -1,
760 },
761 .ops = &pil_modem_sw_q6_ops,
762};
763
764static struct pil_device pil_riva = {
765 .name = "wcnss",
766 .pdev = {
767 .name = "pil_riva",
768 .id = -1,
769 },
770 .ops = &pil_riva_ops,
771};
772
773static struct pil_device pil_dsps = {
774 .name = "dsps",
775 .pdev = {
776 .name = "pil_dsps",
777 .id = -1,
778 },
779 .ops = &pil_dsps_ops,
780};
781
782static int __init q6_reset_init(struct q6_data *q6)
783{
784 int err;
785
786 q6->reg_base = ioremap(q6->reg_base_phys, SZ_256);
787 if (!q6->reg_base) {
788 err = -ENOMEM;
789 goto err_map;
790 }
791
792 q6->vreg = regulator_get(NULL, q6->name);
793 if (IS_ERR(q6->vreg)) {
794 err = PTR_ERR(q6->vreg);
795 goto err_vreg;
796 }
797
798 return 0;
799
800err_vreg:
801 iounmap(q6->reg_base);
802err_map:
803 return err;
804}
805
Stephen Boyd9802ca92011-05-25 15:09:59 -0700806#ifdef CONFIG_MSM_SECURE_PIL
807static bool secure_pil = true;
808#else
809static bool secure_pil;
810#endif
811
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700812static int __init msm_peripheral_reset_init(void)
813{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700814 int err;
815
816 /*
817 * Don't initialize PIL on simulated targets, as some
818 * subsystems may not be emulated on them.
819 */
820 if (machine_is_msm8960_sim() || machine_is_msm8960_rumi3())
821 return 0;
822
Stephen Boyd9802ca92011-05-25 15:09:59 -0700823 if (secure_pil) {
824 pil_lpass_q6_ops.init_image = init_image_lpass_q6_trusted;
825 pil_lpass_q6_ops.auth_and_reset = reset_lpass_q6_trusted;
826 pil_lpass_q6_ops.shutdown = shutdown_lpass_q6_trusted;
827
828 pil_modem_fw_q6_ops.init_image = init_image_modem_fw_q6_trusted;
829 pil_modem_fw_q6_ops.auth_and_reset = reset_modem_fw_q6_trusted;
830 pil_modem_fw_q6_ops.shutdown = shutdown_modem_fw_q6_trusted;
831
832 pil_modem_sw_q6_ops.init_image = init_image_modem_sw_q6_trusted;
833 pil_modem_sw_q6_ops.auth_and_reset = reset_modem_sw_q6_trusted;
834 pil_modem_sw_q6_ops.shutdown = shutdown_modem_sw_q6_trusted;
835
836 pil_dsps_ops.init_image = init_image_dsps_trusted;
837 pil_dsps_ops.auth_and_reset = reset_dsps_trusted;
838 pil_dsps_ops.shutdown = shutdown_dsps_trusted;
Stephen Boydcc724232011-08-17 17:56:00 -0700839
840 pil_riva_ops.init_image = init_image_riva_trusted;
841 pil_riva_ops.auth_and_reset = reset_riva_trusted;
842 pil_riva_ops.shutdown = shutdown_riva_trusted;
Stephen Boyd9802ca92011-05-25 15:09:59 -0700843 }
844
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700845 err = q6_reset_init(&q6_lpass);
846 if (err)
847 return err;
848 msm_pil_add_device(&pil_lpass_q6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700849
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700850 mss_enable_reg = ioremap(MSM_MSS_ENABLE_PHYS, 4);
851 if (!mss_enable_reg)
852 return -ENOMEM;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700853
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700854 err = q6_reset_init(&q6_modem_fw);
855 if (err) {
856 iounmap(mss_enable_reg);
857 return err;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700858 }
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700859 msm_pil_add_device(&pil_modem_fw_q6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700860
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700861 err = q6_reset_init(&q6_modem_sw);
862 if (err)
863 return err;
864 msm_pil_add_device(&pil_modem_sw_q6);
865
866 msm_pil_add_device(&pil_dsps);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700867
868 msm_riva_base = ioremap(MSM_RIVA_PHYS, SZ_256);
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700869 if (!msm_riva_base)
870 return -ENOMEM;
871 msm_pil_add_device(&pil_riva);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700872
873 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700874}
875arch_initcall(msm_peripheral_reset_init);
Stephen Boyd9802ca92011-05-25 15:09:59 -0700876module_param(secure_pil, bool, S_IRUGO);
877MODULE_PARM_DESC(secure_pil, "Use Secure PIL");