blob: 35afe6376a4d48a7bb53d3bbe77dbefed4578fa5 [file] [log] [blame]
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
3 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
4 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
5 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
6 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
7 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
8 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
9 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010010 <http://rt2x00.serialmonkey.com>
11
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2 of the License, or
15 (at your option) any later version.
16
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
21
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the
24 Free Software Foundation, Inc.,
25 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
26 */
27
28/*
29 Module: rt2800
30 Abstract: Data structures and registers for the rt2800 modules.
31 Supported chipsets: RT2800E, RT2800ED & RT2800U.
32 */
33
34#ifndef RT2800_H
35#define RT2800_H
36
37/*
38 * RF chip defines.
39 *
40 * RF2820 2.4G 2T3R
41 * RF2850 2.4G/5G 2T3R
42 * RF2720 2.4G 1T2R
43 * RF2750 2.4G/5G 1T2R
44 * RF3020 2.4G 1T1R
45 * RF2020 2.4G B/G
46 * RF3021 2.4G 1T2R
47 * RF3022 2.4G 2T2R
48 * RF3052 2.4G 2T2R
49 */
50#define RF2820 0x0001
51#define RF2850 0x0002
52#define RF2720 0x0003
53#define RF2750 0x0004
54#define RF3020 0x0005
55#define RF2020 0x0006
56#define RF3021 0x0007
57#define RF3022 0x0008
58#define RF3052 0x0009
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +020059#define RF3320 0x000b
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010060
61/*
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020062 * Chipset revisions.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010063 */
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020064#define REV_RT2860C 0x0100
65#define REV_RT2860D 0x0101
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020066#define REV_RT2872E 0x0200
67#define REV_RT3070E 0x0200
68#define REV_RT3070F 0x0201
69#define REV_RT3071E 0x0211
70#define REV_RT3090E 0x0211
71#define REV_RT3390E 0x0211
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010072
73/*
74 * Signal information.
75 * Default offset is required for RSSI <-> dBm conversion.
76 */
77#define DEFAULT_RSSI_OFFSET 120 /* FIXME */
78
79/*
80 * Register layout information.
81 */
82#define CSR_REG_BASE 0x1000
83#define CSR_REG_SIZE 0x0800
84#define EEPROM_BASE 0x0000
85#define EEPROM_SIZE 0x0110
86#define BBP_BASE 0x0000
87#define BBP_SIZE 0x0080
88#define RF_BASE 0x0004
89#define RF_SIZE 0x0010
90
91/*
92 * Number of TX queues.
93 */
94#define NUM_TX_QUEUES 4
95
96/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +020097 * Registers.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010098 */
99
100/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200101 * OPT_14: Unknown register used by rt3xxx devices.
102 */
103#define OPT_14_CSR 0x0114
104#define OPT_14_CSR_BIT0 FIELD32(0x00000001)
105
106/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100107 * INT_SOURCE_CSR: Interrupt source register.
108 * Write one to clear corresponding bit.
Helmut Schaa0bdab172010-04-26 10:18:08 +0200109 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100110 */
111#define INT_SOURCE_CSR 0x0200
112#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
113#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
114#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
115#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
116#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
117#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
118#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
119#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
120#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
121#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
122#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
123#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
124#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
125#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
126#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
127#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
128#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
129#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
130
131/*
132 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
133 */
134#define INT_MASK_CSR 0x0204
135#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
136#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
137#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
138#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
139#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
140#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
141#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
142#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
143#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
144#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
145#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
146#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
147#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
148#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
149#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
150#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
151#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
152#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
153
154/*
155 * WPDMA_GLO_CFG
156 */
157#define WPDMA_GLO_CFG 0x0208
158#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
159#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
160#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
161#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
162#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
163#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
164#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
165#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
166#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
167
168/*
169 * WPDMA_RST_IDX
170 */
171#define WPDMA_RST_IDX 0x020c
172#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
173#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
174#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
175#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
176#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
177#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
178#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
179
180/*
181 * DELAY_INT_CFG
182 */
183#define DELAY_INT_CFG 0x0210
184#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
185#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
186#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
187#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
188#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
189#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
190
191/*
192 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
193 * AIFSN0: AC_BE
194 * AIFSN1: AC_BK
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +0100195 * AIFSN2: AC_VI
196 * AIFSN3: AC_VO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100197 */
198#define WMM_AIFSN_CFG 0x0214
199#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
200#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
201#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
202#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
203
204/*
205 * WMM_CWMIN_CSR: CWmin for each EDCA AC
206 * CWMIN0: AC_BE
207 * CWMIN1: AC_BK
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +0100208 * CWMIN2: AC_VI
209 * CWMIN3: AC_VO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100210 */
211#define WMM_CWMIN_CFG 0x0218
212#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
213#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
214#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
215#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
216
217/*
218 * WMM_CWMAX_CSR: CWmax for each EDCA AC
219 * CWMAX0: AC_BE
220 * CWMAX1: AC_BK
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +0100221 * CWMAX2: AC_VI
222 * CWMAX3: AC_VO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100223 */
224#define WMM_CWMAX_CFG 0x021c
225#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
226#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
227#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
228#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
229
230/*
231 * AC_TXOP0: AC_BK/AC_BE TXOP register
232 * AC0TXOP: AC_BK in unit of 32us
233 * AC1TXOP: AC_BE in unit of 32us
234 */
235#define WMM_TXOP0_CFG 0x0220
236#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
237#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
238
239/*
240 * AC_TXOP1: AC_VO/AC_VI TXOP register
241 * AC2TXOP: AC_VI in unit of 32us
242 * AC3TXOP: AC_VO in unit of 32us
243 */
244#define WMM_TXOP1_CFG 0x0224
245#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
246#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
247
248/*
249 * GPIO_CTRL_CFG:
250 */
251#define GPIO_CTRL_CFG 0x0228
252#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
253#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
254#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
255#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
256#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
257#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
258#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
259#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
260#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
261
262/*
263 * MCU_CMD_CFG
264 */
265#define MCU_CMD_CFG 0x022c
266
267/*
268 * AC_BK register offsets
269 */
270#define TX_BASE_PTR0 0x0230
271#define TX_MAX_CNT0 0x0234
272#define TX_CTX_IDX0 0x0238
273#define TX_DTX_IDX0 0x023c
274
275/*
276 * AC_BE register offsets
277 */
278#define TX_BASE_PTR1 0x0240
279#define TX_MAX_CNT1 0x0244
280#define TX_CTX_IDX1 0x0248
281#define TX_DTX_IDX1 0x024c
282
283/*
284 * AC_VI register offsets
285 */
286#define TX_BASE_PTR2 0x0250
287#define TX_MAX_CNT2 0x0254
288#define TX_CTX_IDX2 0x0258
289#define TX_DTX_IDX2 0x025c
290
291/*
292 * AC_VO register offsets
293 */
294#define TX_BASE_PTR3 0x0260
295#define TX_MAX_CNT3 0x0264
296#define TX_CTX_IDX3 0x0268
297#define TX_DTX_IDX3 0x026c
298
299/*
300 * HCCA register offsets
301 */
302#define TX_BASE_PTR4 0x0270
303#define TX_MAX_CNT4 0x0274
304#define TX_CTX_IDX4 0x0278
305#define TX_DTX_IDX4 0x027c
306
307/*
308 * MGMT register offsets
309 */
310#define TX_BASE_PTR5 0x0280
311#define TX_MAX_CNT5 0x0284
312#define TX_CTX_IDX5 0x0288
313#define TX_DTX_IDX5 0x028c
314
315/*
316 * RX register offsets
317 */
318#define RX_BASE_PTR 0x0290
319#define RX_MAX_CNT 0x0294
320#define RX_CRX_IDX 0x0298
321#define RX_DRX_IDX 0x029c
322
323/*
324 * PBF_SYS_CTRL
325 * HOST_RAM_WRITE: enable Host program ram write selection
326 */
327#define PBF_SYS_CTRL 0x0400
328#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
329#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
330
331/*
332 * HOST-MCU shared memory
333 */
334#define HOST_CMD_CSR 0x0404
335#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
336
337/*
338 * PBF registers
339 * Most are for debug. Driver doesn't touch PBF register.
340 */
341#define PBF_CFG 0x0408
342#define PBF_MAX_PCNT 0x040c
343#define PBF_CTRL 0x0410
344#define PBF_INT_STA 0x0414
345#define PBF_INT_ENA 0x0418
346
347/*
348 * BCN_OFFSET0:
349 */
350#define BCN_OFFSET0 0x042c
351#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
352#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
353#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
354#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
355
356/*
357 * BCN_OFFSET1:
358 */
359#define BCN_OFFSET1 0x0430
360#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
361#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
362#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
363#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
364
365/*
366 * PBF registers
367 * Most are for debug. Driver doesn't touch PBF register.
368 */
369#define TXRXQ_PCNT 0x0438
370#define PBF_DBG 0x043c
371
372/*
373 * RF registers
374 */
375#define RF_CSR_CFG 0x0500
376#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
377#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
378#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
379#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
380
381/*
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100382 * EFUSE_CSR: RT30x0 EEPROM
383 */
384#define EFUSE_CTRL 0x0580
385#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
386#define EFUSE_CTRL_MODE FIELD32(0x000000c0)
387#define EFUSE_CTRL_KICK FIELD32(0x40000000)
388#define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
389
390/*
391 * EFUSE_DATA0
392 */
393#define EFUSE_DATA0 0x0590
394
395/*
396 * EFUSE_DATA1
397 */
398#define EFUSE_DATA1 0x0594
399
400/*
401 * EFUSE_DATA2
402 */
403#define EFUSE_DATA2 0x0598
404
405/*
406 * EFUSE_DATA3
407 */
408#define EFUSE_DATA3 0x059c
409
410/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200411 * LDO_CFG0
412 */
413#define LDO_CFG0 0x05d4
414#define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
415#define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
416#define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
417#define LDO_CFG0_BGSEL FIELD32(0x03000000)
418#define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
419#define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
420#define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
421
422/*
423 * GPIO_SWITCH
424 */
425#define GPIO_SWITCH 0x05dc
426#define GPIO_SWITCH_0 FIELD32(0x00000001)
427#define GPIO_SWITCH_1 FIELD32(0x00000002)
428#define GPIO_SWITCH_2 FIELD32(0x00000004)
429#define GPIO_SWITCH_3 FIELD32(0x00000008)
430#define GPIO_SWITCH_4 FIELD32(0x00000010)
431#define GPIO_SWITCH_5 FIELD32(0x00000020)
432#define GPIO_SWITCH_6 FIELD32(0x00000040)
433#define GPIO_SWITCH_7 FIELD32(0x00000080)
434
435/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100436 * MAC Control/Status Registers(CSR).
437 * Some values are set in TU, whereas 1 TU == 1024 us.
438 */
439
440/*
441 * MAC_CSR0: ASIC revision number.
442 * ASIC_REV: 0
443 * ASIC_VER: 2860 or 2870
444 */
445#define MAC_CSR0 0x1000
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +0100446#define MAC_CSR0_REVISION FIELD32(0x0000ffff)
447#define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100448
449/*
450 * MAC_SYS_CTRL:
451 */
452#define MAC_SYS_CTRL 0x1004
453#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
454#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
455#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
456#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
457#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
458#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
459#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
460#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
461
462/*
463 * MAC_ADDR_DW0: STA MAC register 0
464 */
465#define MAC_ADDR_DW0 0x1008
466#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
467#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
468#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
469#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
470
471/*
472 * MAC_ADDR_DW1: STA MAC register 1
473 * UNICAST_TO_ME_MASK:
474 * Used to mask off bits from byte 5 of the MAC address
475 * to determine the UNICAST_TO_ME bit for RX frames.
476 * The full mask is complemented by BSS_ID_MASK:
477 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
478 */
479#define MAC_ADDR_DW1 0x100c
480#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
481#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
482#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
483
484/*
485 * MAC_BSSID_DW0: BSSID register 0
486 */
487#define MAC_BSSID_DW0 0x1010
488#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
489#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
490#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
491#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
492
493/*
494 * MAC_BSSID_DW1: BSSID register 1
495 * BSS_ID_MASK:
496 * 0: 1-BSSID mode (BSS index = 0)
497 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
498 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
499 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
500 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
501 * BSSID. This will make sure that those bits will be ignored
502 * when determining the MY_BSS of RX frames.
503 */
504#define MAC_BSSID_DW1 0x1014
505#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
506#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
507#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
508#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
509
510/*
511 * MAX_LEN_CFG: Maximum frame length register.
512 * MAX_MPDU: rt2860b max 16k bytes
513 * MAX_PSDU: Maximum PSDU length
514 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
515 */
516#define MAX_LEN_CFG 0x1018
517#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
518#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
519#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
520#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
521
522/*
523 * BBP_CSR_CFG: BBP serial control register
524 * VALUE: Register value to program into BBP
525 * REG_NUM: Selected BBP register
526 * READ_CONTROL: 0 write BBP, 1 read BBP
527 * BUSY: ASIC is busy executing BBP commands
528 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
529 * BBP_RW_MODE: 0 serial, 1 paralell
530 */
531#define BBP_CSR_CFG 0x101c
532#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
533#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
534#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
535#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
536#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
537#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
538
539/*
540 * RF_CSR_CFG0: RF control register
541 * REGID_AND_VALUE: Register value to program into RF
542 * BITWIDTH: Selected RF register
543 * STANDBYMODE: 0 high when standby, 1 low when standby
544 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
545 * BUSY: ASIC is busy executing RF commands
546 */
547#define RF_CSR_CFG0 0x1020
548#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
549#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
550#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
551#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
552#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
553#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
554
555/*
556 * RF_CSR_CFG1: RF control register
557 * REGID_AND_VALUE: Register value to program into RF
558 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
559 * 0: 3 system clock cycle (37.5usec)
560 * 1: 5 system clock cycle (62.5usec)
561 */
562#define RF_CSR_CFG1 0x1024
563#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
564#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
565
566/*
567 * RF_CSR_CFG2: RF control register
568 * VALUE: Register value to program into RF
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100569 */
570#define RF_CSR_CFG2 0x1028
571#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
572
573/*
574 * LED_CFG: LED control
575 * color LED's:
576 * 0: off
577 * 1: blinking upon TX2
578 * 2: periodic slow blinking
579 * 3: always on
580 * LED polarity:
581 * 0: active low
582 * 1: active high
583 */
584#define LED_CFG 0x102c
585#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
586#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
587#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
588#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
589#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
590#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
591#define LED_CFG_LED_POLAR FIELD32(0x40000000)
592
593/*
594 * XIFS_TIME_CFG: MAC timing
595 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
596 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
597 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
598 * when MAC doesn't reference BBP signal BBRXEND
599 * EIFS: unit 1us
600 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
601 *
602 */
603#define XIFS_TIME_CFG 0x1100
604#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
605#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
606#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
607#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
608#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
609
610/*
611 * BKOFF_SLOT_CFG:
612 */
613#define BKOFF_SLOT_CFG 0x1104
614#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
615#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
616
617/*
618 * NAV_TIME_CFG:
619 */
620#define NAV_TIME_CFG 0x1108
621#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
622#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
623#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
624#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
625
626/*
627 * CH_TIME_CFG: count as channel busy
628 */
629#define CH_TIME_CFG 0x110c
630
631/*
632 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
633 */
634#define PBF_LIFE_TIMER 0x1110
635
636/*
637 * BCN_TIME_CFG:
638 * BEACON_INTERVAL: in unit of 1/16 TU
639 * TSF_TICKING: Enable TSF auto counting
640 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
641 * BEACON_GEN: Enable beacon generator
642 */
643#define BCN_TIME_CFG 0x1114
644#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
645#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
646#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
647#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
648#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
649#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
650
651/*
652 * TBTT_SYNC_CFG:
653 */
654#define TBTT_SYNC_CFG 0x1118
655
656/*
657 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
658 */
659#define TSF_TIMER_DW0 0x111c
660#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
661
662/*
663 * TSF_TIMER_DW1: Local msb TSF timer, read-only
664 */
665#define TSF_TIMER_DW1 0x1120
666#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
667
668/*
669 * TBTT_TIMER: TImer remains till next TBTT, read-only
670 */
671#define TBTT_TIMER 0x1124
672
673/*
674 * INT_TIMER_CFG:
675 */
676#define INT_TIMER_CFG 0x1128
677
678/*
679 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
680 */
681#define INT_TIMER_EN 0x112c
682
683/*
684 * CH_IDLE_STA: channel idle time
685 */
686#define CH_IDLE_STA 0x1130
687
688/*
689 * CH_BUSY_STA: channel busy time
690 */
691#define CH_BUSY_STA 0x1134
692
693/*
694 * MAC_STATUS_CFG:
695 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
696 * if 1 or higher one of the 2 registers is busy.
697 */
698#define MAC_STATUS_CFG 0x1200
699#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
700
701/*
702 * PWR_PIN_CFG:
703 */
704#define PWR_PIN_CFG 0x1204
705
706/*
707 * AUTOWAKEUP_CFG: Manual power control / status register
708 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
709 * AUTOWAKE: 0:sleep, 1:awake
710 */
711#define AUTOWAKEUP_CFG 0x1208
712#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
713#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
714#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
715
716/*
717 * EDCA_AC0_CFG:
718 */
719#define EDCA_AC0_CFG 0x1300
720#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
721#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
722#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
723#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
724
725/*
726 * EDCA_AC1_CFG:
727 */
728#define EDCA_AC1_CFG 0x1304
729#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
730#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
731#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
732#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
733
734/*
735 * EDCA_AC2_CFG:
736 */
737#define EDCA_AC2_CFG 0x1308
738#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
739#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
740#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
741#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
742
743/*
744 * EDCA_AC3_CFG:
745 */
746#define EDCA_AC3_CFG 0x130c
747#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
748#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
749#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
750#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
751
752/*
753 * EDCA_TID_AC_MAP:
754 */
755#define EDCA_TID_AC_MAP 0x1310
756
757/*
758 * TX_PWR_CFG_0:
759 */
760#define TX_PWR_CFG_0 0x1314
761#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
762#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
763#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
764#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
765#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
766#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
767#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
768#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
769
770/*
771 * TX_PWR_CFG_1:
772 */
773#define TX_PWR_CFG_1 0x1318
774#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
775#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
776#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
777#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
778#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
779#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
780#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
781#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
782
783/*
784 * TX_PWR_CFG_2:
785 */
786#define TX_PWR_CFG_2 0x131c
787#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
788#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
789#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
790#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
791#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
792#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
793#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
794#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
795
796/*
797 * TX_PWR_CFG_3:
798 */
799#define TX_PWR_CFG_3 0x1320
800#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
801#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
802#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
803#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
804#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
805#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
806#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
807#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
808
809/*
810 * TX_PWR_CFG_4:
811 */
812#define TX_PWR_CFG_4 0x1324
813#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
814#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
815#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
816#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
817
818/*
819 * TX_PIN_CFG:
820 */
821#define TX_PIN_CFG 0x1328
822#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
823#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
824#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
825#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
826#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
827#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
828#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
829#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
830#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
831#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
832#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
833#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
834#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
835#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
836#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
837#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
838#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
839#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
840#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
841#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
842
843/*
844 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
845 */
846#define TX_BAND_CFG 0x132c
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +0200847#define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100848#define TX_BAND_CFG_A FIELD32(0x00000002)
849#define TX_BAND_CFG_BG FIELD32(0x00000004)
850
851/*
852 * TX_SW_CFG0:
853 */
854#define TX_SW_CFG0 0x1330
855
856/*
857 * TX_SW_CFG1:
858 */
859#define TX_SW_CFG1 0x1334
860
861/*
862 * TX_SW_CFG2:
863 */
864#define TX_SW_CFG2 0x1338
865
866/*
867 * TXOP_THRES_CFG:
868 */
869#define TXOP_THRES_CFG 0x133c
870
871/*
872 * TXOP_CTRL_CFG:
873 */
874#define TXOP_CTRL_CFG 0x1340
875
876/*
877 * TX_RTS_CFG:
878 * RTS_THRES: unit:byte
879 * RTS_FBK_EN: enable rts rate fallback
880 */
881#define TX_RTS_CFG 0x1344
882#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
883#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
884#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
885
886/*
887 * TX_TIMEOUT_CFG:
888 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
889 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
890 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
891 * it is recommended that:
892 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
893 */
894#define TX_TIMEOUT_CFG 0x1348
895#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
896#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
897#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
898
899/*
900 * TX_RTY_CFG:
901 * SHORT_RTY_LIMIT: short retry limit
902 * LONG_RTY_LIMIT: long retry limit
903 * LONG_RTY_THRE: Long retry threshoold
904 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
905 * 0:expired by retry limit, 1: expired by mpdu life timer
906 * AGG_RTY_MODE: Aggregate MPDU retry mode
907 * 0:expired by retry limit, 1: expired by mpdu life timer
908 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
909 */
910#define TX_RTY_CFG 0x134c
911#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
912#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
913#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
914#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
915#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
916#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
917
918/*
919 * TX_LINK_CFG:
920 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
921 * MFB_ENABLE: TX apply remote MFB 1:enable
922 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
923 * 0: not apply remote remote unsolicit (MFS=7)
924 * TX_MRQ_EN: MCS request TX enable
925 * TX_RDG_EN: RDG TX enable
926 * TX_CF_ACK_EN: Piggyback CF-ACK enable
927 * REMOTE_MFB: remote MCS feedback
928 * REMOTE_MFS: remote MCS feedback sequence number
929 */
930#define TX_LINK_CFG 0x1350
931#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
932#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
933#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
934#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
935#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
936#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
937#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
938#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
939
940/*
941 * HT_FBK_CFG0:
942 */
943#define HT_FBK_CFG0 0x1354
944#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
945#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
946#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
947#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
948#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
949#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
950#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
951#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
952
953/*
954 * HT_FBK_CFG1:
955 */
956#define HT_FBK_CFG1 0x1358
957#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
958#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
959#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
960#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
961#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
962#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
963#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
964#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
965
966/*
967 * LG_FBK_CFG0:
968 */
969#define LG_FBK_CFG0 0x135c
970#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
971#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
972#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
973#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
974#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
975#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
976#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
977#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
978
979/*
980 * LG_FBK_CFG1:
981 */
982#define LG_FBK_CFG1 0x1360
983#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
984#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
985#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
986#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
987
988/*
989 * CCK_PROT_CFG: CCK Protection
990 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
991 * PROTECT_CTRL: Protection control frame type for CCK TX
992 * 0:none, 1:RTS/CTS, 2:CTS-to-self
993 * PROTECT_NAV: TXOP protection type for CCK TX
994 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
995 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
996 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
997 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
998 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
999 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1000 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1001 * RTS_TH_EN: RTS threshold enable on CCK TX
1002 */
1003#define CCK_PROT_CFG 0x1364
1004#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1005#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1006#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1007#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1008#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1009#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1010#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1011#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1012#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1013#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1014
1015/*
1016 * OFDM_PROT_CFG: OFDM Protection
1017 */
1018#define OFDM_PROT_CFG 0x1368
1019#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1020#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1021#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1022#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1023#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1024#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1025#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1026#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1027#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1028#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1029
1030/*
1031 * MM20_PROT_CFG: MM20 Protection
1032 */
1033#define MM20_PROT_CFG 0x136c
1034#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1035#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1036#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1037#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1038#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1039#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1040#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1041#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1042#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1043#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1044
1045/*
1046 * MM40_PROT_CFG: MM40 Protection
1047 */
1048#define MM40_PROT_CFG 0x1370
1049#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1050#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1051#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1052#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1053#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1054#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1055#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1056#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1057#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1058#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1059
1060/*
1061 * GF20_PROT_CFG: GF20 Protection
1062 */
1063#define GF20_PROT_CFG 0x1374
1064#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1065#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1066#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1067#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1068#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1069#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1070#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1071#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1072#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1073#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1074
1075/*
1076 * GF40_PROT_CFG: GF40 Protection
1077 */
1078#define GF40_PROT_CFG 0x1378
1079#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1080#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1081#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1082#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1083#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1084#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1085#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1086#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1087#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1088#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1089
1090/*
1091 * EXP_CTS_TIME:
1092 */
1093#define EXP_CTS_TIME 0x137c
1094
1095/*
1096 * EXP_ACK_TIME:
1097 */
1098#define EXP_ACK_TIME 0x1380
1099
1100/*
1101 * RX_FILTER_CFG: RX configuration register.
1102 */
1103#define RX_FILTER_CFG 0x1400
1104#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1105#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1106#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1107#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1108#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1109#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1110#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1111#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1112#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1113#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1114#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1115#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1116#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1117#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1118#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1119#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1120#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1121
1122/*
1123 * AUTO_RSP_CFG:
1124 * AUTORESPONDER: 0: disable, 1: enable
1125 * BAC_ACK_POLICY: 0:long, 1:short preamble
1126 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1127 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1128 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1129 * DUAL_CTS_EN: Power bit value in control frame
1130 * ACK_CTS_PSM_BIT:Power bit value in control frame
1131 */
1132#define AUTO_RSP_CFG 0x1404
1133#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1134#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1135#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1136#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1137#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1138#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1139#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1140
1141/*
1142 * LEGACY_BASIC_RATE:
1143 */
1144#define LEGACY_BASIC_RATE 0x1408
1145
1146/*
1147 * HT_BASIC_RATE:
1148 */
1149#define HT_BASIC_RATE 0x140c
1150
1151/*
1152 * HT_CTRL_CFG:
1153 */
1154#define HT_CTRL_CFG 0x1410
1155
1156/*
1157 * SIFS_COST_CFG:
1158 */
1159#define SIFS_COST_CFG 0x1414
1160
1161/*
1162 * RX_PARSER_CFG:
1163 * Set NAV for all received frames
1164 */
1165#define RX_PARSER_CFG 0x1418
1166
1167/*
1168 * TX_SEC_CNT0:
1169 */
1170#define TX_SEC_CNT0 0x1500
1171
1172/*
1173 * RX_SEC_CNT0:
1174 */
1175#define RX_SEC_CNT0 0x1504
1176
1177/*
1178 * CCMP_FC_MUTE:
1179 */
1180#define CCMP_FC_MUTE 0x1508
1181
1182/*
1183 * TXOP_HLDR_ADDR0:
1184 */
1185#define TXOP_HLDR_ADDR0 0x1600
1186
1187/*
1188 * TXOP_HLDR_ADDR1:
1189 */
1190#define TXOP_HLDR_ADDR1 0x1604
1191
1192/*
1193 * TXOP_HLDR_ET:
1194 */
1195#define TXOP_HLDR_ET 0x1608
1196
1197/*
1198 * QOS_CFPOLL_RA_DW0:
1199 */
1200#define QOS_CFPOLL_RA_DW0 0x160c
1201
1202/*
1203 * QOS_CFPOLL_RA_DW1:
1204 */
1205#define QOS_CFPOLL_RA_DW1 0x1610
1206
1207/*
1208 * QOS_CFPOLL_QC:
1209 */
1210#define QOS_CFPOLL_QC 0x1614
1211
1212/*
1213 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1214 */
1215#define RX_STA_CNT0 0x1700
1216#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1217#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1218
1219/*
1220 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1221 */
1222#define RX_STA_CNT1 0x1704
1223#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1224#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1225
1226/*
1227 * RX_STA_CNT2:
1228 */
1229#define RX_STA_CNT2 0x1708
1230#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1231#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1232
1233/*
1234 * TX_STA_CNT0: TX Beacon count
1235 */
1236#define TX_STA_CNT0 0x170c
1237#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1238#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1239
1240/*
1241 * TX_STA_CNT1: TX tx count
1242 */
1243#define TX_STA_CNT1 0x1710
1244#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1245#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1246
1247/*
1248 * TX_STA_CNT2: TX tx count
1249 */
1250#define TX_STA_CNT2 0x1714
1251#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1252#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1253
1254/*
1255 * TX_STA_FIFO: TX Result for specific PID status fifo register
1256 */
1257#define TX_STA_FIFO 0x1718
1258#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1259#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
1260#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1261#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1262#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1263#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1264#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
1265#define TX_STA_FIFO_MCS FIELD32(0x007f0000)
1266#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
1267
1268/*
1269 * TX_AGG_CNT: Debug counter
1270 */
1271#define TX_AGG_CNT 0x171c
1272#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1273#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1274
1275/*
1276 * TX_AGG_CNT0:
1277 */
1278#define TX_AGG_CNT0 0x1720
1279#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1280#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1281
1282/*
1283 * TX_AGG_CNT1:
1284 */
1285#define TX_AGG_CNT1 0x1724
1286#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1287#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1288
1289/*
1290 * TX_AGG_CNT2:
1291 */
1292#define TX_AGG_CNT2 0x1728
1293#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1294#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1295
1296/*
1297 * TX_AGG_CNT3:
1298 */
1299#define TX_AGG_CNT3 0x172c
1300#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1301#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1302
1303/*
1304 * TX_AGG_CNT4:
1305 */
1306#define TX_AGG_CNT4 0x1730
1307#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1308#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1309
1310/*
1311 * TX_AGG_CNT5:
1312 */
1313#define TX_AGG_CNT5 0x1734
1314#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1315#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1316
1317/*
1318 * TX_AGG_CNT6:
1319 */
1320#define TX_AGG_CNT6 0x1738
1321#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1322#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1323
1324/*
1325 * TX_AGG_CNT7:
1326 */
1327#define TX_AGG_CNT7 0x173c
1328#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1329#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1330
1331/*
1332 * MPDU_DENSITY_CNT:
1333 * TX_ZERO_DEL: TX zero length delimiter count
1334 * RX_ZERO_DEL: RX zero length delimiter count
1335 */
1336#define MPDU_DENSITY_CNT 0x1740
1337#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1338#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1339
1340/*
1341 * Security key table memory.
1342 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1343 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1344 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1345 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +01001346 * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
1347 * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001348 */
1349#define MAC_WCID_BASE 0x1800
1350#define PAIRWISE_KEY_TABLE_BASE 0x4000
1351#define MAC_IVEIV_TABLE_BASE 0x6000
1352#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1353#define SHARED_KEY_TABLE_BASE 0x6c00
1354#define SHARED_KEY_MODE_BASE 0x7000
1355
1356#define MAC_WCID_ENTRY(__idx) \
1357 ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
1358#define PAIRWISE_KEY_ENTRY(__idx) \
1359 ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1360#define MAC_IVEIV_ENTRY(__idx) \
Gertjan van Wingerde79884362009-12-14 23:32:31 +01001361 ( MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)) )
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001362#define MAC_WCID_ATTR_ENTRY(__idx) \
1363 ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
1364#define SHARED_KEY_ENTRY(__idx) \
1365 ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1366#define SHARED_KEY_MODE_ENTRY(__idx) \
1367 ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
1368
1369struct mac_wcid_entry {
1370 u8 mac[6];
1371 u8 reserved[2];
1372} __attribute__ ((packed));
1373
1374struct hw_key_entry {
1375 u8 key[16];
1376 u8 tx_mic[8];
1377 u8 rx_mic[8];
1378} __attribute__ ((packed));
1379
1380struct mac_iveiv_entry {
1381 u8 iv[8];
1382} __attribute__ ((packed));
1383
1384/*
1385 * MAC_WCID_ATTRIBUTE:
1386 */
1387#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1388#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1389#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1390#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
1391
1392/*
1393 * SHARED_KEY_MODE:
1394 */
1395#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1396#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1397#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1398#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1399#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1400#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1401#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1402#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1403
1404/*
1405 * HOST-MCU communication
1406 */
1407
1408/*
1409 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1410 */
1411#define H2M_MAILBOX_CSR 0x7010
1412#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1413#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1414#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1415#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1416
1417/*
1418 * H2M_MAILBOX_CID:
1419 */
1420#define H2M_MAILBOX_CID 0x7014
1421#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1422#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1423#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1424#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
1425
1426/*
1427 * H2M_MAILBOX_STATUS:
1428 */
1429#define H2M_MAILBOX_STATUS 0x701c
1430
1431/*
1432 * H2M_INT_SRC:
1433 */
1434#define H2M_INT_SRC 0x7024
1435
1436/*
1437 * H2M_BBP_AGENT:
1438 */
1439#define H2M_BBP_AGENT 0x7028
1440
1441/*
1442 * MCU_LEDCS: LED control for MCU Mailbox.
1443 */
1444#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1445#define MCU_LEDCS_POLARITY FIELD8(0x01)
1446
1447/*
1448 * HW_CS_CTS_BASE:
1449 * Carrier-sense CTS frame base address.
1450 * It's where mac stores carrier-sense frame for carrier-sense function.
1451 */
1452#define HW_CS_CTS_BASE 0x7700
1453
1454/*
1455 * HW_DFS_CTS_BASE:
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +01001456 * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001457 */
1458#define HW_DFS_CTS_BASE 0x7780
1459
1460/*
1461 * TXRX control registers - base address 0x3000
1462 */
1463
1464/*
1465 * TXRX_CSR1:
1466 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1467 */
1468#define TXRX_CSR1 0x77d0
1469
1470/*
1471 * HW_DEBUG_SETTING_BASE:
1472 * since NULL frame won't be that long (256 byte)
1473 * We steal 16 tail bytes to save debugging settings
1474 */
1475#define HW_DEBUG_SETTING_BASE 0x77f0
1476#define HW_DEBUG_SETTING_BASE2 0x7770
1477
1478/*
1479 * HW_BEACON_BASE
1480 * In order to support maximum 8 MBSS and its maximum length
1481 * is 512 bytes for each beacon
1482 * Three section discontinue memory segments will be used.
1483 * 1. The original region for BCN 0~3
1484 * 2. Extract memory from FCE table for BCN 4~5
1485 * 3. Extract memory from Pair-wise key table for BCN 6~7
1486 * It occupied those memory of wcid 238~253 for BCN 6
1487 * and wcid 222~237 for BCN 7
1488 *
1489 * IMPORTANT NOTE: Not sure why legacy driver does this,
1490 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1491 */
1492#define HW_BEACON_BASE0 0x7800
1493#define HW_BEACON_BASE1 0x7a00
1494#define HW_BEACON_BASE2 0x7c00
1495#define HW_BEACON_BASE3 0x7e00
1496#define HW_BEACON_BASE4 0x7200
1497#define HW_BEACON_BASE5 0x7400
1498#define HW_BEACON_BASE6 0x5dc0
1499#define HW_BEACON_BASE7 0x5bc0
1500
1501#define HW_BEACON_OFFSET(__index) \
1502 ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
1503 (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
1504 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
1505
1506/*
1507 * BBP registers.
1508 * The wordsize of the BBP is 8 bits.
1509 */
1510
1511/*
1512 * BBP 1: TX Antenna
1513 */
1514#define BBP1_TX_POWER FIELD8(0x07)
1515#define BBP1_TX_ANTENNA FIELD8(0x18)
1516
1517/*
1518 * BBP 3: RX Antenna
1519 */
1520#define BBP3_RX_ANTENNA FIELD8(0x18)
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001521#define BBP3_HT40_MINUS FIELD8(0x20)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001522
1523/*
1524 * BBP 4: Bandwidth
1525 */
1526#define BBP4_TX_BF FIELD8(0x01)
1527#define BBP4_BANDWIDTH FIELD8(0x18)
1528
1529/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001530 * BBP 138: Unknown
1531 */
1532#define BBP138_RX_ADC1 FIELD8(0x02)
1533#define BBP138_RX_ADC2 FIELD8(0x04)
1534#define BBP138_TX_DAC1 FIELD8(0x20)
1535#define BBP138_TX_DAC2 FIELD8(0x40)
1536
1537/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001538 * RFCSR registers
1539 * The wordsize of the RFCSR is 8 bits.
1540 */
1541
1542/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001543 * RFCSR 1:
1544 */
1545#define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
1546#define RFCSR1_RX0_PD FIELD8(0x04)
1547#define RFCSR1_TX0_PD FIELD8(0x08)
1548#define RFCSR1_RX1_PD FIELD8(0x10)
1549#define RFCSR1_TX1_PD FIELD8(0x20)
1550
1551/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001552 * RFCSR 6:
1553 */
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001554#define RFCSR6_R1 FIELD8(0x03)
1555#define RFCSR6_R2 FIELD8(0x40)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001556
1557/*
1558 * RFCSR 7:
1559 */
1560#define RFCSR7_RF_TUNING FIELD8(0x01)
1561
1562/*
1563 * RFCSR 12:
1564 */
1565#define RFCSR12_TX_POWER FIELD8(0x1f)
1566
1567/*
Helmut Schaa5a673962010-04-23 15:54:43 +02001568 * RFCSR 13:
1569 */
1570#define RFCSR13_TX_POWER FIELD8(0x1f)
1571
1572/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001573 * RFCSR 15:
1574 */
1575#define RFCSR15_TX_LO2_EN FIELD8(0x08)
1576
1577/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001578 * RFCSR 17:
1579 */
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001580#define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
1581#define RFCSR17_TX_LO1_EN FIELD8(0x08)
1582#define RFCSR17_R FIELD8(0x20)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001583
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001584/*
1585 * RFCSR 20:
1586 */
1587#define RFCSR20_RX_LO1_EN FIELD8(0x08)
1588
1589/*
1590 * RFCSR 21:
1591 */
1592#define RFCSR21_RX_LO2_EN FIELD8(0x08)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001593
1594/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001595 * RFCSR 22:
1596 */
1597#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1598
1599/*
1600 * RFCSR 23:
1601 */
1602#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1603
1604/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001605 * RFCSR 27:
1606 */
1607#define RFCSR27_R1 FIELD8(0x03)
1608#define RFCSR27_R2 FIELD8(0x04)
1609#define RFCSR27_R3 FIELD8(0x30)
1610#define RFCSR27_R4 FIELD8(0x40)
1611
1612/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001613 * RFCSR 30:
1614 */
1615#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1616
1617/*
1618 * RF registers
1619 */
1620
1621/*
1622 * RF 2
1623 */
1624#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1625#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1626#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1627
1628/*
1629 * RF 3
1630 */
1631#define RF3_TXPOWER_G FIELD32(0x00003e00)
1632#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1633#define RF3_TXPOWER_A FIELD32(0x00003c00)
1634
1635/*
1636 * RF 4
1637 */
1638#define RF4_TXPOWER_G FIELD32(0x000007c0)
1639#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1640#define RF4_TXPOWER_A FIELD32(0x00000780)
1641#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1642#define RF4_HT40 FIELD32(0x00200000)
1643
1644/*
1645 * EEPROM content.
1646 * The wordsize of the EEPROM is 16 bits.
1647 */
1648
1649/*
1650 * EEPROM Version
1651 */
1652#define EEPROM_VERSION 0x0001
1653#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1654#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1655
1656/*
1657 * HW MAC address.
1658 */
1659#define EEPROM_MAC_ADDR_0 0x0002
1660#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1661#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1662#define EEPROM_MAC_ADDR_1 0x0003
1663#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1664#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1665#define EEPROM_MAC_ADDR_2 0x0004
1666#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1667#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1668
1669/*
1670 * EEPROM ANTENNA config
1671 * RXPATH: 1: 1R, 2: 2R, 3: 3R
1672 * TXPATH: 1: 1T, 2: 2T
1673 */
1674#define EEPROM_ANTENNA 0x001a
1675#define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
1676#define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
1677#define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
1678
1679/*
1680 * EEPROM NIC config
1681 * CARDBUS_ACCEL: 0 - enable, 1 - disable
1682 */
1683#define EEPROM_NIC 0x001b
1684#define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
1685#define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
1686#define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
1687#define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
1688#define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
1689#define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
1690#define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
1691#define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
1692#define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
1693#define EEPROM_NIC_BW40M_A FIELD16(0x0200)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001694#define EEPROM_NIC_ANT_DIVERSITY FIELD16(0x0800)
1695#define EEPROM_NIC_DAC_TEST FIELD16(0x8000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001696
1697/*
1698 * EEPROM frequency
1699 */
1700#define EEPROM_FREQ 0x001d
1701#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1702#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1703#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1704
1705/*
1706 * EEPROM LED
1707 * POLARITY_RDY_G: Polarity RDY_G setting.
1708 * POLARITY_RDY_A: Polarity RDY_A setting.
1709 * POLARITY_ACT: Polarity ACT setting.
1710 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1711 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1712 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1713 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1714 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1715 * LED_MODE: Led mode.
1716 */
1717#define EEPROM_LED1 0x001e
1718#define EEPROM_LED2 0x001f
1719#define EEPROM_LED3 0x0020
1720#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1721#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1722#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1723#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1724#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1725#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1726#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1727#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1728#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1729
1730/*
1731 * EEPROM LNA
1732 */
1733#define EEPROM_LNA 0x0022
1734#define EEPROM_LNA_BG FIELD16(0x00ff)
1735#define EEPROM_LNA_A0 FIELD16(0xff00)
1736
1737/*
1738 * EEPROM RSSI BG offset
1739 */
1740#define EEPROM_RSSI_BG 0x0023
1741#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1742#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1743
1744/*
1745 * EEPROM RSSI BG2 offset
1746 */
1747#define EEPROM_RSSI_BG2 0x0024
1748#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1749#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1750
1751/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001752 * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
1753 */
1754#define EEPROM_TXMIXER_GAIN_BG 0x0024
1755#define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
1756
1757/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001758 * EEPROM RSSI A offset
1759 */
1760#define EEPROM_RSSI_A 0x0025
1761#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1762#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1763
1764/*
1765 * EEPROM RSSI A2 offset
1766 */
1767#define EEPROM_RSSI_A2 0x0026
1768#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1769#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
1770
1771/*
1772 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
1773 * This is delta in 40MHZ.
1774 * VALUE: Tx Power dalta value (MAX=4)
1775 * TYPE: 1: Plus the delta value, 0: minus the delta value
1776 * TXPOWER: Enable:
1777 */
1778#define EEPROM_TXPOWER_DELTA 0x0028
1779#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
1780#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
1781#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
1782
1783/*
1784 * EEPROM TXPOWER 802.11BG
1785 */
1786#define EEPROM_TXPOWER_BG1 0x0029
1787#define EEPROM_TXPOWER_BG2 0x0030
1788#define EEPROM_TXPOWER_BG_SIZE 7
1789#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
1790#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
1791
1792/*
1793 * EEPROM TXPOWER 802.11A
1794 */
1795#define EEPROM_TXPOWER_A1 0x003c
1796#define EEPROM_TXPOWER_A2 0x0053
1797#define EEPROM_TXPOWER_A_SIZE 6
1798#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
1799#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
1800
1801/*
1802 * EEPROM TXpower byrate: 20MHZ power
1803 */
1804#define EEPROM_TXPOWER_BYRATE 0x006f
1805
1806/*
1807 * EEPROM BBP.
1808 */
1809#define EEPROM_BBP_START 0x0078
1810#define EEPROM_BBP_SIZE 16
1811#define EEPROM_BBP_VALUE FIELD16(0x00ff)
1812#define EEPROM_BBP_REG_ID FIELD16(0xff00)
1813
1814/*
1815 * MCU mailbox commands.
1816 */
1817#define MCU_SLEEP 0x30
1818#define MCU_WAKEUP 0x31
1819#define MCU_RADIO_OFF 0x35
1820#define MCU_CURRENT 0x36
1821#define MCU_LED 0x50
1822#define MCU_LED_STRENGTH 0x51
1823#define MCU_LED_1 0x52
1824#define MCU_LED_2 0x53
1825#define MCU_LED_3 0x54
1826#define MCU_RADAR 0x60
1827#define MCU_BOOT_SIGNAL 0x72
1828#define MCU_BBP_SIGNAL 0x80
1829#define MCU_POWER_SAVE 0x83
1830
1831/*
1832 * MCU mailbox tokens
1833 */
1834#define TOKEN_WAKUP 3
1835
1836/*
1837 * DMA descriptor defines.
1838 */
1839#define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1840#define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1841
1842/*
1843 * TX WI structure
1844 */
1845
1846/*
1847 * Word0
1848 * FRAG: 1 To inform TKIP engine this is a fragment.
1849 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
1850 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
1851 * BW: Channel bandwidth 20MHz or 40 MHz
1852 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
1853 */
1854#define TXWI_W0_FRAG FIELD32(0x00000001)
1855#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
1856#define TXWI_W0_CF_ACK FIELD32(0x00000004)
1857#define TXWI_W0_TS FIELD32(0x00000008)
1858#define TXWI_W0_AMPDU FIELD32(0x00000010)
1859#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
1860#define TXWI_W0_TX_OP FIELD32(0x00000300)
1861#define TXWI_W0_MCS FIELD32(0x007f0000)
1862#define TXWI_W0_BW FIELD32(0x00800000)
1863#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
1864#define TXWI_W0_STBC FIELD32(0x06000000)
1865#define TXWI_W0_IFS FIELD32(0x08000000)
1866#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
1867
1868/*
1869 * Word1
1870 */
1871#define TXWI_W1_ACK FIELD32(0x00000001)
1872#define TXWI_W1_NSEQ FIELD32(0x00000002)
1873#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
1874#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
1875#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1876#define TXWI_W1_PACKETID FIELD32(0xf0000000)
1877
1878/*
1879 * Word2
1880 */
1881#define TXWI_W2_IV FIELD32(0xffffffff)
1882
1883/*
1884 * Word3
1885 */
1886#define TXWI_W3_EIV FIELD32(0xffffffff)
1887
1888/*
1889 * RX WI structure
1890 */
1891
1892/*
1893 * Word0
1894 */
1895#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
1896#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
1897#define RXWI_W0_BSSID FIELD32(0x00001c00)
1898#define RXWI_W0_UDF FIELD32(0x0000e000)
1899#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1900#define RXWI_W0_TID FIELD32(0xf0000000)
1901
1902/*
1903 * Word1
1904 */
1905#define RXWI_W1_FRAG FIELD32(0x0000000f)
1906#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
1907#define RXWI_W1_MCS FIELD32(0x007f0000)
1908#define RXWI_W1_BW FIELD32(0x00800000)
1909#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
1910#define RXWI_W1_STBC FIELD32(0x06000000)
1911#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
1912
1913/*
1914 * Word2
1915 */
1916#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
1917#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
1918#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
1919
1920/*
1921 * Word3
1922 */
1923#define RXWI_W3_SNR0 FIELD32(0x000000ff)
1924#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
1925
1926/*
1927 * Macros for converting txpower from EEPROM to mac80211 value
1928 * and from mac80211 value to register value.
1929 */
1930#define MIN_G_TXPOWER 0
1931#define MIN_A_TXPOWER -7
1932#define MAX_G_TXPOWER 31
1933#define MAX_A_TXPOWER 15
1934#define DEFAULT_TXPOWER 5
1935
1936#define TXPOWER_G_FROM_DEV(__txpower) \
1937 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
1938
1939#define TXPOWER_G_TO_DEV(__txpower) \
1940 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
1941
1942#define TXPOWER_A_FROM_DEV(__txpower) \
1943 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
1944
1945#define TXPOWER_A_TO_DEV(__txpower) \
1946 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
1947
1948#endif /* RT2800_H */