blob: 4ebdc1de2cb4dfe10902ff9f1ce6061b1071226c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "../pci.h"
42#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080044static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
45{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090046 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090047 return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080048}
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080050static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
51{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090052 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090053 return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080054}
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080056static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
57{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090058 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090059 return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080060}
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080062static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
63{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090064 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090065 return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080066}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Power Control Command */
69#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090070#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080072static irqreturn_t pcie_isr(int irq, void *dev_id);
73static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080076static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080078 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080081 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080083 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070085 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080087 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088}
89
90/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080091static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080093 /* Clamp to sane value */
94 if ((sec <= 0) || (sec > 60))
95 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080097 ctrl->poll_timer.function = &int_poll_timeout;
98 ctrl->poll_timer.data = (unsigned long)ctrl;
99 ctrl->poll_timer.expires = jiffies + sec * HZ;
100 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}
102
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700103static inline int pciehp_request_irq(struct controller *ctrl)
104{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900105 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700106
107 /* Install interrupt polling timer. Start with 10 sec delay */
108 if (pciehp_poll_mode) {
109 init_timer(&ctrl->poll_timer);
110 start_int_poll_timer(ctrl, 10);
111 return 0;
112 }
113
114 /* Installs the interrupt handler */
115 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
116 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900117 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
118 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700119 return retval;
120}
121
122static inline void pciehp_free_irq(struct controller *ctrl)
123{
124 if (pciehp_poll_mode)
125 del_timer_sync(&ctrl->poll_timer);
126 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900127 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700128}
129
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900130static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900131{
132 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900133 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900134
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900135 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
136 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
137 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
138 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900139 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300140 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900141 msleep(10);
142 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900143 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
144 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
145 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
146 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900147 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900148 }
149 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900150}
151
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900152static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800153{
Kenji Kaneshige262303f2006-12-21 17:01:10 -0800154 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
155 unsigned long timeout = msecs_to_jiffies(msecs);
156 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800157
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900158 if (poll)
159 rc = pcie_poll_cmd(ctrl);
160 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900161 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303f2006-12-21 17:01:10 -0800162 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900163 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800164}
165
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700166/**
167 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700168 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700169 * @cmd: command value written to slot control register
170 * @mask: bitmask of slot control register to be modified
171 */
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700172static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 int retval = 0;
175 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700176 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800178 mutex_lock(&ctrl->ctrl_lock);
179
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900180 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900182 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
183 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800184 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800185 }
186
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900187 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900188 if (!ctrl->no_cmd_complete) {
189 /*
190 * After 1 sec and CMD_COMPLETED still not set, just
191 * proceed forward to issue the next command according
192 * to spec. Just print out the error message.
193 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900194 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900195 } else if (!NO_CMD_CMPL(ctrl)) {
196 /*
197 * This controller semms to notify of command completed
198 * event even though it supports none of power
199 * controller, attention led, power led and EMI.
200 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900201 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
202 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900203 ctrl->no_cmd_complete = 0;
204 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900205 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
206 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900210 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900212 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700213 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700216 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700217 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700218 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700219 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900220 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700221 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900222 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700223
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800224 /*
225 * Wait for command completion.
226 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900227 if (!retval && !ctrl->no_cmd_complete) {
228 int poll = 0;
229 /*
230 * if hotplug interrupt is not enabled or command
231 * completed interrupt is not enabled, we need to poll
232 * command completed event.
233 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900234 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
235 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900236 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900237 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900238 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800239 out:
240 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 return retval;
242}
243
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800244static bool check_link_active(struct controller *ctrl)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900245{
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800246 bool ret = false;
247 u16 lnk_status;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900248
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800249 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status))
250 return ret;
251
252 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
253
254 if (ret)
255 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
256
257 return ret;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900258}
259
Yinghai Lubffe4f72012-01-27 10:55:13 -0800260static void __pcie_wait_link_active(struct controller *ctrl, bool active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900261{
262 int timeout = 1000;
263
Yinghai Lubffe4f72012-01-27 10:55:13 -0800264 if (check_link_active(ctrl) == active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900265 return;
266 while (timeout > 0) {
267 msleep(10);
268 timeout -= 10;
Yinghai Lubffe4f72012-01-27 10:55:13 -0800269 if (check_link_active(ctrl) == active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900270 return;
271 }
Yinghai Lubffe4f72012-01-27 10:55:13 -0800272 ctrl_dbg(ctrl, "Data Link Layer Link Active not %s in 1000 msec\n",
273 active ? "set" : "cleared");
274}
275
276static void pcie_wait_link_active(struct controller *ctrl)
277{
278 __pcie_wait_link_active(ctrl, true);
279}
280
281static void pcie_wait_link_not_active(struct controller *ctrl)
282{
283 __pcie_wait_link_active(ctrl, false);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900284}
285
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800286static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
287{
288 u32 l;
289 int count = 0;
290 int delay = 1000, step = 20;
291 bool found = false;
292
293 do {
294 found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
295 count++;
296
297 if (found)
298 break;
299
300 msleep(step);
301 delay -= step;
302 } while (delay > 0);
303
304 if (count > 1 && pciehp_debug)
305 printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
306 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
307 PCI_FUNC(devfn), count, step, l);
308
309 return found;
310}
311
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900312int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 u16 lnk_status;
315 int retval = 0;
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800316 bool found = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900318 /*
319 * Data Link Layer Link Active Reporting must be capable for
320 * hot-plug capable downstream port. But old controller might
321 * not implement it. In this case, we wait for 1000 ms.
322 */
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900323 if (ctrl->link_active_reporting)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900324 pcie_wait_link_active(ctrl);
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900325 else
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900326 msleep(1000);
327
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800328 /* wait 100ms before read pci conf, and try in 1s */
329 msleep(100);
330 found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
331 PCI_DEVFN(0, 0));
Kenji Kaneshige0027cb32011-11-10 16:40:37 +0900332
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900333 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900335 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 return retval;
337 }
338
Taku Izumi7f2feec2008-09-05 12:11:26 +0900339 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900340 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
341 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900342 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 retval = -1;
344 return retval;
345 }
346
Yinghai Lufdbd3ce2011-11-07 07:53:23 -0800347 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
348
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800349 if (!found && !retval)
350 retval = -1;
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 return retval;
353}
354
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900355int pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800357 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 u16 slot_ctrl;
359 u8 atten_led_state;
360 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900362 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900364 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 return retval;
366 }
367
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900368 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
369 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900371 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
373 switch (atten_led_state) {
374 case 0:
375 *status = 0xFF; /* Reserved */
376 break;
377 case 1:
378 *status = 1; /* On */
379 break;
380 case 2:
381 *status = 2; /* Blink */
382 break;
383 case 3:
384 *status = 0; /* Off */
385 break;
386 default:
387 *status = 0xFF;
388 break;
389 }
390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 return 0;
392}
393
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900394int pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800396 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 u16 slot_ctrl;
398 u8 pwr_state;
399 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900401 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900403 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 return retval;
405 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900406 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
407 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900409 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 switch (pwr_state) {
412 case 0:
413 *status = 1;
414 break;
415 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700416 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 break;
418 default:
419 *status = 0xFF;
420 break;
421 }
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 return retval;
424}
425
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900426int pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800428 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900430 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900432 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900434 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
435 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 return retval;
437 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900438 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 return 0;
440}
441
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900442int pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800444 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900446 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900448 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900450 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
451 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 return retval;
453 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900454 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 return 0;
456}
457
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900458int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800460 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900462 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900464 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900466 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 return retval;
468 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900469 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470}
471
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900472int pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800474 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700475 u16 slot_cmd;
476 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900478 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900480 case 0 : /* turn off */
481 slot_cmd = 0x00C0;
482 break;
483 case 1: /* turn on */
484 slot_cmd = 0x0040;
485 break;
486 case 2: /* turn blink */
487 slot_cmd = 0x0080;
488 break;
489 default:
490 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900492 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
493 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900494 return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495}
496
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900497void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800499 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700501 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700502
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700503 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900504 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700505 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900506 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
507 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508}
509
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900510void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800512 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700514 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700516 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900517 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700518 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900519 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
520 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521}
522
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900523void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800525 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700527 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700528
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700529 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900530 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700531 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900532 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
533 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534}
535
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900536int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800538 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700540 u16 cmd_mask;
541 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 int retval = 0;
543
Rajesh Shah5a49f202005-11-23 15:44:54 -0800544 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900545 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900547 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
548 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800549 return retval;
550 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900551 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800552 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900553 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800554 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900555 ctrl_err(ctrl,
556 "%s: Cannot write to SLOTSTATUS register\n",
557 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800558 return retval;
559 }
560 }
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900561 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800562
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700563 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900564 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700565 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900567 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900568 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900570 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
571 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 return retval;
574}
575
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900576int pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800578 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700580 u16 cmd_mask;
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900581 int retval;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900582
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700583 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900584 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700585 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900587 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900588 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900590 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
591 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900592 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593}
594
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800595static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800597 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900598 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700599 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700601 /*
602 * In order to guarantee that all interrupt events are
603 * serviced, we need to re-inspect Slot Status register after
604 * clearing what is presumed to be the last pending interrupt.
605 */
606 intr_loc = 0;
607 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900608 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900609 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
610 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 return IRQ_NONE;
612 }
613
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900614 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
615 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
616 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900617 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700618 intr_loc |= detected;
619 if (!intr_loc)
620 return IRQ_NONE;
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900621 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900622 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
623 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800624 return IRQ_NONE;
625 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700626 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627
Taku Izumi7f2feec2008-09-05 12:11:26 +0900628 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700629
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700630 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900631 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303f2006-12-21 17:01:10 -0800632 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700633 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900634 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 }
636
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900637 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900638 return IRQ_HANDLED;
639
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700640 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900641 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900642 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800643
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700644 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900645 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900646 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800647
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700648 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900649 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900650 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800651
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700652 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900653 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
654 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900655 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900656 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 return IRQ_HANDLED;
658}
659
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900660int pciehp_get_max_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700661 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800663 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 enum pcie_link_width lnk_wdth;
665 u32 lnk_cap;
666 int retval = 0;
667
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900668 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900670 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 return retval;
672 }
673
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900674 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 case 0:
676 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
677 break;
678 case 1:
679 lnk_wdth = PCIE_LNK_X1;
680 break;
681 case 2:
682 lnk_wdth = PCIE_LNK_X2;
683 break;
684 case 4:
685 lnk_wdth = PCIE_LNK_X4;
686 break;
687 case 8:
688 lnk_wdth = PCIE_LNK_X8;
689 break;
690 case 12:
691 lnk_wdth = PCIE_LNK_X12;
692 break;
693 case 16:
694 lnk_wdth = PCIE_LNK_X16;
695 break;
696 case 32:
697 lnk_wdth = PCIE_LNK_X32;
698 break;
699 default:
700 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
701 break;
702 }
703
704 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900705 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 return retval;
708}
709
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900710int pciehp_get_cur_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700711 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800713 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
715 int retval = 0;
716 u16 lnk_status;
717
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900718 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900720 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
721 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 return retval;
723 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700724
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900725 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 case 0:
727 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
728 break;
729 case 1:
730 lnk_wdth = PCIE_LNK_X1;
731 break;
732 case 2:
733 lnk_wdth = PCIE_LNK_X2;
734 break;
735 case 4:
736 lnk_wdth = PCIE_LNK_X4;
737 break;
738 case 8:
739 lnk_wdth = PCIE_LNK_X8;
740 break;
741 case 12:
742 lnk_wdth = PCIE_LNK_X12;
743 break;
744 case 16:
745 lnk_wdth = PCIE_LNK_X16;
746 break;
747 case 32:
748 lnk_wdth = PCIE_LNK_X32;
749 break;
750 default:
751 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
752 break;
753 }
754
755 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900756 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 return retval;
759}
760
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900761int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800762{
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700763 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900765 /*
766 * TBD: Power fault detected software notification support.
767 *
768 * Power fault detected software notification is not enabled
769 * now, because it caused power fault detected interrupt storm
770 * on some machines. On those machines, power fault detected
771 * bit in the slot status register was set again immediately
772 * when it is cleared in the interrupt service routine, and
773 * next power fault detected interrupt was notified again.
774 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900775 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700776 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900777 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700778 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900779 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700780 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900781 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700782
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900783 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
784 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
785 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700786
787 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900788 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900789 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800793
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900794static void pcie_disable_notification(struct controller *ctrl)
795{
796 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900797 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
798 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900799 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
800 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900801 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900802 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900803}
804
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800805int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900806{
807 if (pciehp_request_irq(ctrl))
808 return -1;
809 if (pcie_enable_notification(ctrl)) {
810 pciehp_free_irq(ctrl);
811 return -1;
812 }
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800813 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900814 return 0;
815}
816
817static void pcie_shutdown_notification(struct controller *ctrl)
818{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800819 if (ctrl->notification_enabled) {
820 pcie_disable_notification(ctrl);
821 pciehp_free_irq(ctrl);
822 ctrl->notification_enabled = 0;
823 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900824}
825
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900826static int pcie_init_slot(struct controller *ctrl)
827{
828 struct slot *slot;
829
830 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
831 if (!slot)
832 return -ENOMEM;
833
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900834 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900835 mutex_init(&slot->lock);
836 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900837 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900838 return 0;
839}
840
841static void pcie_cleanup_slot(struct controller *ctrl)
842{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900843 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900844 cancel_delayed_work(&slot->work);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900845 flush_workqueue(pciehp_wq);
846 kfree(slot);
847}
848
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700849static inline void dbg_ctrl(struct controller *ctrl)
850{
851 int i;
852 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900853 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700854
855 if (!pciehp_debug)
856 return;
857
Taku Izumi7f2feec2008-09-05 12:11:26 +0900858 ctrl_info(ctrl, "Hotplug Controller:\n");
859 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
860 pci_name(pdev), pdev->irq);
861 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
862 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
863 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
864 pdev->subsystem_device);
865 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
866 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900867 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
868 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700869 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
870 if (!pci_resource_len(pdev, i))
871 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600872 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
873 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700874 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900875 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900876 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900877 ctrl_info(ctrl, " Attention Button : %3s\n",
878 ATTN_BUTTN(ctrl) ? "yes" : "no");
879 ctrl_info(ctrl, " Power Controller : %3s\n",
880 POWER_CTRL(ctrl) ? "yes" : "no");
881 ctrl_info(ctrl, " MRL Sensor : %3s\n",
882 MRL_SENS(ctrl) ? "yes" : "no");
883 ctrl_info(ctrl, " Attention Indicator : %3s\n",
884 ATTN_LED(ctrl) ? "yes" : "no");
885 ctrl_info(ctrl, " Power Indicator : %3s\n",
886 PWR_LED(ctrl) ? "yes" : "no");
887 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
888 HP_SUPR_RM(ctrl) ? "yes" : "no");
889 ctrl_info(ctrl, " EMI Present : %3s\n",
890 EMI(ctrl) ? "yes" : "no");
891 ctrl_info(ctrl, " Command Completed : %3s\n",
892 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900893 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900894 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900895 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900896 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700897}
898
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900899struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800900{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900901 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900902 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700903 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800904
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900905 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
906 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900907 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900908 goto abort;
909 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900910 ctrl->pcie = dev;
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900911 if (!pci_pcie_cap(pdev)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900912 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900913 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800914 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900915 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900916 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900917 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800918 }
Mark Lord08e7a7d2007-11-28 15:11:46 -0800919
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700920 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700921 mutex_init(&ctrl->ctrl_lock);
922 init_waitqueue_head(&ctrl->queue);
923 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900924 /*
925 * Controller doesn't notify of command completion if the "No
926 * Command Completed Support" bit is set in Slot Capability
927 * register or the controller supports none of power
928 * controller, attention led, power led and EMI.
929 */
930 if (NO_CMD_CMPL(ctrl) ||
931 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
932 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800933
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900934 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900935 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900936 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
937 goto abort_ctrl;
938 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900939 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900940 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
941 ctrl->link_active_reporting = 1;
942 }
943
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900944 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900945 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900946 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800947
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900948 /* Disable sotfware notification */
949 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800950
Taku Izumi7f2feec2008-09-05 12:11:26 +0900951 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
952 pdev->vendor, pdev->device, pdev->subsystem_vendor,
953 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700954
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900955 if (pcie_init_slot(ctrl))
956 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700957
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900958 return ctrl;
959
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900960abort_ctrl:
961 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800962abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900963 return NULL;
964}
965
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900966void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900967{
968 pcie_shutdown_notification(ctrl);
969 pcie_cleanup_slot(ctrl);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900970 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800971}