blob: 71339dab0860f08b3a4a380ca45ee54245280d57 [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/pci.h>
Felix Fietkaua05b5d42010-11-17 04:25:33 +010019#include <linux/ath9k_platform.h>
Sujith394cf0a2009-02-09 13:26:54 +053020#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010021
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000022static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010023 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
24 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
25 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
26 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
27 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
28 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050029 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053030 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
31 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040032 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010033 { 0 }
34};
35
36/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070037static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010038{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040039 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010040 u8 u8tmp;
41
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053042 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010043 *csz = (int)u8tmp;
44
45 /*
46 * This check was put in to avoid "unplesant" consequences if
47 * the bootrom has not fully initialized all PCI devices.
48 * Sometimes the cache line size register is not set
49 */
50
51 if (*csz == 0)
52 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
53}
54
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070055static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010056{
Felix Fietkaua05b5d42010-11-17 04:25:33 +010057 struct ath_softc *sc = (struct ath_softc *) common->priv;
58 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070059
Felix Fietkaua05b5d42010-11-17 04:25:33 +010060 if (pdata) {
61 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080062 ath_err(common,
63 "%s: eeprom read failed, offset %08x is out of range\n",
64 __func__, off);
Felix Fietkaua05b5d42010-11-17 04:25:33 +010065 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010066
Felix Fietkaua05b5d42010-11-17 04:25:33 +010067 *data = pdata->eeprom_data[off];
68 } else {
69 struct ath_hw *ah = (struct ath_hw *) common->ah;
70
71 common->ops->read(ah, AR5416_EEPROM_OFFSET +
72 (off << AR5416_EEPROM_S));
73
74 if (!ath9k_hw_wait(ah,
75 AR_EEPROM_STATUS_DATA,
76 AR_EEPROM_STATUS_DATA_BUSY |
77 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
78 AH_WAIT_TIMEOUT)) {
79 return false;
80 }
81
82 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
83 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010084 }
85
Gabor Juhos9dbeb912009-01-14 20:17:08 +010086 return true;
87}
88
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070089/*
90 * Bluetooth coexistance requires disabling ASPM.
91 */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070092static void ath_pci_bt_coex_prep(struct ath_common *common)
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070093{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040094 struct ath_softc *sc = (struct ath_softc *) common->priv;
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070095 struct pci_dev *pdev = to_pci_dev(sc->dev);
96 u8 aspm;
97
98 if (!pdev->is_pcie)
99 return;
100
101 pci_read_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, &aspm);
102 aspm &= ~(ATH_PCIE_CAP_LINK_L0S | ATH_PCIE_CAP_LINK_L1);
103 pci_write_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, aspm);
104}
105
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100106static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530107 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100108 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100109 .eeprom_read = ath_pci_eeprom_read,
Luis R. Rodriguez867633f2009-09-10 12:12:23 -0700110 .bt_coex_prep = ath_pci_bt_coex_prep,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100111};
112
113static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
114{
115 void __iomem *mem;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200116 struct ath_wiphy *aphy;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100117 struct ath_softc *sc;
118 struct ieee80211_hw *hw;
119 u8 csz;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530120 u16 subsysid;
Jouni Malinenf0214842009-06-16 11:59:23 +0300121 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100122 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400123 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100124
125 if (pci_enable_device(pdev))
126 return -EIO;
127
Yang Hongyange9304382009-04-13 14:40:14 -0700128 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100129 if (ret) {
130 printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530131 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100132 }
133
Yang Hongyange9304382009-04-13 14:40:14 -0700134 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100135 if (ret) {
136 printk(KERN_ERR "ath9k: 32-bit DMA consistent "
137 "DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530138 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100139 }
140
141 /*
142 * Cache line size is used to size and align various
143 * structures used to communicate with the hardware.
144 */
145 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
146 if (csz == 0) {
147 /*
148 * Linux 2.4.18 (at least) writes the cache line size
149 * register as a 16-bit wide register which is wrong.
150 * We must have this setup properly for rx buffer
151 * DMA to work so force a reasonable value here if it
152 * comes up zero.
153 */
154 csz = L1_CACHE_BYTES / sizeof(u32);
155 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
156 }
157 /*
158 * The default setting of latency timer yields poor results,
159 * set it to the value used by other systems. It may be worth
160 * tweaking this setting more.
161 */
162 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
163
164 pci_set_master(pdev);
165
Jouni Malinenf0214842009-06-16 11:59:23 +0300166 /*
167 * Disable the RETRY_TIMEOUT register (0x41) to keep
168 * PCI Tx retries from interfering with C3 CPU state.
169 */
170 pci_read_config_dword(pdev, 0x40, &val);
171 if ((val & 0x0000ff00) != 0)
172 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
173
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100174 ret = pci_request_region(pdev, 0, "ath9k");
175 if (ret) {
176 dev_err(&pdev->dev, "PCI memory region reserve error\n");
177 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530178 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100179 }
180
181 mem = pci_iomap(pdev, 0, 0);
182 if (!mem) {
183 printk(KERN_ERR "PCI memory map error\n") ;
184 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530185 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100186 }
187
Jouni Malinenbce048d2009-03-03 19:23:28 +0200188 hw = ieee80211_alloc_hw(sizeof(struct ath_wiphy) +
189 sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700190 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530191 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700192 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530193 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100194 }
195
196 SET_IEEE80211_DEV(hw, &pdev->dev);
197 pci_set_drvdata(pdev, hw);
198
Jouni Malinenbce048d2009-03-03 19:23:28 +0200199 aphy = hw->priv;
200 sc = (struct ath_softc *) (aphy + 1);
201 aphy->sc = sc;
202 aphy->hw = hw;
203 sc->pri_wiphy = aphy;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100204 sc->hw = hw;
205 sc->dev = &pdev->dev;
206 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100207
Sujith5e4ea1f2010-01-14 10:20:57 +0530208 /* Will be cleared in ath9k_start() */
209 sc->sc_flags |= SC_OP_INVALID;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100210
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700211 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700212 if (ret) {
213 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530214 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100215 }
216
217 sc->irq = pdev->irq;
218
Sujith285f2dd2010-01-08 10:36:07 +0530219 pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &subsysid);
220 ret = ath9k_init_device(id->device, sc, subsysid, &ath_pci_bus_ops);
221 if (ret) {
222 dev_err(&pdev->dev, "Failed to initialize device\n");
223 goto err_init;
224 }
225
226 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700227 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
228 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100229
230 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530231
232err_init:
233 free_irq(sc->irq, sc);
234err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100235 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530236err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100237 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530238err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100239 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530240err_region:
241 /* Nothing */
242err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100243 pci_disable_device(pdev);
244 return ret;
245}
246
247static void ath_pci_remove(struct pci_dev *pdev)
248{
249 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Jouni Malinenbce048d2009-03-03 19:23:28 +0200250 struct ath_wiphy *aphy = hw->priv;
251 struct ath_softc *sc = aphy->sc;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500252 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100253
Sujith285f2dd2010-01-08 10:36:07 +0530254 ath9k_deinit_device(sc);
255 free_irq(sc->irq, sc);
256 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500257
258 pci_iounmap(pdev, mem);
259 pci_disable_device(pdev);
260 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100261}
262
263#ifdef CONFIG_PM
264
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200265static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100266{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200267 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100268 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Jouni Malinenbce048d2009-03-03 19:23:28 +0200269 struct ath_wiphy *aphy = hw->priv;
270 struct ath_softc *sc = aphy->sc;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100271
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530272 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100273
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100274 return 0;
275}
276
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200277static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100278{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200279 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100280 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Jouni Malinenbce048d2009-03-03 19:23:28 +0200281 struct ath_wiphy *aphy = hw->priv;
282 struct ath_softc *sc = aphy->sc;
Jouni Malinenf0214842009-06-16 11:59:23 +0300283 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530284
Jouni Malinenf0214842009-06-16 11:59:23 +0300285 /*
286 * Suspend/Resume resets the PCI configuration space, so we have to
287 * re-disable the RETRY_TIMEOUT register (0x41) to keep
288 * PCI Tx retries from interfering with C3 CPU state
289 */
290 pci_read_config_dword(pdev, 0x40, &val);
291 if ((val & 0x0000ff00) != 0)
292 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100293
294 /* Enable LED */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530295 ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100296 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530297 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100298
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100299 return 0;
300}
301
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200302static const struct dev_pm_ops ath9k_pm_ops = {
303 .suspend = ath_pci_suspend,
304 .resume = ath_pci_resume,
305 .freeze = ath_pci_suspend,
306 .thaw = ath_pci_resume,
307 .poweroff = ath_pci_suspend,
308 .restore = ath_pci_resume,
309};
310
311#define ATH9K_PM_OPS (&ath9k_pm_ops)
312
313#else /* !CONFIG_PM */
314
315#define ATH9K_PM_OPS NULL
316
317#endif /* !CONFIG_PM */
318
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100319
320MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
321
322static struct pci_driver ath_pci_driver = {
323 .name = "ath9k",
324 .id_table = ath_pci_id_table,
325 .probe = ath_pci_probe,
326 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200327 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100328};
329
Sujithdb0f41f2009-02-20 15:13:26 +0530330int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100331{
332 return pci_register_driver(&ath_pci_driver);
333}
334
335void ath_pci_exit(void)
336{
337 pci_unregister_driver(&ath_pci_driver);
338}