blob: dd5b0120b92e7cc3a386eadbc8ece01477152eae [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/flush.c
3 *
4 * Copyright (C) 1995-2002 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/module.h>
11#include <linux/mm.h>
12#include <linux/pagemap.h>
13
14#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010015#include <asm/cachetype.h>
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +010016#include <asm/highmem.h>
Russell King2ef7f3d2009-11-05 13:29:36 +000017#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/system.h>
Russell King8d802d22005-05-10 17:31:43 +010019#include <asm/tlbflush.h>
20
Russell King1b2e2b72006-08-21 17:06:38 +010021#include "mm.h"
22
Russell King8d802d22005-05-10 17:31:43 +010023#ifdef CONFIG_CPU_CACHE_VIPT
Russell Kingd7b6b352005-09-08 15:32:23 +010024
Catalin Marinas481467d2005-09-30 16:07:04 +010025#define ALIAS_FLUSH_START 0xffff4000
26
Catalin Marinas481467d2005-09-30 16:07:04 +010027static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
28{
29 unsigned long to = ALIAS_FLUSH_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Catalin Marinas141fa402006-03-10 22:26:47 +000030 const int zero = 0;
Catalin Marinas481467d2005-09-30 16:07:04 +010031
Russell Kingad1ae2f2006-12-13 14:34:43 +000032 set_pte_ext(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL), 0);
Catalin Marinas481467d2005-09-30 16:07:04 +010033 flush_tlb_kernel_page(to);
34
35 asm( "mcrr p15, 0, %1, %0, c14\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010036 " mcr p15, 0, %2, c7, c10, 4"
Catalin Marinas481467d2005-09-30 16:07:04 +010037 :
Catalin Marinas141fa402006-03-10 22:26:47 +000038 : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
Catalin Marinas481467d2005-09-30 16:07:04 +010039 : "cc");
40}
41
Russell Kingd7b6b352005-09-08 15:32:23 +010042void flush_cache_mm(struct mm_struct *mm)
43{
44 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000045 vivt_flush_cache_mm(mm);
Russell Kingd7b6b352005-09-08 15:32:23 +010046 return;
47 }
48
49 if (cache_is_vipt_aliasing()) {
50 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010051 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010052 :
53 : "r" (0)
54 : "cc");
55 }
56}
57
58void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
59{
60 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000061 vivt_flush_cache_range(vma, start, end);
Russell Kingd7b6b352005-09-08 15:32:23 +010062 return;
63 }
64
65 if (cache_is_vipt_aliasing()) {
66 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010067 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010068 :
69 : "r" (0)
70 : "cc");
71 }
Russell King9e959222009-10-25 13:35:13 +000072
Russell King6060e8d2009-10-25 14:12:27 +000073 if (vma->vm_flags & VM_EXEC)
Russell King9e959222009-10-25 13:35:13 +000074 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010075}
76
77void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
78{
79 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000080 vivt_flush_cache_page(vma, user_addr, pfn);
Russell Kingd7b6b352005-09-08 15:32:23 +010081 return;
82 }
83
Russell King2df341e2009-10-24 22:58:40 +010084 if (cache_is_vipt_aliasing()) {
Russell Kingd7b6b352005-09-08 15:32:23 +010085 flush_pfn_alias(pfn, user_addr);
Russell King2df341e2009-10-24 22:58:40 +010086 __flush_icache_all();
87 }
Russell King9e959222009-10-25 13:35:13 +000088
89 if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged())
90 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010091}
Russell King2ef7f3d2009-11-05 13:29:36 +000092#else
93#define flush_pfn_alias(pfn,vaddr) do { } while (0)
94#endif
George G. Davisa188ad22006-09-02 18:43:20 +010095
Russell King2ef7f3d2009-11-05 13:29:36 +000096#ifdef CONFIG_SMP
97static void flush_ptrace_access_other(void *args)
98{
99 __flush_icache_all();
100}
101#endif
102
103static
George G. Davisa188ad22006-09-02 18:43:20 +0100104void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
Russell King2ef7f3d2009-11-05 13:29:36 +0000105 unsigned long uaddr, void *kaddr, unsigned long len)
George G. Davisa188ad22006-09-02 18:43:20 +0100106{
107 if (cache_is_vivt()) {
Russell King2ef7f3d2009-11-05 13:29:36 +0000108 if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) {
109 unsigned long addr = (unsigned long)kaddr;
110 __cpuc_coherent_kern_range(addr, addr + len);
111 }
George G. Davisa188ad22006-09-02 18:43:20 +0100112 return;
113 }
114
115 if (cache_is_vipt_aliasing()) {
116 flush_pfn_alias(page_to_pfn(page), uaddr);
Russell King2df341e2009-10-24 22:58:40 +0100117 __flush_icache_all();
George G. Davisa188ad22006-09-02 18:43:20 +0100118 return;
119 }
120
121 /* VIPT non-aliasing cache */
Russell King2ef7f3d2009-11-05 13:29:36 +0000122 if (vma->vm_flags & VM_EXEC) {
George G. Davisa188ad22006-09-02 18:43:20 +0100123 unsigned long addr = (unsigned long)kaddr;
George G. Davisa188ad22006-09-02 18:43:20 +0100124 __cpuc_coherent_kern_range(addr, addr + len);
Russell King2ef7f3d2009-11-05 13:29:36 +0000125#ifdef CONFIG_SMP
126 if (cache_ops_need_broadcast())
127 smp_call_function(flush_ptrace_access_other,
128 NULL, 1);
129#endif
George G. Davisa188ad22006-09-02 18:43:20 +0100130 }
131}
Russell King2ef7f3d2009-11-05 13:29:36 +0000132
133/*
134 * Copy user data from/to a page which is mapped into a different
135 * processes address space. Really, we want to allow our "user
136 * space" model to handle this.
137 *
138 * Note that this code needs to run on the current CPU.
139 */
140void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
141 unsigned long uaddr, void *dst, const void *src,
142 unsigned long len)
143{
144#ifdef CONFIG_SMP
145 preempt_disable();
Russell King8d802d22005-05-10 17:31:43 +0100146#endif
Russell King2ef7f3d2009-11-05 13:29:36 +0000147 memcpy(dst, src, len);
148 flush_ptrace_access(vma, page, uaddr, dst, len);
149#ifdef CONFIG_SMP
150 preempt_enable();
151#endif
152}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Russell King8830f042005-06-20 09:51:03 +0100154void __flush_dcache_page(struct address_space *mapping, struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 /*
157 * Writeback any data associated with the kernel mapping of this
158 * page. This ensures that data in the physical page is mutually
159 * coherent with the kernels mapping.
160 */
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100161 if (!PageHighMem(page)) {
162 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
163 } else {
164 void *addr = kmap_high_get(page);
165 if (addr) {
166 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
167 kunmap_high(page);
168 } else if (cache_is_vipt()) {
169 pte_t saved_pte;
170 addr = kmap_high_l1_vipt(page, &saved_pte);
171 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
172 kunmap_high_l1_vipt(page, saved_pte);
173 }
174 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
176 /*
Russell King8830f042005-06-20 09:51:03 +0100177 * If this is a page cache page, and we have an aliasing VIPT cache,
178 * we only need to do one flush - which would be at the relevant
Russell King8d802d22005-05-10 17:31:43 +0100179 * userspace colour, which is congruent with page->index.
180 */
Russell Kingf91fb052009-10-24 23:05:34 +0100181 if (mapping && cache_is_vipt_aliasing())
Russell King8830f042005-06-20 09:51:03 +0100182 flush_pfn_alias(page_to_pfn(page),
183 page->index << PAGE_CACHE_SHIFT);
184}
185
186static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
187{
188 struct mm_struct *mm = current->active_mm;
189 struct vm_area_struct *mpnt;
190 struct prio_tree_iter iter;
191 pgoff_t pgoff;
Russell King8d802d22005-05-10 17:31:43 +0100192
193 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 * There are possible user space mappings of this page:
195 * - VIVT cache: we need to also write back and invalidate all user
196 * data in the current VM view associated with this page.
197 * - aliasing VIPT: we only need to find one mapping of this page.
198 */
199 pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
200
201 flush_dcache_mmap_lock(mapping);
202 vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) {
203 unsigned long offset;
204
205 /*
206 * If this VMA is not in our MM, we can ignore it.
207 */
208 if (mpnt->vm_mm != mm)
209 continue;
210 if (!(mpnt->vm_flags & VM_MAYSHARE))
211 continue;
212 offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
213 flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 }
215 flush_dcache_mmap_unlock(mapping);
216}
217
Catalin Marinas60121912010-09-13 15:58:06 +0100218#if __LINUX_ARM_ARCH__ >= 6
219void __sync_icache_dcache(pte_t pteval)
220{
221 unsigned long pfn;
222 struct page *page;
223 struct address_space *mapping;
224
225 if (!pte_present_user(pteval))
226 return;
227 if (cache_is_vipt_nonaliasing() && !pte_exec(pteval))
228 /* only flush non-aliasing VIPT caches for exec mappings */
229 return;
230 pfn = pte_pfn(pteval);
231 if (!pfn_valid(pfn))
232 return;
233
234 page = pfn_to_page(pfn);
235 if (cache_is_vipt_aliasing())
236 mapping = page_mapping(page);
237 else
238 mapping = NULL;
239
240 if (!test_and_set_bit(PG_dcache_clean, &page->flags))
241 __flush_dcache_page(mapping, page);
242 /* pte_exec() already checked above for non-aliasing VIPT cache */
243 if (cache_is_vipt_nonaliasing() || pte_exec(pteval))
244 __flush_icache_all();
245}
246#endif
247
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248/*
249 * Ensure cache coherency between kernel mapping and userspace mapping
250 * of this page.
251 *
252 * We have three cases to consider:
253 * - VIPT non-aliasing cache: fully coherent so nothing required.
254 * - VIVT: fully aliasing, so we need to handle every alias in our
255 * current VM view.
256 * - VIPT aliasing: need to handle one alias in our current VM view.
257 *
258 * If we need to handle aliasing:
259 * If the page only exists in the page cache and there are no user
260 * space mappings, we can be lazy and remember that we may have dirty
261 * kernel cache lines for later. Otherwise, we assume we have
262 * aliasing mappings.
Russell Kingdf2f5e72005-11-30 16:02:54 +0000263 *
264 * Note that we disable the lazy flush for SMP.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 */
266void flush_dcache_page(struct page *page)
267{
Russell King421fe932009-10-25 10:23:04 +0000268 struct address_space *mapping;
269
270 /*
271 * The zero page is never written to, so never has any dirty
272 * cache lines, and therefore never needs to be flushed.
273 */
274 if (page == ZERO_PAGE(0))
275 return;
276
277 mapping = page_mapping(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
Russell Kingdf2f5e72005-11-30 16:02:54 +0000279#ifndef CONFIG_SMP
Catalin Marinas0fc73092010-09-13 15:57:05 +0100280 if (mapping && !mapping_mapped(mapping))
Catalin Marinasc0177802010-09-13 15:57:36 +0100281 clear_bit(PG_dcache_clean, &page->flags);
Russell Kingdf2f5e72005-11-30 16:02:54 +0000282 else
283#endif
284 {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 __flush_dcache_page(mapping, page);
Russell King8830f042005-06-20 09:51:03 +0100286 if (mapping && cache_is_vivt())
287 __flush_dcache_aliases(mapping, page);
Catalin Marinas826cbda2008-06-13 10:28:36 +0100288 else if (mapping)
289 __flush_icache_all();
Catalin Marinasc0177802010-09-13 15:57:36 +0100290 set_bit(PG_dcache_clean, &page->flags);
Russell King8830f042005-06-20 09:51:03 +0100291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292}
293EXPORT_SYMBOL(flush_dcache_page);
Russell King6020dff2006-12-30 23:17:40 +0000294
295/*
296 * Flush an anonymous page so that users of get_user_pages()
297 * can safely access the data. The expected sequence is:
298 *
299 * get_user_pages()
300 * -> flush_anon_page
301 * memcpy() to/from page
302 * if written to page, flush_dcache_page()
303 */
304void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
305{
306 unsigned long pfn;
307
308 /* VIPT non-aliasing caches need do nothing */
309 if (cache_is_vipt_nonaliasing())
310 return;
311
312 /*
313 * Write back and invalidate userspace mapping.
314 */
315 pfn = page_to_pfn(page);
316 if (cache_is_vivt()) {
317 flush_cache_page(vma, vmaddr, pfn);
318 } else {
319 /*
320 * For aliasing VIPT, we can flush an alias of the
321 * userspace address only.
322 */
323 flush_pfn_alias(pfn, vmaddr);
Russell King2df341e2009-10-24 22:58:40 +0100324 __flush_icache_all();
Russell King6020dff2006-12-30 23:17:40 +0000325 }
326
327 /*
328 * Invalidate kernel mapping. No data should be contained
329 * in this mapping of the page. FIXME: this is overkill
330 * since we actually ask for a write-back and invalidate.
331 */
Russell King2c9b9c82009-11-26 12:56:21 +0000332 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
Russell King6020dff2006-12-30 23:17:40 +0000333}