blob: 182d112dc59d3a3b83fdf77573d0443f3ecc59c8 [file] [log] [blame]
Andrew Victorb2c65612007-02-08 09:42:40 +01001/*
2 * arch/arm/mach-at91/at91sam9263.c
3 *
4 * Copyright (C) 2007 Atmel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
Andrew Victor3ef2fb42008-04-02 21:36:06 +010014#include <linux/pm.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010015
Russell King80b02c12009-01-08 10:01:47 +000016#include <asm/irq.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010017#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010019#include <mach/at91sam9263.h>
20#include <mach/at91_pmc.h>
21#include <mach/at91_rstc.h>
22#include <mach/at91_shdwc.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010023
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080024#include "soc.h"
Andrew Victorb2c65612007-02-08 09:42:40 +010025#include "generic.h"
26#include "clock.h"
27
Andrew Victorb2c65612007-02-08 09:42:40 +010028/* --------------------------------------------------------------------
29 * Clocks
30 * -------------------------------------------------------------------- */
31
32/*
33 * The peripheral clocks.
34 */
35static struct clk pioA_clk = {
36 .name = "pioA_clk",
37 .pmc_mask = 1 << AT91SAM9263_ID_PIOA,
38 .type = CLK_TYPE_PERIPHERAL,
39};
40static struct clk pioB_clk = {
41 .name = "pioB_clk",
42 .pmc_mask = 1 << AT91SAM9263_ID_PIOB,
43 .type = CLK_TYPE_PERIPHERAL,
44};
45static struct clk pioCDE_clk = {
46 .name = "pioCDE_clk",
47 .pmc_mask = 1 << AT91SAM9263_ID_PIOCDE,
48 .type = CLK_TYPE_PERIPHERAL,
49};
50static struct clk usart0_clk = {
51 .name = "usart0_clk",
52 .pmc_mask = 1 << AT91SAM9263_ID_US0,
53 .type = CLK_TYPE_PERIPHERAL,
54};
55static struct clk usart1_clk = {
56 .name = "usart1_clk",
57 .pmc_mask = 1 << AT91SAM9263_ID_US1,
58 .type = CLK_TYPE_PERIPHERAL,
59};
60static struct clk usart2_clk = {
61 .name = "usart2_clk",
62 .pmc_mask = 1 << AT91SAM9263_ID_US2,
63 .type = CLK_TYPE_PERIPHERAL,
64};
65static struct clk mmc0_clk = {
66 .name = "mci0_clk",
67 .pmc_mask = 1 << AT91SAM9263_ID_MCI0,
68 .type = CLK_TYPE_PERIPHERAL,
69};
70static struct clk mmc1_clk = {
71 .name = "mci1_clk",
72 .pmc_mask = 1 << AT91SAM9263_ID_MCI1,
73 .type = CLK_TYPE_PERIPHERAL,
74};
Andrew Victore8788ba2007-05-02 17:14:57 +010075static struct clk can_clk = {
76 .name = "can_clk",
77 .pmc_mask = 1 << AT91SAM9263_ID_CAN,
78 .type = CLK_TYPE_PERIPHERAL,
79};
Andrew Victorb2c65612007-02-08 09:42:40 +010080static struct clk twi_clk = {
81 .name = "twi_clk",
82 .pmc_mask = 1 << AT91SAM9263_ID_TWI,
83 .type = CLK_TYPE_PERIPHERAL,
84};
85static struct clk spi0_clk = {
86 .name = "spi0_clk",
87 .pmc_mask = 1 << AT91SAM9263_ID_SPI0,
88 .type = CLK_TYPE_PERIPHERAL,
89};
90static struct clk spi1_clk = {
91 .name = "spi1_clk",
92 .pmc_mask = 1 << AT91SAM9263_ID_SPI1,
93 .type = CLK_TYPE_PERIPHERAL,
94};
Andrew Victore8788ba2007-05-02 17:14:57 +010095static struct clk ssc0_clk = {
96 .name = "ssc0_clk",
97 .pmc_mask = 1 << AT91SAM9263_ID_SSC0,
98 .type = CLK_TYPE_PERIPHERAL,
99};
100static struct clk ssc1_clk = {
101 .name = "ssc1_clk",
102 .pmc_mask = 1 << AT91SAM9263_ID_SSC1,
103 .type = CLK_TYPE_PERIPHERAL,
104};
105static struct clk ac97_clk = {
106 .name = "ac97_clk",
107 .pmc_mask = 1 << AT91SAM9263_ID_AC97C,
108 .type = CLK_TYPE_PERIPHERAL,
109};
Andrew Victorb2c65612007-02-08 09:42:40 +0100110static struct clk tcb_clk = {
111 .name = "tcb_clk",
112 .pmc_mask = 1 << AT91SAM9263_ID_TCB,
113 .type = CLK_TYPE_PERIPHERAL,
114};
Andrew Victorbb1ad682008-09-18 19:42:37 +0100115static struct clk pwm_clk = {
116 .name = "pwm_clk",
Andrew Victore8788ba2007-05-02 17:14:57 +0100117 .pmc_mask = 1 << AT91SAM9263_ID_PWMC,
118 .type = CLK_TYPE_PERIPHERAL,
119};
Andrew Victor69b2e992007-02-14 08:44:43 +0100120static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200121 .name = "pclk",
Andrew Victorb2c65612007-02-08 09:42:40 +0100122 .pmc_mask = 1 << AT91SAM9263_ID_EMAC,
123 .type = CLK_TYPE_PERIPHERAL,
124};
Andrew Victore8788ba2007-05-02 17:14:57 +0100125static struct clk dma_clk = {
126 .name = "dma_clk",
127 .pmc_mask = 1 << AT91SAM9263_ID_DMA,
128 .type = CLK_TYPE_PERIPHERAL,
129};
130static struct clk twodge_clk = {
131 .name = "2dge_clk",
132 .pmc_mask = 1 << AT91SAM9263_ID_2DGE,
133 .type = CLK_TYPE_PERIPHERAL,
134};
Andrew Victorb2c65612007-02-08 09:42:40 +0100135static struct clk udc_clk = {
136 .name = "udc_clk",
137 .pmc_mask = 1 << AT91SAM9263_ID_UDP,
138 .type = CLK_TYPE_PERIPHERAL,
139};
140static struct clk isi_clk = {
141 .name = "isi_clk",
142 .pmc_mask = 1 << AT91SAM9263_ID_ISI,
143 .type = CLK_TYPE_PERIPHERAL,
144};
145static struct clk lcdc_clk = {
146 .name = "lcdc_clk",
Andrew Victor7f6e2d92007-02-22 07:34:56 +0100147 .pmc_mask = 1 << AT91SAM9263_ID_LCDC,
Andrew Victorb2c65612007-02-08 09:42:40 +0100148 .type = CLK_TYPE_PERIPHERAL,
149};
150static struct clk ohci_clk = {
151 .name = "ohci_clk",
152 .pmc_mask = 1 << AT91SAM9263_ID_UHP,
153 .type = CLK_TYPE_PERIPHERAL,
154};
155
156static struct clk *periph_clocks[] __initdata = {
157 &pioA_clk,
158 &pioB_clk,
159 &pioCDE_clk,
160 &usart0_clk,
161 &usart1_clk,
162 &usart2_clk,
163 &mmc0_clk,
164 &mmc1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100165 &can_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100166 &twi_clk,
167 &spi0_clk,
168 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100169 &ssc0_clk,
170 &ssc1_clk,
171 &ac97_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100172 &tcb_clk,
Andrew Victorbb1ad682008-09-18 19:42:37 +0100173 &pwm_clk,
Andrew Victor69b2e992007-02-14 08:44:43 +0100174 &macb_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100175 &twodge_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100176 &udc_clk,
177 &isi_clk,
178 &lcdc_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100179 &dma_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100180 &ohci_clk,
181 // irq0 .. irq1
182};
183
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100184static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200185 /* One additional fake clock for macb_hclk */
186 CLKDEV_CON_ID("hclk", &macb_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100187 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
188 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
189 CLKDEV_CON_DEV_ID("mci_clk", "at91_mci.0", &mmc0_clk),
190 CLKDEV_CON_DEV_ID("mci_clk", "at91_mci.1", &mmc1_clk),
191 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
192 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
193 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200194 /* fake hclk clock */
195 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100196};
197
198static struct clk_lookup usart_clocks_lookups[] = {
199 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
200 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
201 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
202 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
203};
204
Andrew Victorb2c65612007-02-08 09:42:40 +0100205/*
206 * The four programmable clocks.
207 * You must configure pin multiplexing to bring these signals out.
208 */
209static struct clk pck0 = {
210 .name = "pck0",
211 .pmc_mask = AT91_PMC_PCK0,
212 .type = CLK_TYPE_PROGRAMMABLE,
213 .id = 0,
214};
215static struct clk pck1 = {
216 .name = "pck1",
217 .pmc_mask = AT91_PMC_PCK1,
218 .type = CLK_TYPE_PROGRAMMABLE,
219 .id = 1,
220};
221static struct clk pck2 = {
222 .name = "pck2",
223 .pmc_mask = AT91_PMC_PCK2,
224 .type = CLK_TYPE_PROGRAMMABLE,
225 .id = 2,
226};
227static struct clk pck3 = {
228 .name = "pck3",
229 .pmc_mask = AT91_PMC_PCK3,
230 .type = CLK_TYPE_PROGRAMMABLE,
231 .id = 3,
232};
233
234static void __init at91sam9263_register_clocks(void)
235{
236 int i;
237
238 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
239 clk_register(periph_clocks[i]);
240
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100241 clkdev_add_table(periph_clocks_lookups,
242 ARRAY_SIZE(periph_clocks_lookups));
243 clkdev_add_table(usart_clocks_lookups,
244 ARRAY_SIZE(usart_clocks_lookups));
245
Andrew Victorb2c65612007-02-08 09:42:40 +0100246 clk_register(&pck0);
247 clk_register(&pck1);
248 clk_register(&pck2);
249 clk_register(&pck3);
250}
251
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100252static struct clk_lookup console_clock_lookup;
253
254void __init at91sam9263_set_console_clock(int id)
255{
256 if (id >= ARRAY_SIZE(usart_clocks_lookups))
257 return;
258
259 console_clock_lookup.con_id = "usart";
260 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
261 clkdev_add(&console_clock_lookup);
262}
263
Andrew Victorb2c65612007-02-08 09:42:40 +0100264/* --------------------------------------------------------------------
265 * GPIO
266 * -------------------------------------------------------------------- */
267
268static struct at91_gpio_bank at91sam9263_gpio[] = {
269 {
270 .id = AT91SAM9263_ID_PIOA,
271 .offset = AT91_PIOA,
272 .clock = &pioA_clk,
273 }, {
274 .id = AT91SAM9263_ID_PIOB,
275 .offset = AT91_PIOB,
276 .clock = &pioB_clk,
277 }, {
278 .id = AT91SAM9263_ID_PIOCDE,
279 .offset = AT91_PIOC,
280 .clock = &pioCDE_clk,
281 }, {
282 .id = AT91SAM9263_ID_PIOCDE,
283 .offset = AT91_PIOD,
284 .clock = &pioCDE_clk,
285 }, {
286 .id = AT91SAM9263_ID_PIOCDE,
287 .offset = AT91_PIOE,
288 .clock = &pioCDE_clk,
289 }
290};
291
Andrew Victor3ef2fb42008-04-02 21:36:06 +0100292static void at91sam9263_poweroff(void)
293{
294 at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
295}
296
Andrew Victorb2c65612007-02-08 09:42:40 +0100297
298/* --------------------------------------------------------------------
299 * AT91SAM9263 processor initialization
300 * -------------------------------------------------------------------- */
301
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800302static void __init at91sam9263_map_io(void)
Andrew Victorb2c65612007-02-08 09:42:40 +0100303{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800304 at91_init_sram(0, AT91SAM9263_SRAM0_BASE, AT91SAM9263_SRAM0_SIZE);
305 at91_init_sram(1, AT91SAM9263_SRAM1_BASE, AT91SAM9263_SRAM1_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800306}
Andrew Victorb2c65612007-02-08 09:42:40 +0100307
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800308static void __init at91sam9263_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800309{
Nicolas Ferrebb413db2010-10-14 19:14:00 +0200310 at91_arch_reset = at91sam9_alt_reset;
Andrew Victor3ef2fb42008-04-02 21:36:06 +0100311 pm_power_off = at91sam9263_poweroff;
Andrew Victorb2c65612007-02-08 09:42:40 +0100312 at91_extern_irq = (1 << AT91SAM9263_ID_IRQ0) | (1 << AT91SAM9263_ID_IRQ1);
313
Andrew Victorb2c65612007-02-08 09:42:40 +0100314 /* Register GPIO subsystem */
315 at91_gpio_init(at91sam9263_gpio, 5);
316}
317
318/* --------------------------------------------------------------------
319 * Interrupt initialization
320 * -------------------------------------------------------------------- */
321
322/*
323 * The default interrupt priority levels (0 = lowest, 7 = highest).
324 */
325static unsigned int at91sam9263_default_irq_priority[NR_AIC_IRQS] __initdata = {
326 7, /* Advanced Interrupt Controller (FIQ) */
327 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100328 1, /* Parallel IO Controller A */
329 1, /* Parallel IO Controller B */
330 1, /* Parallel IO Controller C, D and E */
Andrew Victorb2c65612007-02-08 09:42:40 +0100331 0,
332 0,
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100333 5, /* USART 0 */
334 5, /* USART 1 */
335 5, /* USART 2 */
Andrew Victorb2c65612007-02-08 09:42:40 +0100336 0, /* Multimedia Card Interface 0 */
337 0, /* Multimedia Card Interface 1 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100338 3, /* CAN */
339 6, /* Two-Wire Interface */
340 5, /* Serial Peripheral Interface 0 */
341 5, /* Serial Peripheral Interface 1 */
342 4, /* Serial Synchronous Controller 0 */
343 4, /* Serial Synchronous Controller 1 */
344 5, /* AC97 Controller */
Andrew Victorb2c65612007-02-08 09:42:40 +0100345 0, /* Timer Counter 0, 1 and 2 */
346 0, /* Pulse Width Modulation Controller */
347 3, /* Ethernet */
348 0,
349 0, /* 2D Graphic Engine */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100350 2, /* USB Device Port */
Andrew Victorb2c65612007-02-08 09:42:40 +0100351 0, /* Image Sensor Interface */
352 3, /* LDC Controller */
353 0, /* DMA Controller */
354 0,
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100355 2, /* USB Host port */
Andrew Victorb2c65612007-02-08 09:42:40 +0100356 0, /* Advanced Interrupt Controller (IRQ0) */
357 0, /* Advanced Interrupt Controller (IRQ1) */
358};
359
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800360struct at91_init_soc __initdata at91sam9263_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800361 .map_io = at91sam9263_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800362 .default_irq_priority = at91sam9263_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800363 .register_clocks = at91sam9263_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800364 .init = at91sam9263_initialize,
365};