blob: 623086f9ba84255ce6f990d8477525035e6b1019 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Allen Kayae21ee62009-10-07 10:27:17 -070013#include <linux/iommu.h>
Matt Domsch05843962009-11-02 11:51:24 -060014#include <acpi/acpi_hest.h>
Allen Kaydf0e97c2009-10-07 10:27:51 -070015#include <xen/xen.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090016#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
19#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21/* Ugh. Need to stop exporting this to modules. */
22LIST_HEAD(pci_root_buses);
23EXPORT_SYMBOL(pci_root_buses);
24
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080025
26static int find_anything(struct device *dev, void *data)
27{
28 return 1;
29}
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070031/*
32 * Some device drivers need know if pci is initiated.
33 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080034 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070035 */
36int no_pci_devices(void)
37{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080038 struct device *dev;
39 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070040
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080041 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
42 no_devices = (dev == NULL);
43 put_device(dev);
44 return no_devices;
45}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070046EXPORT_SYMBOL(no_pci_devices);
47
Linus Torvalds1da177e2005-04-16 15:20:36 -070048/*
49 * PCI Bus Class Devices
50 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040051static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070052 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040053 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070054 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055{
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 int ret;
Mike Travis588235b2009-01-04 05:18:02 -080057 const struct cpumask *cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Mike Travis588235b2009-01-04 05:18:02 -080059 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070060 ret = type?
Mike Travis588235b2009-01-04 05:18:02 -080061 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
62 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
Mike Travis39106dc2008-04-08 11:43:03 -070063 buf[ret++] = '\n';
64 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 return ret;
66}
Mike Travis39106dc2008-04-08 11:43:03 -070067
68static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
69 struct device_attribute *attr,
70 char *buf)
71{
72 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
73}
74
75static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
76 struct device_attribute *attr,
77 char *buf)
78{
79 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
80}
81
82DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
83DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85/*
86 * PCI Bus Class
87 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040090 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
92 if (pci_bus->bridge)
93 put_device(pci_bus->bridge);
94 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
108/*
109 * Translate the low bits of the PCI base
110 * to the resource type
111 */
112static inline unsigned int pci_calc_resource_flags(unsigned int flags)
113{
114 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
115 return IORESOURCE_IO;
116
117 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
118 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
119
120 return IORESOURCE_MEM;
121}
122
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400123static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800124{
125 u64 size = mask & maxbase; /* Find the significant bits */
126 if (!size)
127 return 0;
128
129 /* Get the lowest of them to find the decode size, and
130 from that the extent. */
131 size = (size & ~(size-1)) - 1;
132
133 /* base == maxbase can be valid only if the BAR has
134 already been programmed with all 1s. */
135 if (base == maxbase && ((base | size) & mask) != mask)
136 return 0;
137
138 return size;
139}
140
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800142{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400143 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
144 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
145 return pci_bar_io;
146 }
147
148 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
149
Peter Chubbe3545972008-10-13 11:49:04 +1100150 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400151 return pci_bar_mem64;
152 return pci_bar_mem32;
153}
154
Yu Zhao0b400c72008-11-22 02:40:40 +0800155/**
156 * pci_read_base - read a PCI BAR
157 * @dev: the PCI device
158 * @type: type of the BAR
159 * @res: resource buffer to be filled in
160 * @pos: BAR position in the config space
161 *
162 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400163 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800164int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400165 struct resource *res, unsigned int pos)
166{
167 u32 l, sz, mask;
168
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200169 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170
171 res->name = pci_name(dev);
172
173 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200174 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175 pci_read_config_dword(dev, pos, &sz);
176 pci_write_config_dword(dev, pos, l);
177
178 /*
179 * All bits set in sz means the device isn't working properly.
180 * If the BAR isn't implemented, all bits must be 0. If it's a
181 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
182 * 1 must be clear.
183 */
184 if (!sz || sz == 0xffffffff)
185 goto fail;
186
187 /*
188 * I don't know how l can have all bits set. Copied from old code.
189 * Maybe it fixes a bug on some ancient platform.
190 */
191 if (l == 0xffffffff)
192 l = 0;
193
194 if (type == pci_bar_unknown) {
195 type = decode_bar(res, l);
196 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
197 if (type == pci_bar_io) {
198 l &= PCI_BASE_ADDRESS_IO_MASK;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700199 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400200 } else {
201 l &= PCI_BASE_ADDRESS_MEM_MASK;
202 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
203 }
204 } else {
205 res->flags |= (l & IORESOURCE_ROM_ENABLE);
206 l &= PCI_ROM_ADDRESS_MASK;
207 mask = (u32)PCI_ROM_ADDRESS_MASK;
208 }
209
210 if (type == pci_bar_mem64) {
211 u64 l64 = l;
212 u64 sz64 = sz;
213 u64 mask64 = mask | (u64)~0 << 32;
214
215 pci_read_config_dword(dev, pos + 4, &l);
216 pci_write_config_dword(dev, pos + 4, ~0);
217 pci_read_config_dword(dev, pos + 4, &sz);
218 pci_write_config_dword(dev, pos + 4, l);
219
220 l64 |= ((u64)l << 32);
221 sz64 |= ((u64)sz << 32);
222
223 sz64 = pci_size(l64, sz64, mask64);
224
225 if (!sz64)
226 goto fail;
227
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400228 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700229 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
230 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400231 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600232 }
233
234 res->flags |= IORESOURCE_MEM_64;
235 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400236 /* Address above 32-bit boundary; disable the BAR */
237 pci_write_config_dword(dev, pos, 0);
238 pci_write_config_dword(dev, pos + 4, 0);
239 res->start = 0;
240 res->end = sz64;
241 } else {
242 res->start = l64;
243 res->end = l64 + sz64;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600244 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600245 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400246 }
247 } else {
248 sz = pci_size(l, sz, mask);
249
250 if (!sz)
251 goto fail;
252
253 res->start = l;
254 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200255
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600256 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400257 }
258
259 out:
260 return (type == pci_bar_mem64) ? 1 : 0;
261 fail:
262 res->flags = 0;
263 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800264}
265
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
267{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400268 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270 for (pos = 0; pos < howmany; pos++) {
271 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400273 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400277 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400279 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
280 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
281 IORESOURCE_SIZEALIGN;
282 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 }
284}
285
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100286void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287{
288 struct pci_dev *dev = child->self;
289 u8 io_base_lo, io_limit_lo;
290 u16 mem_base_lo, mem_limit_lo;
291 unsigned long base, limit;
292 struct resource *res;
293 int i;
294
Kenji Kaneshige9fc39252009-05-26 16:06:48 +0900295 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 return;
297
Bjorn Helgaas865df572009-11-04 10:32:57 -0700298 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
299 child->secondary, child->subordinate,
300 dev->transparent ? " (subtractive decode)": "");
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 if (dev->transparent) {
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400303 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
304 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 }
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 res = child->resource[0];
308 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
309 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
310 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
311 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
312
313 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
314 u16 io_base_hi, io_limit_hi;
315 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
316 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
317 base |= (io_base_hi << 16);
318 limit |= (io_limit_hi << 16);
319 }
320
321 if (base <= limit) {
322 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500323 if (!res->start)
324 res->start = base;
325 if (!res->end)
326 res->end = limit + 0xfff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600327 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 }
329
330 res = child->resource[1];
331 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
332 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
333 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
334 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
335 if (base <= limit) {
336 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
337 res->start = base;
338 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600339 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
341
342 res = child->resource[2];
343 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
344 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
345 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
346 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
347
348 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
349 u32 mem_base_hi, mem_limit_hi;
350 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
351 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
352
353 /*
354 * Some bridges set the base > limit by default, and some
355 * (broken) BIOSes do not initialize them. If we find
356 * this, just assume they are not being used.
357 */
358 if (mem_base_hi <= mem_limit_hi) {
359#if BITS_PER_LONG == 64
360 base |= ((long) mem_base_hi) << 32;
361 limit |= ((long) mem_limit_hi) << 32;
362#else
363 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600364 dev_err(&dev->dev, "can't handle 64-bit "
365 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 return;
367 }
368#endif
369 }
370 }
371 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700372 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
373 IORESOURCE_MEM | IORESOURCE_PREFETCH;
374 if (res->flags & PCI_PREF_RANGE_TYPE_64)
375 res->flags |= IORESOURCE_MEM_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 res->start = base;
377 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600378 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 }
380}
381
Sam Ravnborg96bde062007-03-26 21:53:30 -0800382static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383{
384 struct pci_bus *b;
385
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100386 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 INIT_LIST_HEAD(&b->node);
389 INIT_LIST_HEAD(&b->children);
390 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600391 INIT_LIST_HEAD(&b->slots);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 }
393 return b;
394}
395
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700396static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
397 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398{
399 struct pci_bus *child;
400 int i;
401
402 /*
403 * Allocate a new bus, and inherit stuff from the parent..
404 */
405 child = pci_alloc_bus();
406 if (!child)
407 return NULL;
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 child->parent = parent;
410 child->ops = parent->ops;
411 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200412 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400414 /* initialize some portions of the bus device, but don't register it
415 * now as the parent is not properly set up yet. This device will get
416 * registered later in pci_bus_add_devices()
417 */
418 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100419 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
421 /*
422 * Set up the primary, secondary and subordinate
423 * bus numbers.
424 */
425 child->number = child->secondary = busnr;
426 child->primary = parent->secondary;
427 child->subordinate = 0xff;
428
Yu Zhao3789fa82008-11-22 02:41:07 +0800429 if (!bridge)
430 return child;
431
432 child->self = bridge;
433 child->bridge = get_device(&bridge->dev);
434
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800436 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
438 child->resource[i]->name = child->name;
439 }
440 bridge->subordinate = child;
441
442 return child;
443}
444
Sam Ravnborg451124a2008-02-02 22:33:43 +0100445struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
447 struct pci_bus *child;
448
449 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700450 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800451 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800453 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700454 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 return child;
456}
457
Sam Ravnborg96bde062007-03-26 21:53:30 -0800458static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700459{
460 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700461
462 /* Attempts to fix that up are really dangerous unless
463 we're going to re-assign all bus numbers. */
464 if (!pcibios_assign_all_busses())
465 return;
466
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700467 while (parent->parent && parent->subordinate < max) {
468 parent->subordinate = max;
469 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
470 parent = parent->parent;
471 }
472}
473
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474/*
475 * If it's a bridge, configure it and scan the bus behind it.
476 * For CardBus bridges, we don't scan behind as the devices will
477 * be handled by the bridge driver itself.
478 *
479 * We need to process bridges in two passes -- first we scan those
480 * already configured by the BIOS and after we are done with all of
481 * them, we proceed to assigning numbers to the remaining buses in
482 * order to avoid overlaps between old and new bus numbers.
483 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100484int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
486 struct pci_bus *child;
487 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100488 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 u16 bctl;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100490 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
493
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600494 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
495 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100497 /* Check if setup is sensible at all */
498 if (!pass &&
499 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
500 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
501 broken = 1;
502 }
503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 /* Disable MasterAbortMode during probing to avoid reporting
505 of bus errors (in some architectures) */
506 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
507 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
508 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
509
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100510 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 unsigned int cmax, busnr;
512 /*
513 * Bus already configured by firmware, process it in the first
514 * pass and just note the configuration.
515 */
516 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000517 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 busnr = (buses >> 8) & 0xFF;
519
520 /*
521 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600522 * don't re-add it. This can happen with the i450NX chipset.
523 *
524 * However, we continue to descend down the hierarchy and
525 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 */
Alex Chiang74710de2009-03-20 14:56:10 -0600527 child = pci_find_bus(pci_domain_nr(bus), busnr);
528 if (!child) {
529 child = pci_add_new_bus(bus, dev, busnr);
530 if (!child)
531 goto out;
532 child->primary = buses & 0xFF;
533 child->subordinate = (buses >> 16) & 0xFF;
534 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 }
536
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 cmax = pci_scan_child_bus(child);
538 if (cmax > max)
539 max = cmax;
540 if (child->subordinate > max)
541 max = child->subordinate;
542 } else {
543 /*
544 * We need to assign a number to this bus which we always
545 * do in the second pass.
546 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700547 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100548 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700549 /* Temporarily disable forwarding of the
550 configuration cycles on all bridges in
551 this bus segment to avoid possible
552 conflicts in the second pass between two
553 bridges programmed with overlapping
554 bus ranges. */
555 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
556 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000557 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700558 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
560 /* Clear errors */
561 pci_write_config_word(dev, PCI_STATUS, 0xffff);
562
Rajesh Shahcc574502005-04-28 00:25:47 -0700563 /* Prevent assigning a bus number that already exists.
564 * This can happen when a bridge is hot-plugged */
565 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000566 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700567 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 buses = (buses & 0xff000000)
569 | ((unsigned int)(child->primary) << 0)
570 | ((unsigned int)(child->secondary) << 8)
571 | ((unsigned int)(child->subordinate) << 16);
572
573 /*
574 * yenta.c forces a secondary latency timer of 176.
575 * Copy that behaviour here.
576 */
577 if (is_cardbus) {
578 buses &= ~0xff000000;
579 buses |= CARDBUS_LATENCY_TIMER << 24;
580 }
581
582 /*
583 * We need to blast all three values with a single write.
584 */
585 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
586
587 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700588 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700589 /*
590 * Adjust subordinate busnr in parent buses.
591 * We do this before scanning for children because
592 * some devices may not be detected if the bios
593 * was lazy.
594 */
595 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 /* Now we can scan all subordinate buses... */
597 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800598 /*
599 * now fix it up again since we have found
600 * the real value of max.
601 */
602 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 } else {
604 /*
605 * For CardBus bridges, we leave 4 bus numbers
606 * as cards with a PCI-to-PCI bridge can be
607 * inserted later.
608 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100609 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
610 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700611 if (pci_find_bus(pci_domain_nr(bus),
612 max+i+1))
613 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100614 while (parent->parent) {
615 if ((!pcibios_assign_all_busses()) &&
616 (parent->subordinate > max) &&
617 (parent->subordinate <= max+i)) {
618 j = 1;
619 }
620 parent = parent->parent;
621 }
622 if (j) {
623 /*
624 * Often, there are two cardbus bridges
625 * -- try to leave one valid bus number
626 * for each one.
627 */
628 i /= 2;
629 break;
630 }
631 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700632 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700633 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 }
635 /*
636 * Set the subordinate bus number to its real value.
637 */
638 child->subordinate = max;
639 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
640 }
641
Gary Hadecb3576f2008-02-08 14:00:52 -0800642 sprintf(child->name,
643 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
644 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200646 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100647 while (bus->parent) {
648 if ((child->subordinate > bus->subordinate) ||
649 (child->number > bus->subordinate) ||
650 (child->number < bus->number) ||
651 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700652 dev_info(&child->dev, "[bus %02x-%02x] %s "
653 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200654 child->number, child->subordinate,
655 (bus->number > child->subordinate &&
656 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800657 "wholly" : "partially",
658 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700659 dev_name(&bus->dev),
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200660 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100661 }
662 bus = bus->parent;
663 }
664
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000665out:
666 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
667
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 return max;
669}
670
671/*
672 * Read interrupt line and base address registers.
673 * The architecture-dependent code can tweak these, of course.
674 */
675static void pci_read_irq(struct pci_dev *dev)
676{
677 unsigned char irq;
678
679 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800680 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 if (irq)
682 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
683 dev->irq = irq;
684}
685
Yu Zhao480b93b2009-03-20 11:25:14 +0800686static void set_pcie_port_type(struct pci_dev *pdev)
687{
688 int pos;
689 u16 reg16;
690
691 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
692 if (!pos)
693 return;
694 pdev->is_pcie = 1;
695 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
696 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
697}
698
Eric W. Biederman28760482009-09-09 14:09:24 -0700699static void set_pcie_hotplug_bridge(struct pci_dev *pdev)
700{
701 int pos;
702 u16 reg16;
703 u32 reg32;
704
705 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
706 if (!pos)
707 return;
708 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
709 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
710 return;
711 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
712 if (reg32 & PCI_EXP_SLTCAP_HPC)
713 pdev->is_hotplug_bridge = 1;
714}
715
Matt Domsch05843962009-11-02 11:51:24 -0600716static void set_pci_aer_firmware_first(struct pci_dev *pdev)
717{
718 if (acpi_hest_firmware_first_pci(pdev))
719 pdev->aer_firmware_first = 1;
720}
721
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200722#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724/**
725 * pci_setup_device - fill in class and map information of a device
726 * @dev: the device structure to fill
727 *
728 * Initialize the device structure with information about the device's
729 * vendor,class,memory and IO-space addresses,IRQ lines etc.
730 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800731 * Returns 0 on success and negative if unknown type of device (not normal,
732 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800734int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735{
736 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800737 u8 hdr_type;
738 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500739 int pos = 0;
Yu Zhao480b93b2009-03-20 11:25:14 +0800740
741 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
742 return -EIO;
743
744 dev->sysdata = dev->bus->sysdata;
745 dev->dev.parent = dev->bus->bridge;
746 dev->dev.bus = &pci_bus_type;
747 dev->hdr_type = hdr_type & 0x7f;
748 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800749 dev->error_state = pci_channel_io_normal;
750 set_pcie_port_type(dev);
Matt Domsch05843962009-11-02 11:51:24 -0600751 set_pci_aer_firmware_first(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +0800752
753 list_for_each_entry(slot, &dev->bus->slots, list)
754 if (PCI_SLOT(dev->devfn) == slot->number)
755 dev->slot = slot;
756
757 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
758 set this higher, assuming the system even supports it. */
759 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700761 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
762 dev->bus->number, PCI_SLOT(dev->devfn),
763 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
765 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700766 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 class >>= 8; /* upper 3 bytes */
768 dev->class = class;
769 class >>= 8;
770
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600771 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 dev->vendor, dev->device, class, dev->hdr_type);
773
Yu Zhao853346e2009-03-21 22:05:11 +0800774 /* need to have dev->class ready */
775 dev->cfg_size = pci_cfg_space_size(dev);
776
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700778 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779
780 /* Early fixups, before probing the BARs */
781 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800782 /* device class may be changed after fixup */
783 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 switch (dev->hdr_type) { /* header type */
786 case PCI_HEADER_TYPE_NORMAL: /* standard header */
787 if (class == PCI_CLASS_BRIDGE_PCI)
788 goto bad;
789 pci_read_irq(dev);
790 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
791 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
792 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100793
794 /*
795 * Do the ugly legacy mode stuff here rather than broken chip
796 * quirk code. Legacy mode ATA controllers have fixed
797 * addresses. These are not always echoed in BAR0-3, and
798 * BAR0-3 in a few cases contain junk!
799 */
800 if (class == PCI_CLASS_STORAGE_IDE) {
801 u8 progif;
802 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
803 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800804 dev->resource[0].start = 0x1F0;
805 dev->resource[0].end = 0x1F7;
806 dev->resource[0].flags = LEGACY_IO_RESOURCE;
807 dev->resource[1].start = 0x3F6;
808 dev->resource[1].end = 0x3F6;
809 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100810 }
811 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800812 dev->resource[2].start = 0x170;
813 dev->resource[2].end = 0x177;
814 dev->resource[2].flags = LEGACY_IO_RESOURCE;
815 dev->resource[3].start = 0x376;
816 dev->resource[3].end = 0x376;
817 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100818 }
819 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 break;
821
822 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
823 if (class != PCI_CLASS_BRIDGE_PCI)
824 goto bad;
825 /* The PCI-to-PCI bridge spec requires that subtractive
826 decoding (i.e. transparent) bridge must have programming
827 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800828 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 dev->transparent = ((dev->class & 0xff) == 1);
830 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -0700831 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -0500832 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
833 if (pos) {
834 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
835 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
836 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 break;
838
839 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
840 if (class != PCI_CLASS_BRIDGE_CARDBUS)
841 goto bad;
842 pci_read_irq(dev);
843 pci_read_bases(dev, 1, 0);
844 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
845 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
846 break;
847
848 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600849 dev_err(&dev->dev, "unknown header type %02x, "
850 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +0800851 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600854 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
855 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 dev->class = PCI_CLASS_NOT_DEFINED;
857 }
858
859 /* We found a fine healthy device, go go go... */
860 return 0;
861}
862
Zhao, Yu201de562008-10-13 19:49:55 +0800863static void pci_release_capabilities(struct pci_dev *dev)
864{
865 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +0800866 pci_iov_release(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800867}
868
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869/**
870 * pci_release_dev - free a pci device structure when all users of it are finished.
871 * @dev: device that's been disconnected
872 *
873 * Will be called only by the device core when all users of this pci device are
874 * done.
875 */
876static void pci_release_dev(struct device *dev)
877{
878 struct pci_dev *pci_dev;
879
880 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800881 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 kfree(pci_dev);
883}
884
885/**
886 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700887 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 *
889 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
890 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
891 * access it. Maybe we don't have a way to generate extended config space
892 * accesses, or the device is behind a reverse Express bridge. So we try
893 * reading the dword at 0x100 which must either be 0 or a valid extended
894 * capability header.
895 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700896int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +0800899 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900
Zhao, Yu557848c2008-10-13 19:18:07 +0800901 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 goto fail;
903 if (status == 0xffffffff)
904 goto fail;
905
906 return PCI_CFG_SPACE_EXP_SIZE;
907
908 fail:
909 return PCI_CFG_SPACE_SIZE;
910}
911
Yinghai Lu57741a72008-02-15 01:32:50 -0800912int pci_cfg_space_size(struct pci_dev *dev)
913{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700914 int pos;
915 u32 status;
Yinghai Ludfadd9e2009-03-08 21:35:37 -0700916 u16 class;
917
918 class = dev->class >> 8;
919 if (class == PCI_CLASS_BRIDGE_HOST)
920 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700921
922 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
923 if (!pos) {
924 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
925 if (!pos)
926 goto fail;
927
928 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
929 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
930 goto fail;
931 }
932
933 return pci_cfg_space_size_ext(dev);
934
935 fail:
936 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -0800937}
938
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939static void pci_release_bus_bridge_dev(struct device *dev)
940{
941 kfree(dev);
942}
943
Michael Ellerman65891212007-04-05 17:19:08 +1000944struct pci_dev *alloc_pci_dev(void)
945{
946 struct pci_dev *dev;
947
948 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
949 if (!dev)
950 return NULL;
951
Michael Ellerman65891212007-04-05 17:19:08 +1000952 INIT_LIST_HEAD(&dev->bus_list);
953
954 return dev;
955}
956EXPORT_SYMBOL(alloc_pci_dev);
957
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958/*
959 * Read the config data for a PCI device, sanity-check it
960 * and fill in the dev structure...
961 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -0700962static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963{
964 struct pci_dev *dev;
965 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 int delay = 1;
967
968 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
969 return NULL;
970
971 /* some broken boards return 0 or ~0 if a slot is empty: */
972 if (l == 0xffffffff || l == 0x00000000 ||
973 l == 0x0000ffff || l == 0xffff0000)
974 return NULL;
975
976 /* Configuration request Retry Status */
977 while (l == 0xffff0001) {
978 msleep(delay);
979 delay *= 2;
980 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
981 return NULL;
982 /* Card hasn't responded in 60 seconds? Must be stuck. */
983 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600984 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 "responding\n", pci_domain_nr(bus),
986 bus->number, PCI_SLOT(devfn),
987 PCI_FUNC(devfn));
988 return NULL;
989 }
990 }
991
Michael Ellermanbab41e92007-04-05 17:19:09 +1000992 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 if (!dev)
994 return NULL;
995
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 dev->vendor = l & 0xffff;
999 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Yu Zhao480b93b2009-03-20 11:25:14 +08001001 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 kfree(dev);
1003 return NULL;
1004 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001005
1006 return dev;
1007}
1008
Zhao, Yu201de562008-10-13 19:49:55 +08001009static void pci_init_capabilities(struct pci_dev *dev)
1010{
1011 /* MSI/MSI-X list */
1012 pci_msi_init_pci_dev(dev);
1013
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001014 /* Buffers for saving PCIe and PCI-X capabilities */
1015 pci_allocate_cap_save_buffers(dev);
1016
Zhao, Yu201de562008-10-13 19:49:55 +08001017 /* Power Management */
1018 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001019 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001020
1021 /* Vital Product Data */
1022 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001023
1024 /* Alternative Routing-ID Forwarding */
1025 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001026
1027 /* Single Root I/O Virtualization */
1028 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001029
1030 /* Enable ACS P2P upstream forwarding */
Allen Kaydf0e97c2009-10-07 10:27:51 -07001031 if (iommu_found() || xen_initial_domain())
Allen Kayae21ee62009-10-07 10:27:17 -07001032 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001033}
1034
Sam Ravnborg96bde062007-03-26 21:53:30 -08001035void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001036{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 device_initialize(&dev->dev);
1038 dev->dev.release = pci_release_dev;
1039 pci_dev_get(dev);
1040
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001042 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 dev->dev.coherent_dma_mask = 0xffffffffull;
1044
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001045 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001046 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001047
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 /* Fix up broken headers */
1049 pci_fixup_device(pci_fixup_header, dev);
1050
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001051 /* Clear the state_saved flag. */
1052 dev->state_saved = false;
1053
Zhao, Yu201de562008-10-13 19:49:55 +08001054 /* Initialize various capabilities */
1055 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001056
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 /*
1058 * Add the device to our list of discovered devices
1059 * and the bus list for fixup functions, etc.
1060 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001061 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001063 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001064}
1065
Sam Ravnborg451124a2008-02-02 22:33:43 +01001066struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001067{
1068 struct pci_dev *dev;
1069
Trent Piepho90bdb312009-03-20 14:56:00 -06001070 dev = pci_get_slot(bus, devfn);
1071 if (dev) {
1072 pci_dev_put(dev);
1073 return dev;
1074 }
1075
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001076 dev = pci_scan_device(bus, devfn);
1077 if (!dev)
1078 return NULL;
1079
1080 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
1082 return dev;
1083}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001084EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
1086/**
1087 * pci_scan_slot - scan a PCI slot on a bus for devices.
1088 * @bus: PCI bus to scan
1089 * @devfn: slot number to scan (must have zero function.)
1090 *
1091 * Scan a PCI slot on the specified PCI bus for devices, adding
1092 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001093 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001094 *
1095 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001097int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098{
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001099 int fn, nr = 0;
1100 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001102 dev = pci_scan_single_device(bus, devfn);
1103 if (dev && !dev->is_added) /* new device? */
1104 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Alex Chianga7db5042009-06-22 08:08:07 -06001106 if (dev && dev->multifunction) {
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001107 for (fn = 1; fn < 8; fn++) {
1108 dev = pci_scan_single_device(bus, devfn + fn);
1109 if (dev) {
1110 if (!dev->is_added)
1111 nr++;
1112 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 }
1115 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001116
Shaohua Li149e1632008-07-23 10:32:31 +08001117 /* only one slot has pcie device */
1118 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001119 pcie_aspm_init_link_state(bus->self);
1120
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 return nr;
1122}
1123
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001124unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125{
1126 unsigned int devfn, pass, max = bus->secondary;
1127 struct pci_dev *dev;
1128
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001129 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
1131 /* Go find them, Rover! */
1132 for (devfn = 0; devfn < 0x100; devfn += 8)
1133 pci_scan_slot(bus, devfn);
1134
Yu Zhaoa28724b2009-03-20 11:25:13 +08001135 /* Reserve buses for SR-IOV capability. */
1136 max += pci_iov_bus_range(bus);
1137
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 /*
1139 * After performing arch-dependent fixup of the bus, look behind
1140 * all PCI-to-PCI bridges on this bus.
1141 */
Alex Chiang74710de2009-03-20 14:56:10 -06001142 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001143 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001144 pcibios_fixup_bus(bus);
1145 if (pci_is_root_bus(bus))
1146 bus->is_added = 1;
1147 }
1148
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 for (pass=0; pass < 2; pass++)
1150 list_for_each_entry(dev, &bus->devices, bus_list) {
1151 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1152 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1153 max = pci_scan_bridge(bus, dev, max, pass);
1154 }
1155
1156 /*
1157 * We've scanned the bus and so we know all about what's on
1158 * the other side of any bridges that may be on this bus plus
1159 * any devices.
1160 *
1161 * Return how far we've got finding sub-buses.
1162 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001163 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 return max;
1165}
1166
Sam Ravnborg96bde062007-03-26 21:53:30 -08001167struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001168 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169{
1170 int error;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001171 struct pci_bus *b, *b2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 struct device *dev;
1173
1174 b = pci_alloc_bus();
1175 if (!b)
1176 return NULL;
1177
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001178 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 if (!dev){
1180 kfree(b);
1181 return NULL;
1182 }
1183
1184 b->sysdata = sysdata;
1185 b->ops = ops;
1186
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001187 b2 = pci_find_bus(pci_domain_nr(b), bus);
1188 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001190 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 goto err_out;
1192 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001193
1194 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001196 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 dev->parent = parent;
1199 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001200 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 error = device_register(dev);
1202 if (error)
1203 goto dev_reg_err;
1204 b->bridge = get_device(dev);
1205
Yinghai Lu0d358f22008-02-19 03:20:41 -08001206 if (!parent)
1207 set_dev_node(b->bridge, pcibus_to_node(b));
1208
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001209 b->dev.class = &pcibus_class;
1210 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001211 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001212 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 if (error)
1214 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001215 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001217 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
1219 /* Create legacy_io and legacy_mem files for this bus */
1220 pci_create_legacy_files(b);
1221
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 b->number = b->secondary = bus;
1223 b->resource[0] = &ioport_resource;
1224 b->resource[1] = &iomem_resource;
1225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 return b;
1227
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001228dev_create_file_err:
1229 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230class_dev_reg_err:
1231 device_unregister(dev);
1232dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001233 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001235 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236err_out:
1237 kfree(dev);
1238 kfree(b);
1239 return NULL;
1240}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001241
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001242struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001243 int bus, struct pci_ops *ops, void *sysdata)
1244{
1245 struct pci_bus *b;
1246
1247 b = pci_create_bus(parent, bus, ops, sysdata);
1248 if (b)
1249 b->subordinate = pci_scan_child_bus(b);
1250 return b;
1251}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252EXPORT_SYMBOL(pci_scan_bus_parented);
1253
1254#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001255/**
1256 * pci_rescan_bus - scan a PCI bus for devices.
1257 * @bus: PCI bus to scan
1258 *
1259 * Scan a PCI bus and child buses for new devices, adds them,
1260 * and enables them.
1261 *
1262 * Returns the max number of subordinate bus discovered.
1263 */
Alex Chiang5446a6b2009-04-01 18:24:12 -06001264unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001265{
1266 unsigned int max;
1267 struct pci_dev *dev;
1268
1269 max = pci_scan_child_bus(bus);
1270
Alex Chiang705b1aa2009-03-20 14:56:31 -06001271 down_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001272 list_for_each_entry(dev, &bus->devices, bus_list)
1273 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1274 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1275 if (dev->subordinate)
1276 pci_bus_size_bridges(dev->subordinate);
Alex Chiang705b1aa2009-03-20 14:56:31 -06001277 up_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001278
1279 pci_bus_assign_resources(bus);
1280 pci_enable_bridges(bus);
1281 pci_bus_add_devices(bus);
1282
1283 return max;
1284}
1285EXPORT_SYMBOL_GPL(pci_rescan_bus);
1286
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288EXPORT_SYMBOL(pci_scan_slot);
1289EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1291#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001292
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001293static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001294{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001295 const struct pci_dev *a = to_pci_dev(d_a);
1296 const struct pci_dev *b = to_pci_dev(d_b);
1297
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001298 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1299 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1300
1301 if (a->bus->number < b->bus->number) return -1;
1302 else if (a->bus->number > b->bus->number) return 1;
1303
1304 if (a->devfn < b->devfn) return -1;
1305 else if (a->devfn > b->devfn) return 1;
1306
1307 return 0;
1308}
1309
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001310void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001311{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001312 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001313}