blob: e8e902d614edc8431cd4f17b5650a4682c7b0917 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
31#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +080034#include "drm_edid.h"
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drm.h"
37#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
43#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
44
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
46 SDVO_TV_MASK)
47
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
49#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010050#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080051
Jesse Barnes79e53942008-11-07 14:24:08 -080052
Chris Wilson2e88e402010-08-07 11:01:27 +010053static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080054 "NTSC_M" , "NTSC_J" , "NTSC_443",
55 "PAL_B" , "PAL_D" , "PAL_G" ,
56 "PAL_H" , "PAL_I" , "PAL_M" ,
57 "PAL_N" , "PAL_NC" , "PAL_60" ,
58 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
59 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
60 "SECAM_60"
61};
62
63#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
64
Chris Wilsonea5b2132010-08-04 13:50:23 +010065struct intel_sdvo {
66 struct intel_encoder base;
67
Keith Packardf9c10a92009-05-30 12:16:25 -070068 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080069
70 /* Register for the SDVO device: SDVOB or SDVOC */
Eric Anholtc751ce42010-03-25 11:48:48 -070071 int sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080072
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073 /* Active outputs controlled by this SDVO output */
74 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080075
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /*
77 * Capabilities of the SDVO device returned by
78 * i830_sdvo_get_capabilities()
79 */
Jesse Barnes79e53942008-11-07 14:24:08 -080080 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081
82 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080083 int pixel_clock_min, pixel_clock_max;
84
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080085 /*
86 * For multiple function SDVO device,
87 * this is for current attached outputs.
88 */
89 uint16_t attached_output;
90
Jesse Barnese2f0ba92009-02-02 15:11:52 -080091 /**
92 * This is set if we're going to treat the device as TV-out.
93 *
94 * While we have these nice friendly flags for output types that ought
95 * to decide this for us, the S-Video output on our HDMI+S-Video card
96 * shows up as RGB1 (VGA).
97 */
98 bool is_tv;
99
Zhao Yakuice6feab2009-08-24 13:50:26 +0800100 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100101 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800102
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800103 /**
104 * This is set if we treat the device as HDMI, instead of DVI.
105 */
106 bool is_hdmi;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800107
Ma Ling7086c872009-05-13 11:20:06 +0800108 /**
109 * This is set if we detect output of sdvo device as LVDS.
110 */
111 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800112
113 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800114 * This is sdvo flags for input timing.
115 */
116 uint8_t sdvo_flags;
117
118 /**
119 * This is sdvo fixed pannel mode pointer
120 */
121 struct drm_display_mode *sdvo_lvds_fixed_mode;
122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /*
124 * supported encoding mode, used to determine whether HDMI is
125 * supported
126 */
127 struct intel_sdvo_encode encode;
128
Eric Anholtc751ce42010-03-25 11:48:48 -0700129 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800130 uint8_t ddc_bus;
131
Keith Packard57cdaf92009-09-04 13:07:54 +0800132 /* Mac mini hack -- use the same DDC as the analog connector */
133 struct i2c_adapter *analog_ddc_bus;
134
Zhenyu Wang14571b42010-03-30 14:06:33 +0800135};
136
137struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100138 struct intel_connector base;
139
Zhenyu Wang14571b42010-03-30 14:06:33 +0800140 /* Mark the type of connector */
141 uint16_t output_flag;
142
143 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100144 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800145 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100146 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800147
Zhao Yakuib9219c52009-09-10 15:45:46 +0800148 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100149 struct drm_property *left;
150 struct drm_property *right;
151 struct drm_property *top;
152 struct drm_property *bottom;
153 struct drm_property *hpos;
154 struct drm_property *vpos;
155 struct drm_property *contrast;
156 struct drm_property *saturation;
157 struct drm_property *hue;
158 struct drm_property *sharpness;
159 struct drm_property *flicker_filter;
160 struct drm_property *flicker_filter_adaptive;
161 struct drm_property *flicker_filter_2d;
162 struct drm_property *tv_chroma_filter;
163 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100164 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800165
166 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100167 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800168
169 /* Add variable to record current setting for the above property */
170 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100171
Zhao Yakuib9219c52009-09-10 15:45:46 +0800172 /* this is to get the range of margin.*/
173 u32 max_hscan, max_vscan;
174 u32 max_hpos, cur_hpos;
175 u32 max_vpos, cur_vpos;
176 u32 cur_brightness, max_brightness;
177 u32 cur_contrast, max_contrast;
178 u32 cur_saturation, max_saturation;
179 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100180 u32 cur_sharpness, max_sharpness;
181 u32 cur_flicker_filter, max_flicker_filter;
182 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
183 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
184 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
185 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100186 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800187};
188
Chris Wilsonea5b2132010-08-04 13:50:23 +0100189static struct intel_sdvo *enc_to_intel_sdvo(struct drm_encoder *encoder)
190{
191 return container_of(enc_to_intel_encoder(encoder), struct intel_sdvo, base);
192}
193
Chris Wilson615fb932010-08-04 13:50:24 +0100194static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
195{
196 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
197}
198
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800199static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100200intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100201static bool
202intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
203 struct intel_sdvo_connector *intel_sdvo_connector,
204 int type);
205static bool
206intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
207 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800208
Jesse Barnes79e53942008-11-07 14:24:08 -0800209/**
210 * Writes the SDVOB or SDVOC with the given value, but always writes both
211 * SDVOB and SDVOC to work around apparent hardware issues (according to
212 * comments in the BIOS).
213 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100214static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800215{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100216 struct drm_device *dev = intel_sdvo->base.enc.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800217 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800218 u32 bval = val, cval = val;
219 int i;
220
Chris Wilsonea5b2132010-08-04 13:50:23 +0100221 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
222 I915_WRITE(intel_sdvo->sdvo_reg, val);
223 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800224 return;
225 }
226
Chris Wilsonea5b2132010-08-04 13:50:23 +0100227 if (intel_sdvo->sdvo_reg == SDVOB) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800228 cval = I915_READ(SDVOC);
229 } else {
230 bval = I915_READ(SDVOB);
231 }
232 /*
233 * Write the registers twice for luck. Sometimes,
234 * writing them only once doesn't appear to 'stick'.
235 * The BIOS does this too. Yay, magic
236 */
237 for (i = 0; i < 2; i++)
238 {
239 I915_WRITE(SDVOB, bval);
240 I915_READ(SDVOB);
241 I915_WRITE(SDVOC, cval);
242 I915_READ(SDVOC);
243 }
244}
245
Chris Wilson32aad862010-08-04 13:50:25 +0100246static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800247{
Chris Wilson32aad862010-08-04 13:50:25 +0100248 u8 out_buf[2] = { addr, 0 };
Jesse Barnes79e53942008-11-07 14:24:08 -0800249 u8 buf[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800250 struct i2c_msg msgs[] = {
251 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100252 .addr = intel_sdvo->slave_addr >> 1,
Jesse Barnes79e53942008-11-07 14:24:08 -0800253 .flags = 0,
254 .len = 1,
255 .buf = out_buf,
256 },
257 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100258 .addr = intel_sdvo->slave_addr >> 1,
Jesse Barnes79e53942008-11-07 14:24:08 -0800259 .flags = I2C_M_RD,
260 .len = 1,
261 .buf = buf,
262 }
263 };
Chris Wilson32aad862010-08-04 13:50:25 +0100264 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800265
Chris Wilsonea5b2132010-08-04 13:50:23 +0100266 if ((ret = i2c_transfer(intel_sdvo->base.i2c_bus, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800267 {
268 *ch = buf[0];
269 return true;
270 }
271
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800272 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800273 return false;
274}
275
Chris Wilson32aad862010-08-04 13:50:25 +0100276static bool intel_sdvo_write_byte(struct intel_sdvo *intel_sdvo, int addr, u8 ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800277{
Chris Wilson32aad862010-08-04 13:50:25 +0100278 u8 out_buf[2] = { addr, ch };
Jesse Barnes79e53942008-11-07 14:24:08 -0800279 struct i2c_msg msgs[] = {
280 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100281 .addr = intel_sdvo->slave_addr >> 1,
Jesse Barnes79e53942008-11-07 14:24:08 -0800282 .flags = 0,
283 .len = 2,
284 .buf = out_buf,
285 }
286 };
287
Chris Wilson32aad862010-08-04 13:50:25 +0100288 return i2c_transfer(intel_sdvo->base.i2c_bus, msgs, 1) == 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800289}
290
291#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
292/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100293static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800294 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100295 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800296} sdvo_cmd_names[] = {
297 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
Jesse Barnes79e53942008-11-07 14:24:08 -0800336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100340
Zhao Yakuib9219c52009-09-10 15:45:46 +0800341 /* Add the op code for SDVO enhancements */
Chris Wilsonc5521702010-08-04 13:50:28 +0100342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
Zhao Yakuib9219c52009-09-10 15:45:46 +0800348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
Chris Wilsonc5521702010-08-04 13:50:28 +0100366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
386
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800387 /* HDMI op code */
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800408};
409
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800410#define IS_SDVOB(reg) (reg == SDVOB || reg == PCH_SDVOB)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100411#define SDVO_NAME(svdo) (IS_SDVOB((svdo)->sdvo_reg) ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800412
Chris Wilsonea5b2132010-08-04 13:50:23 +0100413static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100414 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800415{
Jesse Barnes79e53942008-11-07 14:24:08 -0800416 int i;
417
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800418 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100419 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800420 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800421 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800423 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400424 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800425 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800426 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800427 break;
428 }
429 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400430 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800431 DRM_LOG_KMS("(%02X)", cmd);
432 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800433}
Jesse Barnes79e53942008-11-07 14:24:08 -0800434
Chris Wilson32aad862010-08-04 13:50:25 +0100435static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
436 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800437{
438 int i;
439
Chris Wilsonea5b2132010-08-04 13:50:23 +0100440 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
Jesse Barnes79e53942008-11-07 14:24:08 -0800441
442 for (i = 0; i < args_len; i++) {
Chris Wilson32aad862010-08-04 13:50:25 +0100443 if (!intel_sdvo_write_byte(intel_sdvo, SDVO_I2C_ARG_0 - i,
444 ((u8*)args)[i]))
445 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800446 }
447
Chris Wilson32aad862010-08-04 13:50:25 +0100448 return intel_sdvo_write_byte(intel_sdvo, SDVO_I2C_OPCODE, cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes79e53942008-11-07 14:24:08 -0800451static const char *cmd_status_names[] = {
452 "Power on",
453 "Success",
454 "Not supported",
455 "Invalid arg",
456 "Pending",
457 "Target not specified",
458 "Scaling not supported"
459};
460
Chris Wilsonea5b2132010-08-04 13:50:23 +0100461static void intel_sdvo_debug_response(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800462 void *response, int response_len,
463 u8 status)
464{
Zhenyu Wang33b52962009-03-24 14:02:40 +0800465 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800466
Chris Wilsonea5b2132010-08-04 13:50:23 +0100467 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 for (i = 0; i < response_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800469 DRM_LOG_KMS("%02X ", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800471 DRM_LOG_KMS(" ");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800473 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800474 else
yakui_zhao342dc382009-06-02 14:12:00 +0800475 DRM_LOG_KMS("(??? %d)", status);
476 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477}
Jesse Barnes79e53942008-11-07 14:24:08 -0800478
Chris Wilson32aad862010-08-04 13:50:25 +0100479static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
480 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800481{
482 int i;
483 u8 status;
484 u8 retry = 50;
485
486 while (retry--) {
487 /* Read the command response */
488 for (i = 0; i < response_len; i++) {
Chris Wilson32aad862010-08-04 13:50:25 +0100489 if (!intel_sdvo_read_byte(intel_sdvo,
490 SDVO_I2C_RETURN_0 + i,
491 &((u8 *)response)[i]))
492 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 }
494
495 /* read the return status */
Chris Wilson32aad862010-08-04 13:50:25 +0100496 if (!intel_sdvo_read_byte(intel_sdvo, SDVO_I2C_CMD_STATUS,
497 &status))
498 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800499
Chris Wilsonea5b2132010-08-04 13:50:23 +0100500 intel_sdvo_debug_response(intel_sdvo, response, response_len,
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 status);
502 if (status != SDVO_CMD_STATUS_PENDING)
Chris Wilson32aad862010-08-04 13:50:25 +0100503 break;
Jesse Barnes79e53942008-11-07 14:24:08 -0800504
505 mdelay(50);
506 }
507
Chris Wilson32aad862010-08-04 13:50:25 +0100508 return status == SDVO_CMD_STATUS_SUCCESS;
Jesse Barnes79e53942008-11-07 14:24:08 -0800509}
510
Hannes Ederb358d0a2008-12-18 21:18:47 +0100511static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800512{
513 if (mode->clock >= 100000)
514 return 1;
515 else if (mode->clock >= 50000)
516 return 2;
517 else
518 return 4;
519}
520
521/**
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800522 * Try to read the response after issuie the DDC switch command. But it
523 * is noted that we must do the action of reading response and issuing DDC
524 * switch command in one I2C transaction. Otherwise when we try to start
525 * another I2C transaction after issuing the DDC bus switch, it will be
526 * switched to the internal SDVO register.
Jesse Barnes79e53942008-11-07 14:24:08 -0800527 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100528static void intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
Hannes Ederb358d0a2008-12-18 21:18:47 +0100529 u8 target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800530{
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800531 u8 out_buf[2], cmd_buf[2], ret_value[2], ret;
532 struct i2c_msg msgs[] = {
533 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100534 .addr = intel_sdvo->slave_addr >> 1,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800535 .flags = 0,
536 .len = 2,
537 .buf = out_buf,
538 },
539 /* the following two are to read the response */
540 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100541 .addr = intel_sdvo->slave_addr >> 1,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800542 .flags = 0,
543 .len = 1,
544 .buf = cmd_buf,
545 },
546 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100547 .addr = intel_sdvo->slave_addr >> 1,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800548 .flags = I2C_M_RD,
549 .len = 1,
550 .buf = ret_value,
551 },
552 };
553
Chris Wilsonea5b2132010-08-04 13:50:23 +0100554 intel_sdvo_debug_write(intel_sdvo, SDVO_CMD_SET_CONTROL_BUS_SWITCH,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800555 &target, 1);
556 /* write the DDC switch command argument */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100557 intel_sdvo_write_byte(intel_sdvo, SDVO_I2C_ARG_0, target);
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800558
559 out_buf[0] = SDVO_I2C_OPCODE;
560 out_buf[1] = SDVO_CMD_SET_CONTROL_BUS_SWITCH;
561 cmd_buf[0] = SDVO_I2C_CMD_STATUS;
562 cmd_buf[1] = 0;
563 ret_value[0] = 0;
564 ret_value[1] = 0;
565
Chris Wilsonea5b2132010-08-04 13:50:23 +0100566 ret = i2c_transfer(intel_sdvo->base.i2c_bus, msgs, 3);
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800567 if (ret != 3) {
568 /* failure in I2C transfer */
569 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
570 return;
571 }
572 if (ret_value[0] != SDVO_CMD_STATUS_SUCCESS) {
573 DRM_DEBUG_KMS("DDC switch command returns response %d\n",
574 ret_value[0]);
575 return;
576 }
577 return;
Jesse Barnes79e53942008-11-07 14:24:08 -0800578}
579
Chris Wilson32aad862010-08-04 13:50:25 +0100580static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
581{
582 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
583 return false;
584
585 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
586}
587
588static bool
589intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
590{
591 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
592 return false;
593
594 return intel_sdvo_read_response(intel_sdvo, value, len);
595}
596
597static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598{
599 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100600 return intel_sdvo_set_value(intel_sdvo,
601 SDVO_CMD_SET_TARGET_INPUT,
602 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800603}
604
605/**
606 * Return whether each input is trained.
607 *
608 * This function is making an assumption about the layout of the response,
609 * which should be checked against the docs.
610 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100611static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
613 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800614
Chris Wilson32aad862010-08-04 13:50:25 +0100615 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
616 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 return false;
618
619 *input_1 = response.input0_trained;
620 *input_2 = response.input1_trained;
621 return true;
622}
623
Chris Wilsonea5b2132010-08-04 13:50:23 +0100624static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 u16 outputs)
626{
Chris Wilson32aad862010-08-04 13:50:25 +0100627 return intel_sdvo_set_value(intel_sdvo,
628 SDVO_CMD_SET_ACTIVE_OUTPUTS,
629 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800630}
631
Chris Wilsonea5b2132010-08-04 13:50:23 +0100632static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 int mode)
634{
Chris Wilson32aad862010-08-04 13:50:25 +0100635 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 switch (mode) {
638 case DRM_MODE_DPMS_ON:
639 state = SDVO_ENCODER_STATE_ON;
640 break;
641 case DRM_MODE_DPMS_STANDBY:
642 state = SDVO_ENCODER_STATE_STANDBY;
643 break;
644 case DRM_MODE_DPMS_SUSPEND:
645 state = SDVO_ENCODER_STATE_SUSPEND;
646 break;
647 case DRM_MODE_DPMS_OFF:
648 state = SDVO_ENCODER_STATE_OFF;
649 break;
650 }
651
Chris Wilson32aad862010-08-04 13:50:25 +0100652 return intel_sdvo_set_value(intel_sdvo,
653 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800654}
655
Chris Wilsonea5b2132010-08-04 13:50:23 +0100656static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 int *clock_min,
658 int *clock_max)
659{
660 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661
Chris Wilson32aad862010-08-04 13:50:25 +0100662 if (!intel_sdvo_get_value(intel_sdvo,
663 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
664 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 return false;
666
667 /* Convert the values from units of 10 kHz to kHz. */
668 *clock_min = clocks.min * 10;
669 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 return true;
671}
672
Chris Wilsonea5b2132010-08-04 13:50:23 +0100673static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 u16 outputs)
675{
Chris Wilson32aad862010-08-04 13:50:25 +0100676 return intel_sdvo_set_value(intel_sdvo,
677 SDVO_CMD_SET_TARGET_OUTPUT,
678 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800679}
680
Chris Wilsonea5b2132010-08-04 13:50:23 +0100681static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 struct intel_sdvo_dtd *dtd)
683{
Chris Wilson32aad862010-08-04 13:50:25 +0100684 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
685 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686}
687
Chris Wilsonea5b2132010-08-04 13:50:23 +0100688static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800689 struct intel_sdvo_dtd *dtd)
690{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100691 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
693}
694
Chris Wilsonea5b2132010-08-04 13:50:23 +0100695static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 struct intel_sdvo_dtd *dtd)
697{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100698 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
700}
701
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800702static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100703intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800704 uint16_t clock,
705 uint16_t width,
706 uint16_t height)
707{
708 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800709
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800710 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800711 args.clock = clock;
712 args.width = width;
713 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800714 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800715
Chris Wilsonea5b2132010-08-04 13:50:23 +0100716 if (intel_sdvo->is_lvds &&
717 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
718 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800719 args.scaled = 1;
720
Chris Wilson32aad862010-08-04 13:50:25 +0100721 return intel_sdvo_set_value(intel_sdvo,
722 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
723 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800724}
725
Chris Wilsonea5b2132010-08-04 13:50:23 +0100726static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800727 struct intel_sdvo_dtd *dtd)
728{
Chris Wilson32aad862010-08-04 13:50:25 +0100729 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
730 &dtd->part1, sizeof(dtd->part1)) &&
731 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
732 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800733}
Jesse Barnes79e53942008-11-07 14:24:08 -0800734
Chris Wilsonea5b2132010-08-04 13:50:23 +0100735static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800736{
Chris Wilson32aad862010-08-04 13:50:25 +0100737 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800738}
739
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800740static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100741 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800742{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800743 uint16_t width, height;
744 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
745 uint16_t h_sync_offset, v_sync_offset;
Jesse Barnes79e53942008-11-07 14:24:08 -0800746
747 width = mode->crtc_hdisplay;
748 height = mode->crtc_vdisplay;
749
750 /* do some mode translations */
751 h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
752 h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
753
754 v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
755 v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
756
757 h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
758 v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
759
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800760 dtd->part1.clock = mode->clock / 10;
761 dtd->part1.h_active = width & 0xff;
762 dtd->part1.h_blank = h_blank_len & 0xff;
763 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800764 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800765 dtd->part1.v_active = height & 0xff;
766 dtd->part1.v_blank = v_blank_len & 0xff;
767 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800768 ((v_blank_len >> 8) & 0xf);
769
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800770 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800771 dtd->part2.h_sync_width = h_sync_len & 0xff;
772 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800773 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800774 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800775 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
776 ((v_sync_len & 0x30) >> 4);
777
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800778 dtd->part2.dtd_flags = 0x18;
Jesse Barnes79e53942008-11-07 14:24:08 -0800779 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800780 dtd->part2.dtd_flags |= 0x2;
Jesse Barnes79e53942008-11-07 14:24:08 -0800781 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800782 dtd->part2.dtd_flags |= 0x4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800783
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800784 dtd->part2.sdvo_flags = 0;
785 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
786 dtd->part2.reserved = 0;
787}
Jesse Barnes79e53942008-11-07 14:24:08 -0800788
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800789static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100790 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800791{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800792 mode->hdisplay = dtd->part1.h_active;
793 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
794 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800795 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800796 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
797 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
798 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
799 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
800
801 mode->vdisplay = dtd->part1.v_active;
802 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
803 mode->vsync_start = mode->vdisplay;
804 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800805 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800806 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
807 mode->vsync_end = mode->vsync_start +
808 (dtd->part2.v_sync_off_width & 0xf);
809 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
810 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
811 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
812
813 mode->clock = dtd->part1.clock * 10;
814
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800815 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800816 if (dtd->part2.dtd_flags & 0x2)
817 mode->flags |= DRM_MODE_FLAG_PHSYNC;
818 if (dtd->part2.dtd_flags & 0x4)
819 mode->flags |= DRM_MODE_FLAG_PVSYNC;
820}
821
Chris Wilsonea5b2132010-08-04 13:50:23 +0100822static bool intel_sdvo_get_supp_encode(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800823 struct intel_sdvo_encode *encode)
824{
Chris Wilson32aad862010-08-04 13:50:25 +0100825 if (intel_sdvo_get_value(intel_sdvo,
826 SDVO_CMD_GET_SUPP_ENCODE,
827 encode, sizeof(*encode)))
828 return true;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800829
Chris Wilson32aad862010-08-04 13:50:25 +0100830 /* non-support means DVI */
831 memset(encode, 0, sizeof(*encode));
832 return false;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800833}
834
Chris Wilsonea5b2132010-08-04 13:50:23 +0100835static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700836 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800837{
Chris Wilson32aad862010-08-04 13:50:25 +0100838 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800839}
840
Chris Wilsonea5b2132010-08-04 13:50:23 +0100841static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800842 uint8_t mode)
843{
Chris Wilson32aad862010-08-04 13:50:25 +0100844 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800845}
846
847#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100848static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800849{
850 int i, j;
851 uint8_t set_buf_index[2];
852 uint8_t av_split;
853 uint8_t buf_size;
854 uint8_t buf[48];
855 uint8_t *pos;
856
Chris Wilson32aad862010-08-04 13:50:25 +0100857 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800858
859 for (i = 0; i <= av_split; i++) {
860 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700861 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800862 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700863 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
864 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800865
866 pos = buf;
867 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700868 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800869 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700870 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800871 pos += 8;
872 }
873 }
874}
875#endif
876
Chris Wilson32aad862010-08-04 13:50:25 +0100877static bool intel_sdvo_set_hdmi_buf(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700878 int index,
879 uint8_t *data, int8_t size, uint8_t tx_rate)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800880{
881 uint8_t set_buf_index[2];
882
883 set_buf_index[0] = index;
884 set_buf_index[1] = 0;
885
Chris Wilson32aad862010-08-04 13:50:25 +0100886 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_INDEX,
887 set_buf_index, 2))
888 return false;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800889
890 for (; size > 0; size -= 8) {
Chris Wilson32aad862010-08-04 13:50:25 +0100891 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_DATA, data, 8))
892 return false;
893
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800894 data += 8;
895 }
896
Chris Wilson32aad862010-08-04 13:50:25 +0100897 return intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_TXRATE, &tx_rate, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800898}
899
900static uint8_t intel_sdvo_calc_hbuf_csum(uint8_t *data, uint8_t size)
901{
902 uint8_t csum = 0;
903 int i;
904
905 for (i = 0; i < size; i++)
906 csum += data[i];
907
908 return 0x100 - csum;
909}
910
911#define DIP_TYPE_AVI 0x82
912#define DIP_VERSION_AVI 0x2
913#define DIP_LEN_AVI 13
914
915struct dip_infoframe {
916 uint8_t type;
917 uint8_t version;
918 uint8_t len;
919 uint8_t checksum;
920 union {
921 struct {
922 /* Packet Byte #1 */
923 uint8_t S:2;
924 uint8_t B:2;
925 uint8_t A:1;
926 uint8_t Y:2;
927 uint8_t rsvd1:1;
928 /* Packet Byte #2 */
929 uint8_t R:4;
930 uint8_t M:2;
931 uint8_t C:2;
932 /* Packet Byte #3 */
933 uint8_t SC:2;
934 uint8_t Q:2;
935 uint8_t EC:3;
936 uint8_t ITC:1;
937 /* Packet Byte #4 */
938 uint8_t VIC:7;
939 uint8_t rsvd2:1;
940 /* Packet Byte #5 */
941 uint8_t PR:4;
942 uint8_t rsvd3:4;
943 /* Packet Byte #6~13 */
944 uint16_t top_bar_end;
945 uint16_t bottom_bar_start;
946 uint16_t left_bar_end;
947 uint16_t right_bar_start;
948 } avi;
949 struct {
950 /* Packet Byte #1 */
951 uint8_t channel_count:3;
952 uint8_t rsvd1:1;
953 uint8_t coding_type:4;
954 /* Packet Byte #2 */
955 uint8_t sample_size:2; /* SS0, SS1 */
956 uint8_t sample_frequency:3;
957 uint8_t rsvd2:3;
958 /* Packet Byte #3 */
959 uint8_t coding_type_private:5;
960 uint8_t rsvd3:3;
961 /* Packet Byte #4 */
962 uint8_t channel_allocation;
963 /* Packet Byte #5 */
964 uint8_t rsvd4:3;
965 uint8_t level_shift:4;
966 uint8_t downmix_inhibit:1;
967 } audio;
968 uint8_t payload[28];
969 } __attribute__ ((packed)) u;
970} __attribute__((packed));
971
Chris Wilson32aad862010-08-04 13:50:25 +0100972static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800973 struct drm_display_mode * mode)
974{
975 struct dip_infoframe avi_if = {
976 .type = DIP_TYPE_AVI,
977 .version = DIP_VERSION_AVI,
978 .len = DIP_LEN_AVI,
979 };
980
981 avi_if.checksum = intel_sdvo_calc_hbuf_csum((uint8_t *)&avi_if,
982 4 + avi_if.len);
Chris Wilson32aad862010-08-04 13:50:25 +0100983 return intel_sdvo_set_hdmi_buf(intel_sdvo, 1, (uint8_t *)&avi_if,
984 4 + avi_if.len,
985 SDVO_HBUF_TX_VSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800986}
987
Chris Wilson32aad862010-08-04 13:50:25 +0100988static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800989{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800990 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100991 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800992
Chris Wilson40039752010-08-04 13:50:26 +0100993 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800994 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +0100995 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +0800996
Chris Wilson32aad862010-08-04 13:50:25 +0100997 BUILD_BUG_ON(sizeof(format) != 6);
998 return intel_sdvo_set_value(intel_sdvo,
999 SDVO_CMD_SET_TV_FORMAT,
1000 &format, sizeof(format));
1001}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001002
Chris Wilson32aad862010-08-04 13:50:25 +01001003static bool
1004intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
1005 struct drm_display_mode *mode)
1006{
1007 struct intel_sdvo_dtd output_dtd;
1008
1009 if (!intel_sdvo_set_target_output(intel_sdvo,
1010 intel_sdvo->attached_output))
1011 return false;
1012
1013 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1014 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1015 return false;
1016
1017 return true;
1018}
1019
1020static bool
1021intel_sdvo_set_input_timings_for_mode(struct intel_sdvo *intel_sdvo,
1022 struct drm_display_mode *mode,
1023 struct drm_display_mode *adjusted_mode)
1024{
1025 struct intel_sdvo_dtd input_dtd;
1026
1027 /* Reset the input timing to the screen. Assume always input 0. */
1028 if (!intel_sdvo_set_target_input(intel_sdvo))
1029 return false;
1030
1031 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1032 mode->clock / 10,
1033 mode->hdisplay,
1034 mode->vdisplay))
1035 return false;
1036
1037 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
1038 &input_dtd))
1039 return false;
1040
1041 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
1042 intel_sdvo->sdvo_flags = input_dtd.part2.sdvo_flags;
1043
1044 drm_mode_set_crtcinfo(adjusted_mode, 0);
1045 mode->clock = adjusted_mode->clock;
1046 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001047}
1048
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001049static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
1050 struct drm_display_mode *mode,
1051 struct drm_display_mode *adjusted_mode)
1052{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001053 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001054
Chris Wilson32aad862010-08-04 13:50:25 +01001055 /* We need to construct preferred input timings based on our
1056 * output timings. To do that, we have to set the output
1057 * timings, even though this isn't really the right place in
1058 * the sequence to do it. Oh well.
1059 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001060 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001061 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001062 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001063
Pavel Roskinc74696b2010-09-02 14:46:34 -04001064 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
1065 mode,
1066 adjusted_mode);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001067 } else if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001068 drm_mode_set_crtcinfo(intel_sdvo->sdvo_lvds_fixed_mode, 0);
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001069
Chris Wilson32aad862010-08-04 13:50:25 +01001070 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
1071 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001072 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001073
Pavel Roskinc74696b2010-09-02 14:46:34 -04001074 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
1075 mode,
1076 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001077 }
Chris Wilson32aad862010-08-04 13:50:25 +01001078
1079 /* Make the CRTC code factor in the SDVO pixel multiplier. The
1080 * SDVO device will be told of the multiplier during mode_set.
1081 */
1082 adjusted_mode->clock *= intel_sdvo_get_pixel_multiplier(mode);
1083
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001084 return true;
1085}
1086
1087static void intel_sdvo_mode_set(struct drm_encoder *encoder,
1088 struct drm_display_mode *mode,
1089 struct drm_display_mode *adjusted_mode)
1090{
1091 struct drm_device *dev = encoder->dev;
1092 struct drm_i915_private *dev_priv = dev->dev_private;
1093 struct drm_crtc *crtc = encoder->crtc;
1094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001095 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001096 u32 sdvox = 0;
Chris Wilson32aad862010-08-04 13:50:25 +01001097 int sdvo_pixel_multiply, rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001098 struct intel_sdvo_in_out_map in_out;
1099 struct intel_sdvo_dtd input_dtd;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001100
1101 if (!mode)
1102 return;
1103
1104 /* First, set the input mapping for the first input to our controlled
1105 * output. This is only correct if we're a single-input device, in
1106 * which case the first input is the output from the appropriate SDVO
1107 * channel on the motherboard. In a two-input device, the first input
1108 * will be SDVOB and the second SDVOC.
1109 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001110 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001111 in_out.in1 = 0;
1112
Pavel Roskinc74696b2010-09-02 14:46:34 -04001113 intel_sdvo_set_value(intel_sdvo,
1114 SDVO_CMD_SET_IN_OUT_MAP,
1115 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001116
Chris Wilsonea5b2132010-08-04 13:50:23 +01001117 if (intel_sdvo->is_hdmi) {
Chris Wilson32aad862010-08-04 13:50:25 +01001118 if (!intel_sdvo_set_avi_infoframe(intel_sdvo, mode))
1119 return;
1120
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001121 sdvox |= SDVO_AUDIO_ENABLE;
1122 }
1123
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001124 /* We have tried to get input timing in mode_fixup, and filled into
1125 adjusted_mode */
Pavel Roskinc74696b2010-09-02 14:46:34 -04001126 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
1127 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001128 input_dtd.part2.sdvo_flags = intel_sdvo->sdvo_flags;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001129
1130 /* If it's a TV, we already set the output timing in mode_fixup.
1131 * Otherwise, the output timing is equal to the input timing.
1132 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001133 if (!intel_sdvo->is_tv && !intel_sdvo->is_lvds) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001134 /* Set the output timing to the screen */
Chris Wilson32aad862010-08-04 13:50:25 +01001135 if (!intel_sdvo_set_target_output(intel_sdvo,
1136 intel_sdvo->attached_output))
1137 return;
1138
Pavel Roskinc74696b2010-09-02 14:46:34 -04001139 (void) intel_sdvo_set_output_timing(intel_sdvo, &input_dtd);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001140 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001141
1142 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001143 if (!intel_sdvo_set_target_input(intel_sdvo))
1144 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001145
Chris Wilson32aad862010-08-04 13:50:25 +01001146 if (intel_sdvo->is_tv) {
1147 if (!intel_sdvo_set_tv_format(intel_sdvo))
1148 return;
1149 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001150
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001151 /* We would like to use intel_sdvo_create_preferred_input_timing() to
Jesse Barnes79e53942008-11-07 14:24:08 -08001152 * provide the device with a timing it can support, if it supports that
1153 * feature. However, presumably we would need to adjust the CRTC to
1154 * output the preferred timing, and we don't support that currently.
1155 */
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001156#if 0
Eric Anholtc751ce42010-03-25 11:48:48 -07001157 success = intel_sdvo_create_preferred_input_timing(encoder, clock,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001158 width, height);
1159 if (success) {
1160 struct intel_sdvo_dtd *input_dtd;
1161
Eric Anholtc751ce42010-03-25 11:48:48 -07001162 intel_sdvo_get_preferred_input_timing(encoder, &input_dtd);
1163 intel_sdvo_set_input_timing(encoder, &input_dtd);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001164 }
1165#else
Pavel Roskinc74696b2010-09-02 14:46:34 -04001166 (void) intel_sdvo_set_input_timing(intel_sdvo, &input_dtd);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001167#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08001168
Chris Wilson32aad862010-08-04 13:50:25 +01001169 sdvo_pixel_multiply = intel_sdvo_get_pixel_multiplier(mode);
1170 switch (sdvo_pixel_multiply) {
1171 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1172 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1173 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001174 }
Chris Wilson32aad862010-08-04 13:50:25 +01001175 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1176 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001177
1178 /* Set the SDVO control regs. */
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001179 if (IS_I965G(dev)) {
Adam Jackson81a14b42010-07-16 14:46:32 -04001180 sdvox |= SDVO_BORDER_ENABLE;
1181 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1182 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
1183 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1184 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001185 } else {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001186 sdvox |= I915_READ(intel_sdvo->sdvo_reg);
1187 switch (intel_sdvo->sdvo_reg) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001188 case SDVOB:
1189 sdvox &= SDVOB_PRESERVE_MASK;
1190 break;
1191 case SDVOC:
1192 sdvox &= SDVOC_PRESERVE_MASK;
1193 break;
1194 }
1195 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1196 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001197 if (intel_crtc->pipe == 1)
1198 sdvox |= SDVO_PIPE_B_SELECT;
1199
Jesse Barnes79e53942008-11-07 14:24:08 -08001200 if (IS_I965G(dev)) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001201 /* done in crtc_mode_set as the dpll_md reg must be written early */
1202 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1203 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001204 } else {
1205 sdvox |= (sdvo_pixel_multiply - 1) << SDVO_PORT_MULTIPLY_SHIFT;
1206 }
1207
Chris Wilsonea5b2132010-08-04 13:50:23 +01001208 if (intel_sdvo->sdvo_flags & SDVO_NEED_TO_STALL)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001209 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001210 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001211}
1212
1213static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
1214{
1215 struct drm_device *dev = encoder->dev;
1216 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001217 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001218 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001219 u32 temp;
1220
1221 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001222 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001223 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001224 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001225
1226 if (mode == DRM_MODE_DPMS_OFF) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001227 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001228 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001229 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001230 }
1231 }
1232 } else {
1233 bool input1, input2;
1234 int i;
1235 u8 status;
1236
Chris Wilsonea5b2132010-08-04 13:50:23 +01001237 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001238 if ((temp & SDVO_ENABLE) == 0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001239 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001240 for (i = 0; i < 2; i++)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001241 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001242
Chris Wilson32aad862010-08-04 13:50:25 +01001243 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001244 /* Warn if the device reported failure to sync.
1245 * A lot of SDVO devices fail to notify of sync, but it's
1246 * a given it the status is a success, we succeeded.
1247 */
1248 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001249 DRM_DEBUG_KMS("First %s output reported failure to "
Chris Wilsonea5b2132010-08-04 13:50:23 +01001250 "sync\n", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001251 }
1252
1253 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001254 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1255 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001256 }
1257 return;
1258}
1259
Jesse Barnes79e53942008-11-07 14:24:08 -08001260static int intel_sdvo_mode_valid(struct drm_connector *connector,
1261 struct drm_display_mode *mode)
1262{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001263 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001264 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001265
1266 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1267 return MODE_NO_DBLESCAN;
1268
Chris Wilsonea5b2132010-08-04 13:50:23 +01001269 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001270 return MODE_CLOCK_LOW;
1271
Chris Wilsonea5b2132010-08-04 13:50:23 +01001272 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001273 return MODE_CLOCK_HIGH;
1274
Chris Wilson85454232010-08-08 14:28:23 +01001275 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001276 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001277 return MODE_PANEL;
1278
Chris Wilsonea5b2132010-08-04 13:50:23 +01001279 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001280 return MODE_PANEL;
1281 }
1282
Jesse Barnes79e53942008-11-07 14:24:08 -08001283 return MODE_OK;
1284}
1285
Chris Wilsonea5b2132010-08-04 13:50:23 +01001286static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001287{
Chris Wilson32aad862010-08-04 13:50:25 +01001288 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DEVICE_CAPS, caps, sizeof(*caps));
Jesse Barnes79e53942008-11-07 14:24:08 -08001289}
1290
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001291/* No use! */
1292#if 0
Jesse Barnes79e53942008-11-07 14:24:08 -08001293struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
1294{
1295 struct drm_connector *connector = NULL;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001296 struct intel_sdvo *iout = NULL;
1297 struct intel_sdvo *sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08001298
1299 /* find the sdvo connector */
1300 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001301 iout = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001302
1303 if (iout->type != INTEL_OUTPUT_SDVO)
1304 continue;
1305
1306 sdvo = iout->dev_priv;
1307
Eric Anholtc751ce42010-03-25 11:48:48 -07001308 if (sdvo->sdvo_reg == SDVOB && sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001309 return connector;
1310
Eric Anholtc751ce42010-03-25 11:48:48 -07001311 if (sdvo->sdvo_reg == SDVOC && !sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001312 return connector;
1313
1314 }
1315
1316 return NULL;
1317}
1318
1319int intel_sdvo_supports_hotplug(struct drm_connector *connector)
1320{
1321 u8 response[2];
1322 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001323 struct intel_sdvo *intel_sdvo;
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001324 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001325
1326 if (!connector)
1327 return 0;
1328
Chris Wilsonea5b2132010-08-04 13:50:23 +01001329 intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001330
Chris Wilson32aad862010-08-04 13:50:25 +01001331 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1332 &response, 2) && response[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001333}
1334
1335void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
1336{
1337 u8 response[2];
1338 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001339 struct intel_sdvo *intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001340
Chris Wilsonea5b2132010-08-04 13:50:23 +01001341 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1342 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001343
1344 if (on) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001345 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
1346 status = intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001347
Chris Wilsonea5b2132010-08-04 13:50:23 +01001348 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001349 } else {
1350 response[0] = 0;
1351 response[1] = 0;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001352 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001353 }
1354
Chris Wilsonea5b2132010-08-04 13:50:23 +01001355 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1356 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001357}
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001358#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08001359
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001360static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001361intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001362{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001363 int caps = 0;
1364
Chris Wilsonea5b2132010-08-04 13:50:23 +01001365 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001366 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
1367 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001368 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001369 (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1))
1370 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001371 if (intel_sdvo->caps.output_flags &
Roel Kluin19e1f882009-08-09 13:50:53 +02001372 (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_SVID1))
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001373 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001374 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001375 (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_CVBS1))
1376 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001377 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001378 (SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_YPRPB1))
1379 caps++;
1380
Chris Wilsonea5b2132010-08-04 13:50:23 +01001381 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001382 (SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1))
1383 caps++;
1384
Chris Wilsonea5b2132010-08-04 13:50:23 +01001385 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001386 (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1))
1387 caps++;
1388
1389 return (caps > 1);
1390}
1391
Keith Packard57cdaf92009-09-04 13:07:54 +08001392static struct drm_connector *
1393intel_find_analog_connector(struct drm_device *dev)
1394{
1395 struct drm_connector *connector;
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001396 struct drm_encoder *encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001397 struct intel_sdvo *intel_sdvo;
Keith Packard57cdaf92009-09-04 13:07:54 +08001398
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001399 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001400 intel_sdvo = enc_to_intel_sdvo(encoder);
1401 if (intel_sdvo->base.type == INTEL_OUTPUT_ANALOG) {
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001402 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Dan Carpenter90a78e82010-05-07 10:40:09 +02001403 if (encoder == intel_attached_encoder(connector))
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001404 return connector;
1405 }
1406 }
Keith Packard57cdaf92009-09-04 13:07:54 +08001407 }
1408 return NULL;
1409}
1410
1411static int
1412intel_analog_is_connected(struct drm_device *dev)
1413{
1414 struct drm_connector *analog_connector;
Keith Packard57cdaf92009-09-04 13:07:54 +08001415
Chris Wilson32aad862010-08-04 13:50:25 +01001416 analog_connector = intel_find_analog_connector(dev);
Keith Packard57cdaf92009-09-04 13:07:54 +08001417 if (!analog_connector)
1418 return false;
1419
Chris Wilson930a9e22010-09-14 11:07:23 +01001420 if (analog_connector->funcs->detect(analog_connector, false) ==
Keith Packard57cdaf92009-09-04 13:07:54 +08001421 connector_status_disconnected)
1422 return false;
1423
1424 return true;
1425}
1426
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +08001427enum drm_connector_status
Adam Jackson149c36a2010-04-29 14:05:18 -04001428intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001429{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001430 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001431 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Chris Wilson615fb932010-08-04 13:50:24 +01001432 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +08001433 enum drm_connector_status status = connector_status_connected;
Ma Ling9dff6af2009-04-02 13:13:26 +08001434 struct edid *edid = NULL;
1435
Chris Wilsonea5b2132010-08-04 13:50:23 +01001436 edid = drm_get_edid(connector, intel_sdvo->base.ddc_bus);
Keith Packard57cdaf92009-09-04 13:07:54 +08001437
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001438 /* This is only applied to SDVO cards with multiple outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001439 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001440 uint8_t saved_ddc, temp_ddc;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001441 saved_ddc = intel_sdvo->ddc_bus;
1442 temp_ddc = intel_sdvo->ddc_bus >> 1;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001443 /*
1444 * Don't use the 1 as the argument of DDC bus switch to get
1445 * the EDID. It is used for SDVO SPD ROM.
1446 */
1447 while(temp_ddc > 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001448 intel_sdvo->ddc_bus = temp_ddc;
1449 edid = drm_get_edid(connector, intel_sdvo->base.ddc_bus);
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001450 if (edid) {
1451 /*
1452 * When we can get the EDID, maybe it is the
1453 * correct DDC bus. Update it.
1454 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001455 intel_sdvo->ddc_bus = temp_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001456 break;
1457 }
1458 temp_ddc >>= 1;
1459 }
1460 if (edid == NULL)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001461 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001462 }
Keith Packard57cdaf92009-09-04 13:07:54 +08001463 /* when there is no edid and no monitor is connected with VGA
1464 * port, try to use the CRT ddc to read the EDID for DVI-connector
1465 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001466 if (edid == NULL && intel_sdvo->analog_ddc_bus &&
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001467 !intel_analog_is_connected(connector->dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01001468 edid = drm_get_edid(connector, intel_sdvo->analog_ddc_bus);
Adam Jackson149c36a2010-04-29 14:05:18 -04001469
Ma Ling9dff6af2009-04-02 13:13:26 +08001470 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001471 bool is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
Chris Wilson615fb932010-08-04 13:50:24 +01001472 bool need_digital = !!(intel_sdvo_connector->output_flag & SDVO_TMDS_MASK);
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +08001473
Adam Jackson149c36a2010-04-29 14:05:18 -04001474 /* DDC bus is shared, match EDID to connector type */
1475 if (is_digital && need_digital)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001476 intel_sdvo->is_hdmi = drm_detect_hdmi_monitor(edid);
Adam Jackson149c36a2010-04-29 14:05:18 -04001477 else if (is_digital != need_digital)
1478 status = connector_status_disconnected;
1479
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001480 connector->display_info.raw_edid = NULL;
Adam Jackson149c36a2010-04-29 14:05:18 -04001481 } else
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +08001482 status = connector_status_disconnected;
Adam Jackson149c36a2010-04-29 14:05:18 -04001483
1484 kfree(edid);
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +08001485
1486 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001487}
1488
Chris Wilson7b334fc2010-09-09 23:51:02 +01001489static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001490intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001491{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001492 uint16_t response;
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001493 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001494 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Chris Wilson615fb932010-08-04 13:50:24 +01001495 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001496 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001497
Chris Wilson32aad862010-08-04 13:50:25 +01001498 if (!intel_sdvo_write_cmd(intel_sdvo,
1499 SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
1500 return connector_status_unknown;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001501 if (intel_sdvo->is_tv) {
Zhao Yakuid09c23d2009-11-06 15:39:56 +08001502 /* add 30ms delay when the output type is SDVO-TV */
1503 mdelay(30);
1504 }
Chris Wilson32aad862010-08-04 13:50:25 +01001505 if (!intel_sdvo_read_response(intel_sdvo, &response, 2))
1506 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001507
Dave Airlie51c8b402009-08-20 13:38:04 +10001508 DRM_DEBUG_KMS("SDVO response %d %d\n", response & 0xff, response >> 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001509
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001510 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001511 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001512
Chris Wilsonea5b2132010-08-04 13:50:23 +01001513 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001514
Chris Wilson615fb932010-08-04 13:50:24 +01001515 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001516 ret = connector_status_disconnected;
Adam Jackson149c36a2010-04-29 14:05:18 -04001517 else if (response & SDVO_TMDS_MASK)
1518 ret = intel_sdvo_hdmi_sink_detect(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001519 else
1520 ret = connector_status_connected;
1521
1522 /* May update encoder flag for like clock for SDVO TV, etc.*/
1523 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001524 intel_sdvo->is_tv = false;
1525 intel_sdvo->is_lvds = false;
1526 intel_sdvo->base.needs_tv_clock = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001527
1528 if (response & SDVO_TV_MASK) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001529 intel_sdvo->is_tv = true;
1530 intel_sdvo->base.needs_tv_clock = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001531 }
1532 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001533 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001534 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001535
1536 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001537}
1538
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001539static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001540{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001541 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001542 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Keith Packard57cdaf92009-09-04 13:07:54 +08001543 int num_modes;
Jesse Barnes79e53942008-11-07 14:24:08 -08001544
1545 /* set the bus switch and get the modes */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001546 num_modes = intel_ddc_get_modes(connector, intel_sdvo->base.ddc_bus);
Jesse Barnes79e53942008-11-07 14:24:08 -08001547
Keith Packard57cdaf92009-09-04 13:07:54 +08001548 /*
1549 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1550 * link between analog and digital outputs. So, if the regular SDVO
1551 * DDC fails, check to see if the analog output is disconnected, in
1552 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001553 */
Keith Packard57cdaf92009-09-04 13:07:54 +08001554 if (num_modes == 0 &&
Chris Wilsonea5b2132010-08-04 13:50:23 +01001555 intel_sdvo->analog_ddc_bus &&
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001556 !intel_analog_is_connected(connector->dev)) {
Keith Packard57cdaf92009-09-04 13:07:54 +08001557 /* Switch to the analog ddc bus and try that
1558 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001559 (void) intel_ddc_get_modes(connector, intel_sdvo->analog_ddc_bus);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001560 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001561}
1562
1563/*
1564 * Set of SDVO TV modes.
1565 * Note! This is in reply order (see loop in get_tv_modes).
1566 * XXX: all 60Hz refresh?
1567 */
1568struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001569 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1570 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001571 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001572 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1573 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001574 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001575 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1576 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001577 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001578 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1579 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001580 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001581 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1582 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001583 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001584 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1585 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001586 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001587 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1588 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001589 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001590 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1591 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001592 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001593 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1594 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001595 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001596 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1597 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001598 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001599 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1600 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001601 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001602 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1603 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001604 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001605 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1606 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001607 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001608 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1609 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001610 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001611 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1612 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001613 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001614 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1615 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001616 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001617 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1618 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001619 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001620 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1621 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001622 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001623 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1624 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001625 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1626};
1627
1628static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1629{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001630 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001631 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001632 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001633 uint32_t reply = 0, format_map = 0;
1634 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001635
1636 /* Read the list of supported input resolutions for the selected TV
1637 * format.
1638 */
Chris Wilson40039752010-08-04 13:50:26 +01001639 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001640 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001641 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001642
Chris Wilson32aad862010-08-04 13:50:25 +01001643 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1644 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001645
Chris Wilson32aad862010-08-04 13:50:25 +01001646 BUILD_BUG_ON(sizeof(tv_res) != 3);
1647 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
1648 &tv_res, sizeof(tv_res)))
1649 return;
1650 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001651 return;
1652
1653 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001654 if (reply & (1 << i)) {
1655 struct drm_display_mode *nmode;
1656 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001657 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001658 if (nmode)
1659 drm_mode_probed_add(connector, nmode);
1660 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001661}
1662
Ma Ling7086c872009-05-13 11:20:06 +08001663static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1664{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001665 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001666 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Ma Ling7086c872009-05-13 11:20:06 +08001667 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001668 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001669
1670 /*
1671 * Attempt to get the mode list from DDC.
1672 * Assume that the preferred modes are
1673 * arranged in priority order.
1674 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001675 intel_ddc_get_modes(connector, intel_sdvo->base.ddc_bus);
Ma Ling7086c872009-05-13 11:20:06 +08001676 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001677 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001678
1679 /* Fetch modes from VBT */
1680 if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001681 newmode = drm_mode_duplicate(connector->dev,
1682 dev_priv->sdvo_lvds_vbt_mode);
1683 if (newmode != NULL) {
1684 /* Guarantee the mode is preferred */
1685 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1686 DRM_MODE_TYPE_DRIVER);
1687 drm_mode_probed_add(connector, newmode);
1688 }
1689 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001690
1691end:
1692 list_for_each_entry(newmode, &connector->probed_modes, head) {
1693 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001694 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001695 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson85454232010-08-08 14:28:23 +01001696 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001697 break;
1698 }
1699 }
1700
Ma Ling7086c872009-05-13 11:20:06 +08001701}
1702
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001703static int intel_sdvo_get_modes(struct drm_connector *connector)
1704{
Chris Wilson615fb932010-08-04 13:50:24 +01001705 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001706
Chris Wilson615fb932010-08-04 13:50:24 +01001707 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001708 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001709 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001710 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001711 else
1712 intel_sdvo_get_ddc_modes(connector);
1713
Chris Wilson32aad862010-08-04 13:50:25 +01001714 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001715}
1716
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001717static void
1718intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001719{
Chris Wilson615fb932010-08-04 13:50:24 +01001720 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001721 struct drm_device *dev = connector->dev;
1722
Chris Wilsonc5521702010-08-04 13:50:28 +01001723 if (intel_sdvo_connector->left)
1724 drm_property_destroy(dev, intel_sdvo_connector->left);
1725 if (intel_sdvo_connector->right)
1726 drm_property_destroy(dev, intel_sdvo_connector->right);
1727 if (intel_sdvo_connector->top)
1728 drm_property_destroy(dev, intel_sdvo_connector->top);
1729 if (intel_sdvo_connector->bottom)
1730 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1731 if (intel_sdvo_connector->hpos)
1732 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1733 if (intel_sdvo_connector->vpos)
1734 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1735 if (intel_sdvo_connector->saturation)
1736 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1737 if (intel_sdvo_connector->contrast)
1738 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1739 if (intel_sdvo_connector->hue)
1740 drm_property_destroy(dev, intel_sdvo_connector->hue);
1741 if (intel_sdvo_connector->sharpness)
1742 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1743 if (intel_sdvo_connector->flicker_filter)
1744 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1745 if (intel_sdvo_connector->flicker_filter_2d)
1746 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1747 if (intel_sdvo_connector->flicker_filter_adaptive)
1748 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1749 if (intel_sdvo_connector->tv_luma_filter)
1750 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1751 if (intel_sdvo_connector->tv_chroma_filter)
1752 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001753 if (intel_sdvo_connector->dot_crawl)
1754 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001755 if (intel_sdvo_connector->brightness)
1756 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001757}
1758
Jesse Barnes79e53942008-11-07 14:24:08 -08001759static void intel_sdvo_destroy(struct drm_connector *connector)
1760{
Chris Wilson615fb932010-08-04 13:50:24 +01001761 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001762
Chris Wilsonc5521702010-08-04 13:50:28 +01001763 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001764 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001765 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001766
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001767 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001768 drm_sysfs_connector_remove(connector);
1769 drm_connector_cleanup(connector);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001770 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001771}
1772
Zhao Yakuice6feab2009-08-24 13:50:26 +08001773static int
1774intel_sdvo_set_property(struct drm_connector *connector,
1775 struct drm_property *property,
1776 uint64_t val)
1777{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001778 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001779 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Chris Wilson615fb932010-08-04 13:50:24 +01001780 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001781 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001782 uint8_t cmd;
1783 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001784
1785 ret = drm_connector_property_set_value(connector, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001786 if (ret)
1787 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001788
Chris Wilsonc5521702010-08-04 13:50:28 +01001789#define CHECK_PROPERTY(name, NAME) \
1790 if (intel_sdvo_connector->name == property) { \
1791 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1792 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1793 cmd = SDVO_CMD_SET_##NAME; \
1794 intel_sdvo_connector->cur_##name = temp_value; \
1795 goto set_value; \
1796 }
1797
1798 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001799 if (val >= TV_FORMAT_NUM)
1800 return -EINVAL;
1801
Chris Wilson40039752010-08-04 13:50:26 +01001802 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01001803 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01001804 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001805
Chris Wilson40039752010-08-04 13:50:26 +01001806 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01001807 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01001808 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001809 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01001810 if (intel_sdvo_connector->left == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001811 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001812 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001813 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001814 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001815
Chris Wilson615fb932010-08-04 13:50:24 +01001816 intel_sdvo_connector->left_margin = temp_value;
1817 intel_sdvo_connector->right_margin = temp_value;
1818 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001819 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001820 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001821 goto set_value;
1822 } else if (intel_sdvo_connector->right == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001823 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001824 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001825 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001826 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001827
Chris Wilson615fb932010-08-04 13:50:24 +01001828 intel_sdvo_connector->left_margin = temp_value;
1829 intel_sdvo_connector->right_margin = temp_value;
1830 temp_value = intel_sdvo_connector->max_hscan -
1831 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001832 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001833 goto set_value;
1834 } else if (intel_sdvo_connector->top == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001835 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001836 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001837 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001838 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001839
Chris Wilson615fb932010-08-04 13:50:24 +01001840 intel_sdvo_connector->top_margin = temp_value;
1841 intel_sdvo_connector->bottom_margin = temp_value;
1842 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001843 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001844 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001845 goto set_value;
1846 } else if (intel_sdvo_connector->bottom == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001847 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001848 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001849 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001850 return 0;
1851
Chris Wilson615fb932010-08-04 13:50:24 +01001852 intel_sdvo_connector->top_margin = temp_value;
1853 intel_sdvo_connector->bottom_margin = temp_value;
1854 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001855 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001856 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001857 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001858 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001859 CHECK_PROPERTY(hpos, HPOS)
1860 CHECK_PROPERTY(vpos, VPOS)
1861 CHECK_PROPERTY(saturation, SATURATION)
1862 CHECK_PROPERTY(contrast, CONTRAST)
1863 CHECK_PROPERTY(hue, HUE)
1864 CHECK_PROPERTY(brightness, BRIGHTNESS)
1865 CHECK_PROPERTY(sharpness, SHARPNESS)
1866 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1867 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1868 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1869 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1870 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01001871 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001872 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001873
1874 return -EINVAL; /* unknown property */
1875
1876set_value:
1877 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
1878 return -EIO;
1879
1880
1881done:
1882 if (encoder->crtc) {
1883 struct drm_crtc *crtc = encoder->crtc;
1884
Zhao Yakuice6feab2009-08-24 13:50:26 +08001885 drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
Chris Wilsonc5521702010-08-04 13:50:28 +01001886 crtc->y, crtc->fb);
1887 }
1888
Chris Wilson32aad862010-08-04 13:50:25 +01001889 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01001890#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08001891}
1892
Jesse Barnes79e53942008-11-07 14:24:08 -08001893static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
1894 .dpms = intel_sdvo_dpms,
1895 .mode_fixup = intel_sdvo_mode_fixup,
1896 .prepare = intel_encoder_prepare,
1897 .mode_set = intel_sdvo_mode_set,
1898 .commit = intel_encoder_commit,
1899};
1900
1901static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -07001902 .dpms = drm_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001903 .detect = intel_sdvo_detect,
1904 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08001905 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001906 .destroy = intel_sdvo_destroy,
1907};
1908
1909static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
1910 .get_modes = intel_sdvo_get_modes,
1911 .mode_valid = intel_sdvo_mode_valid,
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001912 .best_encoder = intel_attached_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08001913};
1914
Hannes Ederb358d0a2008-12-18 21:18:47 +01001915static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001916{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001917 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001918
Chris Wilsonea5b2132010-08-04 13:50:23 +01001919 if (intel_sdvo->analog_ddc_bus)
1920 intel_i2c_destroy(intel_sdvo->analog_ddc_bus);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001921
Chris Wilsonea5b2132010-08-04 13:50:23 +01001922 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001923 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001924 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001925
Chris Wilsonea5b2132010-08-04 13:50:23 +01001926 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001927}
1928
1929static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
1930 .destroy = intel_sdvo_enc_destroy,
1931};
1932
Chris Wilsonb66d8422010-08-12 15:26:41 +01001933static void
1934intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
1935{
1936 uint16_t mask = 0;
1937 unsigned int num_bits;
1938
1939 /* Make a mask of outputs less than or equal to our own priority in the
1940 * list.
1941 */
1942 switch (sdvo->controlled_output) {
1943 case SDVO_OUTPUT_LVDS1:
1944 mask |= SDVO_OUTPUT_LVDS1;
1945 case SDVO_OUTPUT_LVDS0:
1946 mask |= SDVO_OUTPUT_LVDS0;
1947 case SDVO_OUTPUT_TMDS1:
1948 mask |= SDVO_OUTPUT_TMDS1;
1949 case SDVO_OUTPUT_TMDS0:
1950 mask |= SDVO_OUTPUT_TMDS0;
1951 case SDVO_OUTPUT_RGB1:
1952 mask |= SDVO_OUTPUT_RGB1;
1953 case SDVO_OUTPUT_RGB0:
1954 mask |= SDVO_OUTPUT_RGB0;
1955 break;
1956 }
1957
1958 /* Count bits to find what number we are in the priority list. */
1959 mask &= sdvo->caps.output_flags;
1960 num_bits = hweight16(mask);
1961 /* If more than 3 outputs, default to DDC bus 3 for now. */
1962 if (num_bits > 3)
1963 num_bits = 3;
1964
1965 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
1966 sdvo->ddc_bus = 1 << num_bits;
1967}
Jesse Barnes79e53942008-11-07 14:24:08 -08001968
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001969/**
1970 * Choose the appropriate DDC bus for control bus switch command for this
1971 * SDVO output based on the controlled output.
1972 *
1973 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
1974 * outputs, then LVDS outputs.
1975 */
1976static void
Adam Jacksonb1083332010-04-23 16:07:40 -04001977intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001978 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001979{
Adam Jacksonb1083332010-04-23 16:07:40 -04001980 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001981
Adam Jacksonb1083332010-04-23 16:07:40 -04001982 if (IS_SDVOB(reg))
1983 mapping = &(dev_priv->sdvo_mappings[0]);
1984 else
1985 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001986
Chris Wilsonb66d8422010-08-12 15:26:41 +01001987 if (mapping->initialized)
1988 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
1989 else
1990 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001991}
1992
1993static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001994intel_sdvo_get_digital_encoding_mode(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001995{
Chris Wilson32aad862010-08-04 13:50:25 +01001996 return intel_sdvo_set_target_output(intel_sdvo,
1997 device == 0 ? SDVO_OUTPUT_TMDS0 : SDVO_OUTPUT_TMDS1) &&
1998 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
1999 &intel_sdvo->is_hdmi, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002000}
2001
Chris Wilsonea5b2132010-08-04 13:50:23 +01002002static struct intel_sdvo *
2003intel_sdvo_chan_to_intel_sdvo(struct intel_i2c_chan *chan)
Ma Ling619ac3b2009-05-18 16:12:46 +08002004{
2005 struct drm_device *dev = chan->drm_dev;
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002006 struct drm_encoder *encoder;
Ma Ling619ac3b2009-05-18 16:12:46 +08002007
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002008 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002009 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
2010 if (intel_sdvo->base.ddc_bus == &chan->adapter)
2011 return intel_sdvo;
Ma Ling619ac3b2009-05-18 16:12:46 +08002012 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002013
Chris Wilson32aad862010-08-04 13:50:25 +01002014 return NULL;
Ma Ling619ac3b2009-05-18 16:12:46 +08002015}
2016
2017static int intel_sdvo_master_xfer(struct i2c_adapter *i2c_adap,
2018 struct i2c_msg msgs[], int num)
2019{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002020 struct intel_sdvo *intel_sdvo;
Ma Ling619ac3b2009-05-18 16:12:46 +08002021 struct i2c_algo_bit_data *algo_data;
Keith Packardf9c10a92009-05-30 12:16:25 -07002022 const struct i2c_algorithm *algo;
Ma Ling619ac3b2009-05-18 16:12:46 +08002023
2024 algo_data = (struct i2c_algo_bit_data *)i2c_adap->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002025 intel_sdvo =
2026 intel_sdvo_chan_to_intel_sdvo((struct intel_i2c_chan *)
2027 (algo_data->data));
2028 if (intel_sdvo == NULL)
Ma Ling619ac3b2009-05-18 16:12:46 +08002029 return -EINVAL;
2030
Chris Wilsonea5b2132010-08-04 13:50:23 +01002031 algo = intel_sdvo->base.i2c_bus->algo;
Ma Ling619ac3b2009-05-18 16:12:46 +08002032
Chris Wilsonea5b2132010-08-04 13:50:23 +01002033 intel_sdvo_set_control_bus_switch(intel_sdvo, intel_sdvo->ddc_bus);
Ma Ling619ac3b2009-05-18 16:12:46 +08002034 return algo->master_xfer(i2c_adap, msgs, num);
2035}
2036
2037static struct i2c_algorithm intel_sdvo_i2c_bit_algo = {
2038 .master_xfer = intel_sdvo_master_xfer,
2039};
2040
yakui_zhao714605e2009-05-31 17:18:07 +08002041static u8
Eric Anholtc751ce42010-03-25 11:48:48 -07002042intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
yakui_zhao714605e2009-05-31 17:18:07 +08002043{
2044 struct drm_i915_private *dev_priv = dev->dev_private;
2045 struct sdvo_device_mapping *my_mapping, *other_mapping;
2046
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002047 if (IS_SDVOB(sdvo_reg)) {
yakui_zhao714605e2009-05-31 17:18:07 +08002048 my_mapping = &dev_priv->sdvo_mappings[0];
2049 other_mapping = &dev_priv->sdvo_mappings[1];
2050 } else {
2051 my_mapping = &dev_priv->sdvo_mappings[1];
2052 other_mapping = &dev_priv->sdvo_mappings[0];
2053 }
2054
2055 /* If the BIOS described our SDVO device, take advantage of it. */
2056 if (my_mapping->slave_addr)
2057 return my_mapping->slave_addr;
2058
2059 /* If the BIOS only described a different SDVO device, use the
2060 * address that it isn't using.
2061 */
2062 if (other_mapping->slave_addr) {
2063 if (other_mapping->slave_addr == 0x70)
2064 return 0x72;
2065 else
2066 return 0x70;
2067 }
2068
2069 /* No SDVO device info is found for another DVO port,
2070 * so use mapping assumption we had before BIOS parsing.
2071 */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002072 if (IS_SDVOB(sdvo_reg))
yakui_zhao714605e2009-05-31 17:18:07 +08002073 return 0x70;
2074 else
2075 return 0x72;
2076}
2077
Zhenyu Wang14571b42010-03-30 14:06:33 +08002078static void
Chris Wilson32aad862010-08-04 13:50:25 +01002079intel_sdvo_connector_init(struct drm_encoder *encoder,
2080 struct drm_connector *connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002081{
2082 drm_connector_init(encoder->dev, connector, &intel_sdvo_connector_funcs,
2083 connector->connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002084
Zhenyu Wang14571b42010-03-30 14:06:33 +08002085 drm_connector_helper_add(connector, &intel_sdvo_connector_helper_funcs);
2086
2087 connector->interlace_allowed = 0;
2088 connector->doublescan_allowed = 0;
2089 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
2090
2091 drm_mode_connector_attach_encoder(connector, encoder);
2092 drm_sysfs_connector_add(connector);
2093}
2094
2095static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002096intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002097{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002098 struct drm_encoder *encoder = &intel_sdvo->base.enc;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002099 struct drm_connector *connector;
2100 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002101 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002102
Chris Wilson615fb932010-08-04 13:50:24 +01002103 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2104 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002105 return false;
2106
Zhenyu Wang14571b42010-03-30 14:06:33 +08002107 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002108 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002109 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002110 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002111 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002112 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002113 }
2114
Chris Wilson615fb932010-08-04 13:50:24 +01002115 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002116 connector = &intel_connector->base;
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002117 connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002118 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2119 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2120
Chris Wilsonea5b2132010-08-04 13:50:23 +01002121 if (intel_sdvo_get_supp_encode(intel_sdvo, &intel_sdvo->encode)
2122 && intel_sdvo_get_digital_encoding_mode(intel_sdvo, device)
2123 && intel_sdvo->is_hdmi) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002124 /* enable hdmi encoding mode if supported */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002125 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
2126 intel_sdvo_set_colorimetry(intel_sdvo,
Zhenyu Wang14571b42010-03-30 14:06:33 +08002127 SDVO_COLORIMETRY_RGB256);
2128 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
2129 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002130 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2131 (1 << INTEL_ANALOG_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002132
Chris Wilson32aad862010-08-04 13:50:25 +01002133 intel_sdvo_connector_init(encoder, connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002134
2135 return true;
2136}
2137
2138static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002139intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002140{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002141 struct drm_encoder *encoder = &intel_sdvo->base.enc;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002142 struct drm_connector *connector;
2143 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002144 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002145
Chris Wilson615fb932010-08-04 13:50:24 +01002146 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2147 if (!intel_sdvo_connector)
2148 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002149
Chris Wilson615fb932010-08-04 13:50:24 +01002150 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002151 connector = &intel_connector->base;
2152 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2153 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002154
Chris Wilsonea5b2132010-08-04 13:50:23 +01002155 intel_sdvo->controlled_output |= type;
Chris Wilson615fb932010-08-04 13:50:24 +01002156 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002157
Chris Wilsonea5b2132010-08-04 13:50:23 +01002158 intel_sdvo->is_tv = true;
2159 intel_sdvo->base.needs_tv_clock = true;
2160 intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002161
Chris Wilson32aad862010-08-04 13:50:25 +01002162 intel_sdvo_connector_init(encoder, connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002163
Chris Wilson32aad862010-08-04 13:50:25 +01002164 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
2165 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002166
Chris Wilson32aad862010-08-04 13:50:25 +01002167 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
2168 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002169
2170 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002171
2172err:
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002173 intel_sdvo_destroy_enhance_property(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002174 kfree(intel_sdvo_connector);
2175 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002176}
2177
2178static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002179intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002180{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002181 struct drm_encoder *encoder = &intel_sdvo->base.enc;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002182 struct drm_connector *connector;
2183 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002184 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002185
Chris Wilson615fb932010-08-04 13:50:24 +01002186 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2187 if (!intel_sdvo_connector)
2188 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002189
Chris Wilson615fb932010-08-04 13:50:24 +01002190 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002191 connector = &intel_connector->base;
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002192 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002193 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2194 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002195
2196 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002197 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
Chris Wilson615fb932010-08-04 13:50:24 +01002198 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002199 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002200 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
Chris Wilson615fb932010-08-04 13:50:24 +01002201 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002202 }
2203
Chris Wilsonea5b2132010-08-04 13:50:23 +01002204 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2205 (1 << INTEL_ANALOG_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002206
Chris Wilson32aad862010-08-04 13:50:25 +01002207 intel_sdvo_connector_init(encoder, connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002208 return true;
2209}
2210
2211static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002212intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002213{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002214 struct drm_encoder *encoder = &intel_sdvo->base.enc;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002215 struct drm_connector *connector;
2216 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002217 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002218
Chris Wilson615fb932010-08-04 13:50:24 +01002219 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2220 if (!intel_sdvo_connector)
2221 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002222
Chris Wilson615fb932010-08-04 13:50:24 +01002223 intel_connector = &intel_sdvo_connector->base;
2224 connector = &intel_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002225 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2226 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002227
Zhenyu Wang14571b42010-03-30 14:06:33 +08002228 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002229 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002230 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002231 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002232 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002233 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002234 }
2235
Chris Wilsonea5b2132010-08-04 13:50:23 +01002236 intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
2237 (1 << INTEL_SDVO_LVDS_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002238
Chris Wilson32aad862010-08-04 13:50:25 +01002239 intel_sdvo_connector_init(encoder, connector);
2240 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
2241 goto err;
2242
2243 return true;
2244
2245err:
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002246 intel_sdvo_destroy_enhance_property(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002247 kfree(intel_sdvo_connector);
2248 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002249}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002250
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002251static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002252intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002253{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002254 intel_sdvo->is_tv = false;
2255 intel_sdvo->base.needs_tv_clock = false;
2256 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002257
Zhenyu Wang14571b42010-03-30 14:06:33 +08002258 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002259
Zhenyu Wang14571b42010-03-30 14:06:33 +08002260 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002261 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002262 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002263
Zhenyu Wang14571b42010-03-30 14:06:33 +08002264 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002265 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002266 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002267
Zhenyu Wang14571b42010-03-30 14:06:33 +08002268 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7f2010-03-29 23:16:13 +08002269 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002270 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002271 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002272
Zhenyu Wang14571b42010-03-30 14:06:33 +08002273 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002274 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002275 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002276
Zhenyu Wang14571b42010-03-30 14:06:33 +08002277 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002278 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002279 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002280
Zhenyu Wang14571b42010-03-30 14:06:33 +08002281 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002282 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002283 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002284
Zhenyu Wang14571b42010-03-30 14:06:33 +08002285 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002286 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002287 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002288
Zhenyu Wang14571b42010-03-30 14:06:33 +08002289 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002290 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002291 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002292
Zhenyu Wang14571b42010-03-30 14:06:33 +08002293 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002294 unsigned char bytes[2];
2295
Chris Wilsonea5b2132010-08-04 13:50:23 +01002296 intel_sdvo->controlled_output = 0;
2297 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002298 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002299 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002300 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002301 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002302 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002303 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002304
Zhenyu Wang14571b42010-03-30 14:06:33 +08002305 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002306}
2307
Chris Wilson32aad862010-08-04 13:50:25 +01002308static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2309 struct intel_sdvo_connector *intel_sdvo_connector,
2310 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002311{
Chris Wilson32aad862010-08-04 13:50:25 +01002312 struct drm_device *dev = intel_sdvo->base.enc.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002313 struct intel_sdvo_tv_format format;
2314 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002315
Chris Wilson32aad862010-08-04 13:50:25 +01002316 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2317 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002318
Chris Wilson32aad862010-08-04 13:50:25 +01002319 if (!intel_sdvo_get_value(intel_sdvo,
2320 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2321 &format, sizeof(format)))
2322 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002323
Chris Wilson32aad862010-08-04 13:50:25 +01002324 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002325
2326 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002327 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002328
Chris Wilson615fb932010-08-04 13:50:24 +01002329 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002330 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002331 if (format_map & (1 << i))
2332 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002333
2334
Chris Wilsonc5521702010-08-04 13:50:28 +01002335 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002336 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2337 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002338 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002339 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002340
Chris Wilson615fb932010-08-04 13:50:24 +01002341 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002342 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002343 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002344 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002345
Chris Wilson40039752010-08-04 13:50:26 +01002346 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Chris Wilson32aad862010-08-04 13:50:25 +01002347 drm_connector_attach_property(&intel_sdvo_connector->base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002348 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002349 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002350
2351}
2352
Chris Wilsonc5521702010-08-04 13:50:28 +01002353#define ENHANCEMENT(name, NAME) do { \
2354 if (enhancements.name) { \
2355 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2356 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2357 return false; \
2358 intel_sdvo_connector->max_##name = data_value[0]; \
2359 intel_sdvo_connector->cur_##name = response; \
2360 intel_sdvo_connector->name = \
2361 drm_property_create(dev, DRM_MODE_PROP_RANGE, #name, 2); \
2362 if (!intel_sdvo_connector->name) return false; \
2363 intel_sdvo_connector->name->values[0] = 0; \
2364 intel_sdvo_connector->name->values[1] = data_value[0]; \
2365 drm_connector_attach_property(connector, \
2366 intel_sdvo_connector->name, \
2367 intel_sdvo_connector->cur_##name); \
2368 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2369 data_value[0], data_value[1], response); \
2370 } \
2371} while(0)
2372
2373static bool
2374intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2375 struct intel_sdvo_connector *intel_sdvo_connector,
2376 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002377{
Chris Wilson32aad862010-08-04 13:50:25 +01002378 struct drm_device *dev = intel_sdvo->base.enc.dev;
2379 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002380 uint16_t response, data_value[2];
2381
Chris Wilsonc5521702010-08-04 13:50:28 +01002382 /* when horizontal overscan is supported, Add the left/right property */
2383 if (enhancements.overscan_h) {
2384 if (!intel_sdvo_get_value(intel_sdvo,
2385 SDVO_CMD_GET_MAX_OVERSCAN_H,
2386 &data_value, 4))
2387 return false;
2388
2389 if (!intel_sdvo_get_value(intel_sdvo,
2390 SDVO_CMD_GET_OVERSCAN_H,
2391 &response, 2))
2392 return false;
2393
2394 intel_sdvo_connector->max_hscan = data_value[0];
2395 intel_sdvo_connector->left_margin = data_value[0] - response;
2396 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2397 intel_sdvo_connector->left =
2398 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2399 "left_margin", 2);
2400 if (!intel_sdvo_connector->left)
2401 return false;
2402
2403 intel_sdvo_connector->left->values[0] = 0;
2404 intel_sdvo_connector->left->values[1] = data_value[0];
2405 drm_connector_attach_property(connector,
2406 intel_sdvo_connector->left,
2407 intel_sdvo_connector->left_margin);
2408
2409 intel_sdvo_connector->right =
2410 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2411 "right_margin", 2);
2412 if (!intel_sdvo_connector->right)
2413 return false;
2414
2415 intel_sdvo_connector->right->values[0] = 0;
2416 intel_sdvo_connector->right->values[1] = data_value[0];
2417 drm_connector_attach_property(connector,
2418 intel_sdvo_connector->right,
2419 intel_sdvo_connector->right_margin);
2420 DRM_DEBUG_KMS("h_overscan: max %d, "
2421 "default %d, current %d\n",
2422 data_value[0], data_value[1], response);
2423 }
2424
2425 if (enhancements.overscan_v) {
2426 if (!intel_sdvo_get_value(intel_sdvo,
2427 SDVO_CMD_GET_MAX_OVERSCAN_V,
2428 &data_value, 4))
2429 return false;
2430
2431 if (!intel_sdvo_get_value(intel_sdvo,
2432 SDVO_CMD_GET_OVERSCAN_V,
2433 &response, 2))
2434 return false;
2435
2436 intel_sdvo_connector->max_vscan = data_value[0];
2437 intel_sdvo_connector->top_margin = data_value[0] - response;
2438 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2439 intel_sdvo_connector->top =
2440 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2441 "top_margin", 2);
2442 if (!intel_sdvo_connector->top)
2443 return false;
2444
2445 intel_sdvo_connector->top->values[0] = 0;
2446 intel_sdvo_connector->top->values[1] = data_value[0];
2447 drm_connector_attach_property(connector,
2448 intel_sdvo_connector->top,
2449 intel_sdvo_connector->top_margin);
2450
2451 intel_sdvo_connector->bottom =
2452 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2453 "bottom_margin", 2);
2454 if (!intel_sdvo_connector->bottom)
2455 return false;
2456
2457 intel_sdvo_connector->bottom->values[0] = 0;
2458 intel_sdvo_connector->bottom->values[1] = data_value[0];
2459 drm_connector_attach_property(connector,
2460 intel_sdvo_connector->bottom,
2461 intel_sdvo_connector->bottom_margin);
2462 DRM_DEBUG_KMS("v_overscan: max %d, "
2463 "default %d, current %d\n",
2464 data_value[0], data_value[1], response);
2465 }
2466
2467 ENHANCEMENT(hpos, HPOS);
2468 ENHANCEMENT(vpos, VPOS);
2469 ENHANCEMENT(saturation, SATURATION);
2470 ENHANCEMENT(contrast, CONTRAST);
2471 ENHANCEMENT(hue, HUE);
2472 ENHANCEMENT(sharpness, SHARPNESS);
2473 ENHANCEMENT(brightness, BRIGHTNESS);
2474 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2475 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2476 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2477 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2478 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2479
Chris Wilsone0442182010-08-04 13:50:29 +01002480 if (enhancements.dot_crawl) {
2481 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2482 return false;
2483
2484 intel_sdvo_connector->max_dot_crawl = 1;
2485 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2486 intel_sdvo_connector->dot_crawl =
2487 drm_property_create(dev, DRM_MODE_PROP_RANGE, "dot_crawl", 2);
2488 if (!intel_sdvo_connector->dot_crawl)
2489 return false;
2490
2491 intel_sdvo_connector->dot_crawl->values[0] = 0;
2492 intel_sdvo_connector->dot_crawl->values[1] = 1;
2493 drm_connector_attach_property(connector,
2494 intel_sdvo_connector->dot_crawl,
2495 intel_sdvo_connector->cur_dot_crawl);
2496 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2497 }
2498
Chris Wilsonc5521702010-08-04 13:50:28 +01002499 return true;
2500}
2501
2502static bool
2503intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2504 struct intel_sdvo_connector *intel_sdvo_connector,
2505 struct intel_sdvo_enhancements_reply enhancements)
2506{
2507 struct drm_device *dev = intel_sdvo->base.enc.dev;
2508 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2509 uint16_t response, data_value[2];
2510
2511 ENHANCEMENT(brightness, BRIGHTNESS);
2512
2513 return true;
2514}
2515#undef ENHANCEMENT
2516
2517static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2518 struct intel_sdvo_connector *intel_sdvo_connector)
2519{
2520 union {
2521 struct intel_sdvo_enhancements_reply reply;
2522 uint16_t response;
2523 } enhancements;
2524
Chris Wilson32aad862010-08-04 13:50:25 +01002525 if (!intel_sdvo_get_value(intel_sdvo,
2526 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
Chris Wilsonc5521702010-08-04 13:50:28 +01002527 &enhancements, sizeof(enhancements)))
Chris Wilson32aad862010-08-04 13:50:25 +01002528 return false;
2529
Chris Wilsonc5521702010-08-04 13:50:28 +01002530 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002531 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002532 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002533 }
Chris Wilson32aad862010-08-04 13:50:25 +01002534
Chris Wilsonc5521702010-08-04 13:50:28 +01002535 if (IS_TV(intel_sdvo_connector))
2536 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2537 else if(IS_LVDS(intel_sdvo_connector))
2538 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2539 else
2540 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002541
Zhao Yakuib9219c52009-09-10 15:45:46 +08002542}
2543
Eric Anholtc751ce42010-03-25 11:48:48 -07002544bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
Jesse Barnes79e53942008-11-07 14:24:08 -08002545{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002546 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002547 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002548 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002549 u8 ch[0x40];
2550 int i;
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002551 u32 i2c_reg, ddc_reg, analog_ddc_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -08002552
Chris Wilsonea5b2132010-08-04 13:50:23 +01002553 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2554 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002555 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002556
Chris Wilsonea5b2132010-08-04 13:50:23 +01002557 intel_sdvo->sdvo_reg = sdvo_reg;
Keith Packard308cd3a2009-06-14 11:56:18 -07002558
Chris Wilsonea5b2132010-08-04 13:50:23 +01002559 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002560 intel_encoder->type = INTEL_OUTPUT_SDVO;
Jesse Barnes79e53942008-11-07 14:24:08 -08002561
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002562 if (HAS_PCH_SPLIT(dev)) {
2563 i2c_reg = PCH_GPIOE;
2564 ddc_reg = PCH_GPIOE;
2565 analog_ddc_reg = PCH_GPIOA;
2566 } else {
2567 i2c_reg = GPIOE;
2568 ddc_reg = GPIOE;
2569 analog_ddc_reg = GPIOA;
2570 }
2571
Jesse Barnes79e53942008-11-07 14:24:08 -08002572 /* setup the DDC bus. */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002573 if (IS_SDVOB(sdvo_reg))
2574 intel_encoder->i2c_bus = intel_i2c_create(dev, i2c_reg, "SDVOCTRL_E for SDVOB");
Keith Packard308cd3a2009-06-14 11:56:18 -07002575 else
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002576 intel_encoder->i2c_bus = intel_i2c_create(dev, i2c_reg, "SDVOCTRL_E for SDVOC");
Keith Packard308cd3a2009-06-14 11:56:18 -07002577
Eric Anholt21d40d32010-03-25 11:11:14 -07002578 if (!intel_encoder->i2c_bus)
Jonas Bonnad5b2a62009-05-15 09:10:41 +02002579 goto err_inteloutput;
Jesse Barnes79e53942008-11-07 14:24:08 -08002580
Chris Wilsonea5b2132010-08-04 13:50:23 +01002581 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08002582
Keith Packard308cd3a2009-06-14 11:56:18 -07002583 /* Save the bit-banging i2c functionality for use by the DDC wrapper */
Eric Anholt21d40d32010-03-25 11:11:14 -07002584 intel_sdvo_i2c_bit_algo.functionality = intel_encoder->i2c_bus->algo->functionality;
Jesse Barnes79e53942008-11-07 14:24:08 -08002585
Jesse Barnes79e53942008-11-07 14:24:08 -08002586 /* Read the regs to test if we can talk to the device */
2587 for (i = 0; i < 0x40; i++) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002588 if (!intel_sdvo_read_byte(intel_sdvo, i, &ch[i])) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002589 DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002590 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Jesse Barnes79e53942008-11-07 14:24:08 -08002591 goto err_i2c;
2592 }
2593 }
2594
Ma Ling619ac3b2009-05-18 16:12:46 +08002595 /* setup the DDC bus. */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002596 if (IS_SDVOB(sdvo_reg)) {
2597 intel_encoder->ddc_bus = intel_i2c_create(dev, ddc_reg, "SDVOB DDC BUS");
Chris Wilsonea5b2132010-08-04 13:50:23 +01002598 intel_sdvo->analog_ddc_bus = intel_i2c_create(dev, analog_ddc_reg,
Keith Packard57cdaf92009-09-04 13:07:54 +08002599 "SDVOB/VGA DDC BUS");
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002600 dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
Keith Packard57cdaf92009-09-04 13:07:54 +08002601 } else {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002602 intel_encoder->ddc_bus = intel_i2c_create(dev, ddc_reg, "SDVOC DDC BUS");
Chris Wilsonea5b2132010-08-04 13:50:23 +01002603 intel_sdvo->analog_ddc_bus = intel_i2c_create(dev, analog_ddc_reg,
Keith Packard57cdaf92009-09-04 13:07:54 +08002604 "SDVOC/VGA DDC BUS");
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002605 dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
Keith Packard57cdaf92009-09-04 13:07:54 +08002606 }
Chris Wilson32aad862010-08-04 13:50:25 +01002607 if (intel_encoder->ddc_bus == NULL || intel_sdvo->analog_ddc_bus == NULL)
Ma Ling619ac3b2009-05-18 16:12:46 +08002608 goto err_i2c;
2609
Keith Packard308cd3a2009-06-14 11:56:18 -07002610 /* Wrap with our custom algo which switches to DDC mode */
Eric Anholt21d40d32010-03-25 11:11:14 -07002611 intel_encoder->ddc_bus->algo = &intel_sdvo_i2c_bit_algo;
Ma Ling619ac3b2009-05-18 16:12:46 +08002612
Zhenyu Wang14571b42010-03-30 14:06:33 +08002613 /* encoder type will be decided later */
2614 drm_encoder_init(dev, &intel_encoder->enc, &intel_sdvo_enc_funcs, 0);
2615 drm_encoder_helper_add(&intel_encoder->enc, &intel_sdvo_helper_funcs);
2616
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002617 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002618 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
2619 goto err_enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08002620
Chris Wilsonea5b2132010-08-04 13:50:23 +01002621 if (intel_sdvo_output_setup(intel_sdvo,
2622 intel_sdvo->caps.output_flags) != true) {
Dave Airlie51c8b402009-08-20 13:38:04 +10002623 DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002624 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilson32aad862010-08-04 13:50:25 +01002625 goto err_enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08002626 }
2627
Chris Wilsonea5b2132010-08-04 13:50:23 +01002628 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002629
Jesse Barnes79e53942008-11-07 14:24:08 -08002630 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002631 if (!intel_sdvo_set_target_input(intel_sdvo))
2632 goto err_enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08002633
Chris Wilson32aad862010-08-04 13:50:25 +01002634 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2635 &intel_sdvo->pixel_clock_min,
2636 &intel_sdvo->pixel_clock_max))
2637 goto err_enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08002638
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002639 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002640 "clock range %dMHz - %dMHz, "
2641 "input 1: %c, input 2: %c, "
2642 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002643 SDVO_NAME(intel_sdvo),
2644 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2645 intel_sdvo->caps.device_rev_id,
2646 intel_sdvo->pixel_clock_min / 1000,
2647 intel_sdvo->pixel_clock_max / 1000,
2648 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2649 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002650 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002651 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002652 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002653 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002654 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002655 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002656
Chris Wilson32aad862010-08-04 13:50:25 +01002657err_enc:
2658 drm_encoder_cleanup(&intel_encoder->enc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002659err_i2c:
Chris Wilsonea5b2132010-08-04 13:50:23 +01002660 if (intel_sdvo->analog_ddc_bus != NULL)
2661 intel_i2c_destroy(intel_sdvo->analog_ddc_bus);
Eric Anholt21d40d32010-03-25 11:11:14 -07002662 if (intel_encoder->ddc_bus != NULL)
2663 intel_i2c_destroy(intel_encoder->ddc_bus);
2664 if (intel_encoder->i2c_bus != NULL)
2665 intel_i2c_destroy(intel_encoder->i2c_bus);
Jonas Bonnad5b2a62009-05-15 09:10:41 +02002666err_inteloutput:
Chris Wilsonea5b2132010-08-04 13:50:23 +01002667 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002668
Eric Anholt7d573822009-01-02 13:33:00 -08002669 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002670}